atmega328pb.pp 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826
  1. unit ATmega328PB;
  2. {$goto on}
  3. interface
  4. var
  5. PINB: byte absolute $23; // Port B Input Pins
  6. DDRB: byte absolute $24; // Port B Data Direction Register
  7. PORTB: byte absolute $25; // Port B Data Register
  8. PINC: byte absolute $26; // Port C Input Pins
  9. DDRC: byte absolute $27; // Port C Data Direction Register
  10. PORTC: byte absolute $28; // Port C Data Register
  11. PIND: byte absolute $29; // Port D Input Pins
  12. DDRD: byte absolute $2A; // Port D Data Direction Register
  13. PORTD: byte absolute $2B; // Port D Data Register
  14. PINE: byte absolute $2C; // Port E Input Pins
  15. DDRE: byte absolute $2D; // Port E Data Direction Register
  16. PORTE: byte absolute $2E; // Port E Data Register
  17. TIFR0: byte absolute $35; // Timer/Counter0 Interrupt Flag register
  18. TIFR1: byte absolute $36; // Timer/Counter Interrupt Flag register
  19. TIFR2: byte absolute $37; // Timer/Counter Interrupt Flag Register
  20. TIFR3: byte absolute $38; // Timer/Counter3 Interrupt Flag register
  21. TIFR4: byte absolute $39; // Timer/Counter4 Interrupt Flag register
  22. PCIFR: byte absolute $3B; // Pin Change Interrupt Flag Register
  23. EIFR: byte absolute $3C; // External Interrupt Flag Register
  24. EIMSK: byte absolute $3D; // External Interrupt Mask Register
  25. GPIOR0: byte absolute $3E; // General Purpose I/O Register 0
  26. EECR: byte absolute $3F; // EEPROM Control Register
  27. EEDR: byte absolute $40; // EEPROM Data Register
  28. EEAR: word absolute $41; // EEPROM Address Register Bytes
  29. EEARL: byte absolute $41; // EEPROM Address Register Bytes
  30. EEARH: byte absolute $42; // EEPROM Address Register Bytes;
  31. GTCCR: byte absolute $43; // General Timer/Counter Control Register
  32. TCCR0A: byte absolute $44; // Timer/Counter Control Register A
  33. TCCR0B: byte absolute $45; // Timer/Counter Control Register B
  34. TCNT0: byte absolute $46; // Timer/Counter0
  35. OCR0A: byte absolute $47; // Timer/Counter0 Output Compare Register
  36. OCR0B: byte absolute $48; // Timer/Counter0 Output Compare Register
  37. GPIOR1: byte absolute $4A; // General Purpose I/O Register 1
  38. GPIOR2: byte absolute $4B; // General Purpose I/O Register 2
  39. SPCR0: byte absolute $4C; // SPI Control Register
  40. SPSR0: byte absolute $4D; // SPI Status Register
  41. SPDR0: byte absolute $4E; // SPI Data Register
  42. ACSRB: byte absolute $4F; // Analog Comparator Control And Status Register-B
  43. ACSR: byte absolute $50; // Analog Comparator Control And Status Register
  44. SMCR: byte absolute $53; // Sleep Mode Control Register
  45. MCUSR: byte absolute $54; // MCU Status Register
  46. MCUCR: byte absolute $55; // MCU Control Register
  47. SPMCSR: byte absolute $57; // Store Program Memory Control and Status Register
  48. SP: word absolute $5D; // Stack Pointer
  49. SPL: byte absolute $5D; // Stack Pointer
  50. SPH: byte absolute $5E; // Stack Pointer;
  51. SREG: byte absolute $5F; // Status Register
  52. WDTCSR: byte absolute $60; // Watchdog Timer Control Register
  53. CLKPR: byte absolute $61; // Clock Prescale Register
  54. XFDCSR: byte absolute $62; // XOSC Failure Detection Control and Status Register
  55. PRR0: byte absolute $64; // Power Reduction Register 0
  56. PRR1: byte absolute $65; // Power Reduction Register 1
  57. OSCCAL: byte absolute $66; // Oscillator Calibration Value
  58. PCICR: byte absolute $68; // Pin Change Interrupt Control Register
  59. EICRA: byte absolute $69; // External Interrupt Control Register
  60. PCMSK0: byte absolute $6B; // Pin Change Mask Register 0
  61. PCMSK1: byte absolute $6C; // Pin Change Mask Register 1
  62. PCMSK2: byte absolute $6D; // Pin Change Mask Register 2
  63. TIMSK0: byte absolute $6E; // Timer/Counter0 Interrupt Mask Register
  64. TIMSK1: byte absolute $6F; // Timer/Counter Interrupt Mask Register
  65. TIMSK2: byte absolute $70; // Timer/Counter Interrupt Mask register
  66. TIMSK3: byte absolute $71; // Timer/Counter Interrupt Mask Register
  67. TIMSK4: byte absolute $72; // Timer/Counter4 Interrupt Mask Register
  68. PCMSK3: byte absolute $73; // Pin Change Mask Register 3
  69. ADC: word absolute $78; // ADC Data Register Bytes
  70. ADCL: byte absolute $78; // ADC Data Register Bytes
  71. ADCH: byte absolute $79; // ADC Data Register Bytes;
  72. ADCSRA: byte absolute $7A; // The ADC Control and Status register A
  73. ADCSRB: byte absolute $7B; // The ADC Control and Status register B
  74. ADMUX: byte absolute $7C; // The ADC multiplexer Selection Register
  75. DIDR0: byte absolute $7E; // Digital Input Disable Register
  76. DIDR1: byte absolute $7F; // Digital Input Disable Register 1
  77. TCCR1A: byte absolute $80; // Timer/Counter1 Control Register A
  78. TCCR1B: byte absolute $81; // Timer/Counter1 Control Register B
  79. TCCR1C: byte absolute $82; // Timer/Counter1 Control Register C
  80. TCNT1: word absolute $84; // Timer/Counter1 Bytes
  81. TCNT1L: byte absolute $84; // Timer/Counter1 Bytes
  82. TCNT1H: byte absolute $85; // Timer/Counter1 Bytes;
  83. ICR1: word absolute $86; // Timer/Counter1 Input Capture Register Bytes
  84. ICR1L: byte absolute $86; // Timer/Counter1 Input Capture Register Bytes
  85. ICR1H: byte absolute $87; // Timer/Counter1 Input Capture Register Bytes;
  86. OCR1A: word absolute $88; // Timer/Counter1 Output Compare Register Bytes
  87. OCR1AL: byte absolute $88; // Timer/Counter1 Output Compare Register Bytes
  88. OCR1AH: byte absolute $89; // Timer/Counter1 Output Compare Register Bytes;
  89. OCR1B: word absolute $8A; // Timer/Counter1 Output Compare Register Bytes
  90. OCR1BL: byte absolute $8A; // Timer/Counter1 Output Compare Register Bytes
  91. OCR1BH: byte absolute $8B; // Timer/Counter1 Output Compare Register Bytes;
  92. TCCR3A: byte absolute $90; // Timer/Counter3 Control Register A
  93. TCCR3B: byte absolute $91; // Timer/Counter3 Control Register B
  94. TCCR3C: byte absolute $92; // Timer/Counter3 Control Register C
  95. TCNT3: word absolute $94; // Timer/Counter3 Bytes
  96. TCNT3L: byte absolute $94; // Timer/Counter3 Bytes
  97. TCNT3H: byte absolute $95; // Timer/Counter3 Bytes;
  98. ICR3: word absolute $96; // Timer/Counter3 Input Capture Register Bytes
  99. ICR3L: byte absolute $96; // Timer/Counter3 Input Capture Register Bytes
  100. ICR3H: byte absolute $97; // Timer/Counter3 Input Capture Register Bytes;
  101. OCR3A: word absolute $98; // Timer/Counter3 Output Compare Register Bytes
  102. OCR3AL: byte absolute $98; // Timer/Counter3 Output Compare Register Bytes
  103. OCR3AH: byte absolute $99; // Timer/Counter3 Output Compare Register Bytes;
  104. OCR3B: word absolute $9A; // Timer/Counter3 Output Compare Register Bytes
  105. OCR3BL: byte absolute $9A; // Timer/Counter3 Output Compare Register Bytes
  106. OCR3BH: byte absolute $9B; // Timer/Counter3 Output Compare Register Bytes;
  107. TCCR4A: byte absolute $A0; // Timer/Counter4 Control Register A
  108. TCCR4B: byte absolute $A1; // Timer/Counter4 Control Register B
  109. TCCR4C: byte absolute $A2; // Timer/Counter4 Control Register C
  110. TCNT4: word absolute $A4; // Timer/Counter4 Bytes
  111. TCNT4L: byte absolute $A4; // Timer/Counter4 Bytes
  112. TCNT4H: byte absolute $A5; // Timer/Counter4 Bytes;
  113. ICR4: word absolute $A6; // Timer/Counter4 Input Capture Register Bytes
  114. ICR4L: byte absolute $A6; // Timer/Counter4 Input Capture Register Bytes
  115. ICR4H: byte absolute $A7; // Timer/Counter4 Input Capture Register Bytes;
  116. OCR4A: word absolute $A8; // Timer/Counter4 Output Compare Register Bytes
  117. OCR4AL: byte absolute $A8; // Timer/Counter4 Output Compare Register Bytes
  118. OCR4AH: byte absolute $A9; // Timer/Counter4 Output Compare Register Bytes;
  119. OCR4B: word absolute $AA; // Timer/Counter4 Output Compare Register Bytes
  120. OCR4BL: byte absolute $AA; // Timer/Counter4 Output Compare Register Bytes
  121. OCR4BH: byte absolute $AB; // Timer/Counter4 Output Compare Register Bytes;
  122. SPCR1: byte absolute $AC; // SPI Control Register
  123. SPSR1: byte absolute $AD; // SPI Status Register
  124. SPDR1: byte absolute $AE; // SPI Data Register
  125. TCCR2A: byte absolute $B0; // Timer/Counter2 Control Register A
  126. TCCR2B: byte absolute $B1; // Timer/Counter2 Control Register B
  127. TCNT2: byte absolute $B2; // Timer/Counter2
  128. OCR2A: byte absolute $B3; // Timer/Counter2 Output Compare Register A
  129. OCR2B: byte absolute $B4; // Timer/Counter2 Output Compare Register B
  130. ASSR: byte absolute $B6; // Asynchronous Status Register
  131. TWBR0: byte absolute $B8; // TWI Bit Rate register
  132. TWSR0: byte absolute $B9; // TWI Status Register
  133. TWAR0: byte absolute $BA; // TWI (Slave) Address register
  134. TWDR0: byte absolute $BB; // TWI Data register
  135. TWCR0: byte absolute $BC; // TWI Control Register
  136. TWAMR0: byte absolute $BD; // TWI (Slave) Address Mask Register
  137. UCSR0A: byte absolute $C0; // USART Control and Status Register A
  138. UCSR0B: byte absolute $C1; // USART Control and Status Register B
  139. UCSR0C: byte absolute $C2; // USART Control and Status Register C
  140. UCSR0D: byte absolute $C3; // USART Control and Status Register D
  141. UBRR0: word absolute $C4; // USART Baud Rate Register Bytes
  142. UBRR0L: byte absolute $C4; // USART Baud Rate Register Bytes
  143. UBRR0H: byte absolute $C5; // USART Baud Rate Register Bytes;
  144. UDR0: byte absolute $C6; // USART I/O Data Register 0
  145. UCSR1A: byte absolute $C8; // USART Control and Status Register A
  146. UCSR1B: byte absolute $C9; // USART Control and Status Register B
  147. UCSR1C: byte absolute $CA; // USART Control and Status Register C
  148. UCSR1D: byte absolute $CB; // USART Control and Status Register D
  149. UBRR1: word absolute $CC; // USART Baud Rate Register Bytes
  150. UBRR1L: byte absolute $CC; // USART Baud Rate Register Bytes
  151. UBRR1H: byte absolute $CD; // USART Baud Rate Register Bytes;
  152. UDR1: byte absolute $CE; // USART I/O Data Register
  153. TWBR1: byte absolute $D8; // TWI Bit Rate register
  154. TWSR1: byte absolute $D9; // TWI Status Register
  155. TWAR1: byte absolute $DA; // TWI (Slave) Address register
  156. TWDR1: byte absolute $DB; // TWI Data register
  157. TWCR1: byte absolute $DC; // TWI Control Register
  158. TWAMR1: byte absolute $DD; // TWI (Slave) Address Mask Register
  159. const
  160. // Port B Data Register
  161. PB0 = $00;
  162. PB1 = $01;
  163. PB2 = $02;
  164. PB3 = $03;
  165. PB4 = $04;
  166. PB5 = $05;
  167. PB6 = $06;
  168. PB7 = $07;
  169. // Port C Data Register
  170. PC0 = $00;
  171. PC1 = $01;
  172. PC2 = $02;
  173. PC3 = $03;
  174. PC4 = $04;
  175. PC5 = $05;
  176. PC6 = $06;
  177. // Port D Data Register
  178. PD0 = $00;
  179. PD1 = $01;
  180. PD2 = $02;
  181. PD3 = $03;
  182. PD4 = $04;
  183. PD5 = $05;
  184. PD6 = $06;
  185. PD7 = $07;
  186. // Port E Data Register
  187. PE0 = $00;
  188. PE1 = $01;
  189. PE2 = $02;
  190. PE3 = $03;
  191. // Timer/Counter0 Interrupt Flag register
  192. TOV0 = $00;
  193. OCF0A = $01;
  194. OCF0B = $02;
  195. // Timer/Counter Interrupt Flag register
  196. TOV1 = $00;
  197. OCF1A = $01;
  198. OCF1B = $02;
  199. ICF1 = $05;
  200. // Timer/Counter Interrupt Flag Register
  201. TOV2 = $00;
  202. OCF2A = $01;
  203. OCF2B = $02;
  204. // Timer/Counter3 Interrupt Flag register
  205. TOV3 = $00;
  206. OCF3A = $01;
  207. OCF3B = $02;
  208. ICF3 = $05;
  209. // Timer/Counter4 Interrupt Flag register
  210. TOV4 = $00;
  211. OCF4A = $01;
  212. OCF4B = $02;
  213. ICF4 = $05;
  214. // Pin Change Interrupt Flag Register
  215. PCIF0 = $00; // Pin Change Interrupt Flags
  216. PCIF1 = $01; // Pin Change Interrupt Flags
  217. PCIF2 = $02; // Pin Change Interrupt Flags
  218. PCIF3 = $03; // Pin Change Interrupt Flags
  219. // External Interrupt Flag Register
  220. INTF0 = $00; // External Interrupt Flags
  221. INTF1 = $01; // External Interrupt Flags
  222. // External Interrupt Mask Register
  223. INT0 = $00; // External Interrupt Request 1 Enable
  224. INT1 = $01; // External Interrupt Request 1 Enable
  225. // EEPROM Control Register
  226. EERE = $00;
  227. EEPE = $01;
  228. EEMPE = $02;
  229. EERIE = $03;
  230. EEPM0 = $04; // EEPROM Programming Mode Bits
  231. EEPM1 = $05; // EEPROM Programming Mode Bits
  232. // General Timer/Counter Control Register
  233. PSRSYNC = $00;
  234. PSRASY = $01;
  235. TSM = $07;
  236. // Timer/Counter Control Register A
  237. WGM00 = $00; // Waveform Generation Mode
  238. WGM01 = $01; // Waveform Generation Mode
  239. COM0B0 = $04; // Compare Output Mode, Fast PWM
  240. COM0B1 = $05; // Compare Output Mode, Fast PWM
  241. COM0A0 = $06; // Compare Output Mode, Phase Correct PWM Mode
  242. COM0A1 = $07; // Compare Output Mode, Phase Correct PWM Mode
  243. // Timer/Counter Control Register B
  244. CS00 = $00; // Clock Select
  245. CS01 = $01; // Clock Select
  246. CS02 = $02; // Clock Select
  247. WGM02 = $03;
  248. FOC0B = $06;
  249. FOC0A = $07;
  250. // SPI Control Register
  251. SPR0 = $00; // SPI Clock Rate Selects
  252. SPR1 = $01; // SPI Clock Rate Selects
  253. CPHA = $02;
  254. CPOL = $03;
  255. MSTR = $04;
  256. DORD = $05;
  257. SPE = $06;
  258. SPIE = $07;
  259. // SPI Status Register
  260. SPI2X = $00;
  261. WCOL = $06;
  262. SPIF = $07;
  263. // Analog Comparator Control And Status Register-B
  264. ACOE = $00;
  265. // Analog Comparator Control And Status Register
  266. ACIS0 = $00; // Analog Comparator Interrupt Mode Select bits
  267. ACIS1 = $01; // Analog Comparator Interrupt Mode Select bits
  268. ACIC = $02;
  269. ACIE = $03;
  270. ACI = $04;
  271. ACO = $05;
  272. ACBG = $06;
  273. ACD = $07;
  274. // Sleep Mode Control Register
  275. SE = $00;
  276. SM0 = $01; // Sleep Mode Select Bits
  277. SM1 = $02; // Sleep Mode Select Bits
  278. SM2 = $03; // Sleep Mode Select Bits
  279. // MCU Status Register
  280. PORF = $00;
  281. EXTRF = $01;
  282. BORF = $02;
  283. WDRF = $03;
  284. // MCU Control Register
  285. IVCE = $00;
  286. IVSEL = $01;
  287. PUD = $04;
  288. BODSE = $05;
  289. BODS = $06;
  290. // Store Program Memory Control and Status Register
  291. SPMEN = $00;
  292. PGERS = $01;
  293. PGWRT = $02;
  294. BLBSET = $03;
  295. RWWSRE = $04;
  296. SIGRD = $05;
  297. RWWSB = $06;
  298. SPMIE = $07;
  299. // Status Register
  300. C = $00;
  301. Z = $01;
  302. N = $02;
  303. V = $03;
  304. S = $04;
  305. H = $05;
  306. T = $06;
  307. I = $07;
  308. // Watchdog Timer Control Register
  309. WDE = $03;
  310. WDCE = $04;
  311. WDP0 = $00; // Watchdog Timer Prescaler Bits
  312. WDP1 = $01; // Watchdog Timer Prescaler Bits
  313. WDP2 = $02; // Watchdog Timer Prescaler Bits
  314. WDP3 = $05; // Watchdog Timer Prescaler Bits
  315. WDIE = $06;
  316. WDIF = $07;
  317. // Clock Prescale Register
  318. CLKPS0 = $00; // Clock Prescaler Select Bits
  319. CLKPS1 = $01; // Clock Prescaler Select Bits
  320. CLKPS2 = $02; // Clock Prescaler Select Bits
  321. CLKPS3 = $03; // Clock Prescaler Select Bits
  322. CLKPCE = $07;
  323. // XOSC Failure Detection Control and Status Register
  324. XFDIE = $00;
  325. XFDIF = $01;
  326. // Power Reduction Register 0
  327. PRADC = $00;
  328. PRUSART0 = $01;
  329. PRSPI0 = $02;
  330. PRTIM1 = $03;
  331. PRUSART1 = $04;
  332. PRTIM0 = $05;
  333. PRTIM2 = $06;
  334. PRTWI0 = $07;
  335. // Power Reduction Register 1
  336. PRTIM3 = $00;
  337. PRSPI1 = $02;
  338. PRTIM4 = $03;
  339. PRPTC = $04;
  340. PRTWI1 = $05;
  341. // Oscillator Calibration Value
  342. OSCCAL0 = $00; // Oscillator Calibration
  343. OSCCAL1 = $01; // Oscillator Calibration
  344. OSCCAL2 = $02; // Oscillator Calibration
  345. OSCCAL3 = $03; // Oscillator Calibration
  346. OSCCAL4 = $04; // Oscillator Calibration
  347. OSCCAL5 = $05; // Oscillator Calibration
  348. OSCCAL6 = $06; // Oscillator Calibration
  349. OSCCAL7 = $07; // Oscillator Calibration
  350. // Pin Change Interrupt Control Register
  351. PCIE0 = $00; // Pin Change Interrupt Enables
  352. PCIE1 = $01; // Pin Change Interrupt Enables
  353. PCIE2 = $02; // Pin Change Interrupt Enables
  354. PCIE3 = $03; // Pin Change Interrupt Enables
  355. // External Interrupt Control Register
  356. ISC00 = $00; // External Interrupt Sense Control 0 Bits
  357. ISC01 = $01; // External Interrupt Sense Control 0 Bits
  358. ISC10 = $02; // External Interrupt Sense Control 1 Bits
  359. ISC11 = $03; // External Interrupt Sense Control 1 Bits
  360. // Timer/Counter0 Interrupt Mask Register
  361. TOIE0 = $00;
  362. OCIE0A = $01;
  363. OCIE0B = $02;
  364. // Timer/Counter Interrupt Mask Register
  365. TOIE1 = $00;
  366. OCIE1A = $01;
  367. OCIE1B = $02;
  368. ICIE1 = $05;
  369. // Timer/Counter Interrupt Mask register
  370. TOIE2 = $00;
  371. OCIE2A = $01;
  372. OCIE2B = $02;
  373. // Timer/Counter Interrupt Mask Register
  374. TOIE3 = $00;
  375. OCIE3A = $01;
  376. OCIE3B = $02;
  377. ICIE3 = $05;
  378. // Timer/Counter4 Interrupt Mask Register
  379. TOIE4 = $00;
  380. OCIE4A = $01;
  381. OCIE4B = $02;
  382. ICIE4 = $05;
  383. // Pin Change Mask Register 3
  384. PCINT24 = $00; // Pin Change Enable Masks
  385. PCINT25 = $01; // Pin Change Enable Masks
  386. PCINT26 = $02; // Pin Change Enable Masks
  387. PCINT27 = $03; // Pin Change Enable Masks
  388. // The ADC Control and Status register A
  389. ADPS0 = $00; // ADC Prescaler Select Bits
  390. ADPS1 = $01; // ADC Prescaler Select Bits
  391. ADPS2 = $02; // ADC Prescaler Select Bits
  392. ADIE = $03;
  393. ADIF = $04;
  394. ADATE = $05;
  395. ADSC = $06;
  396. ADEN = $07;
  397. // The ADC Control and Status register B
  398. ADTS0 = $00; // ADC Auto Trigger Source bits
  399. ADTS1 = $01; // ADC Auto Trigger Source bits
  400. ADTS2 = $02; // ADC Auto Trigger Source bits
  401. ACME = $06;
  402. // The ADC multiplexer Selection Register
  403. MUX0 = $00; // Analog Channel Selection Bits
  404. MUX1 = $01; // Analog Channel Selection Bits
  405. MUX2 = $02; // Analog Channel Selection Bits
  406. MUX3 = $03; // Analog Channel Selection Bits
  407. ADLAR = $05;
  408. REFS0 = $06; // Reference Selection Bits
  409. REFS1 = $07; // Reference Selection Bits
  410. // Digital Input Disable Register
  411. ADC0D = $00;
  412. ADC1D = $01;
  413. ADC2D = $02;
  414. ADC3D = $03;
  415. ADC4D = $04;
  416. ADC5D = $05;
  417. // Digital Input Disable Register 1
  418. AIN0D = $00;
  419. AIN1D = $01;
  420. // Timer/Counter1 Control Register A
  421. WGM10 = $00; // Waveform Generation Mode
  422. WGM11 = $01; // Waveform Generation Mode
  423. COM1B0 = $04; // Compare Output Mode 1B, bits
  424. COM1B1 = $05; // Compare Output Mode 1B, bits
  425. COM1A0 = $06; // Compare Output Mode 1A, bits
  426. COM1A1 = $07; // Compare Output Mode 1A, bits
  427. // Timer/Counter1 Control Register B
  428. CS10 = $00; // Prescaler source of Timer/Counter 1
  429. CS11 = $01; // Prescaler source of Timer/Counter 1
  430. CS12 = $02; // Prescaler source of Timer/Counter 1
  431. ICES1 = $06;
  432. ICNC1 = $07;
  433. // Timer/Counter1 Control Register C
  434. FOC1B = $06;
  435. FOC1A = $07;
  436. // Timer/Counter3 Control Register A
  437. WGM30 = $00; // Waveform Genration Mode
  438. WGM31 = $01; // Waveform Genration Mode
  439. COM3B0 = $04; // Compare Output Mode bits
  440. COM3B1 = $05; // Compare Output Mode bits
  441. COM3A0 = $06; // Compare Output Mode bits
  442. COM3A1 = $07; // Compare Output Mode bits
  443. // Timer/Counter3 Control Register B
  444. CS30 = $00; // Clock Select bits
  445. CS31 = $01; // Clock Select bits
  446. CS32 = $02; // Clock Select bits
  447. WGM32 = $03;
  448. WGM33 = $04;
  449. ICES3 = $06;
  450. ICNC3 = $07;
  451. // Timer/Counter3 Control Register C
  452. FOC3B = $06;
  453. FOC3A = $07;
  454. // Timer/Counter4 Control Register A
  455. WGM40 = $00; // Waveform Generation Mode
  456. WGM41 = $01; // Waveform Generation Mode
  457. COM4B0 = $04; // Compare Output Mode bits
  458. COM4B1 = $05; // Compare Output Mode bits
  459. COM4A0 = $06; // Compare Output Mode bits
  460. COM4A1 = $07; // Compare Output Mode bits
  461. // Timer/Counter4 Control Register B
  462. CS40 = $00; // Clock Select bits
  463. CS41 = $01; // Clock Select bits
  464. CS42 = $02; // Clock Select bits
  465. WGM42 = $03;
  466. WGM43 = $04;
  467. ICES4 = $06;
  468. ICNC4 = $07;
  469. // Timer/Counter4 Control Register C
  470. FOC4B = $06;
  471. FOC4A = $07;
  472. // SPI Control Register
  473. SPR10 = $00; // SPI Clock Rate Selects
  474. SPR11 = $01; // SPI Clock Rate Selects
  475. CPHA1 = $02;
  476. CPOL1 = $03;
  477. MSTR1 = $04;
  478. DORD1 = $05;
  479. SPE1 = $06;
  480. SPIE1 = $07;
  481. // SPI Status Register
  482. SPI2X1 = $00;
  483. WCOL1 = $06;
  484. SPIF1 = $07;
  485. // Timer/Counter2 Control Register A
  486. WGM20 = $00; // Waveform Genration Mode
  487. WGM21 = $01; // Waveform Genration Mode
  488. COM2B0 = $04; // Compare Output Mode bits
  489. COM2B1 = $05; // Compare Output Mode bits
  490. COM2A0 = $06; // Compare Output Mode bits
  491. COM2A1 = $07; // Compare Output Mode bits
  492. // Timer/Counter2 Control Register B
  493. CS20 = $00; // Clock Select bits
  494. CS21 = $01; // Clock Select bits
  495. CS22 = $02; // Clock Select bits
  496. WGM22 = $03;
  497. FOC2B = $06;
  498. FOC2A = $07;
  499. // Asynchronous Status Register
  500. TCR2BUB = $00;
  501. TCR2AUB = $01;
  502. OCR2BUB = $02;
  503. OCR2AUB = $03;
  504. TCN2UB = $04;
  505. AS2 = $05;
  506. EXCLK = $06;
  507. // TWI Status Register
  508. TWPS0 = $00; // TWI Prescaler
  509. TWPS1 = $01; // TWI Prescaler
  510. TWS3 = $03; // TWI Status
  511. TWS4 = $04; // TWI Status
  512. TWS5 = $05; // TWI Status
  513. TWS6 = $06; // TWI Status
  514. TWS7 = $07; // TWI Status
  515. // TWI (Slave) Address register
  516. TWGCE = $00;
  517. TWA0 = $01; // TWI (Slave) Address register Bits
  518. TWA1 = $02; // TWI (Slave) Address register Bits
  519. TWA2 = $03; // TWI (Slave) Address register Bits
  520. TWA3 = $04; // TWI (Slave) Address register Bits
  521. TWA4 = $05; // TWI (Slave) Address register Bits
  522. TWA5 = $06; // TWI (Slave) Address register Bits
  523. TWA6 = $07; // TWI (Slave) Address register Bits
  524. // TWI Control Register
  525. TWIE = $00;
  526. TWEN = $02;
  527. TWWC = $03;
  528. TWSTO = $04;
  529. TWSTA = $05;
  530. TWEA = $06;
  531. TWINT = $07;
  532. // TWI (Slave) Address Mask Register
  533. TWAM0 = $01;
  534. TWAM1 = $02;
  535. TWAM2 = $03;
  536. TWAM3 = $04;
  537. TWAM4 = $05;
  538. TWAM5 = $06;
  539. TWAM6 = $07;
  540. // USART Control and Status Register A
  541. MPCM0 = $00;
  542. U2X0 = $01;
  543. UPE0 = $02;
  544. DOR0 = $03;
  545. FE0 = $04;
  546. UDRE0 = $05;
  547. TXC0 = $06;
  548. RXC0 = $07;
  549. // USART Control and Status Register B
  550. TXB80 = $00;
  551. RXB80 = $01;
  552. UCSZ02 = $02;
  553. TXEN0 = $03;
  554. RXEN0 = $04;
  555. UDRIE0 = $05;
  556. TXCIE0 = $06;
  557. RXCIE0 = $07;
  558. // USART Control and Status Register C
  559. UCPOL0 = $00;
  560. UCSZ00 = $01; // Character Size - together with UCSZ2 in UCSR0B
  561. UCSZ01 = $02; // Character Size - together with UCSZ2 in UCSR0B
  562. USBS0 = $03;
  563. UPM00 = $04; // Parity Mode Bits
  564. UPM01 = $05; // Parity Mode Bits
  565. UMSEL00 = $06; // USART Mode Select
  566. UMSEL01 = $07; // USART Mode Select
  567. // USART Control and Status Register D
  568. SFDE = $05;
  569. RXS = $06;
  570. RXSIE = $07;
  571. // USART Control and Status Register A
  572. MPCM1 = $00;
  573. U2X1 = $01;
  574. UPE1 = $02;
  575. DOR1 = $03;
  576. FE1 = $04;
  577. UDRE1 = $05;
  578. TXC1 = $06;
  579. RXC1 = $07;
  580. // USART Control and Status Register B
  581. TXB81 = $00;
  582. RXB81 = $01;
  583. UCSZ12 = $02;
  584. TXEN1 = $03;
  585. RXEN1 = $04;
  586. UDRIE1 = $05;
  587. TXCIE1 = $06;
  588. RXCIE1 = $07;
  589. // USART Control and Status Register C
  590. UCPOL1 = $00;
  591. UCSZ10 = $01; // Character Size - together with UCSZ12 in UCSR1B
  592. UCSZ11 = $02; // Character Size - together with UCSZ12 in UCSR1B
  593. USBS1 = $03;
  594. UPM10 = $04; // Parity Mode Bits
  595. UPM11 = $05; // Parity Mode Bits
  596. UMSEL10 = $06; // USART Mode Select
  597. UMSEL11 = $07; // USART Mode Select
  598. // USART Control and Status Register D
  599. SFDE1 = $05;
  600. RXS1 = $06;
  601. RXSIE1 = $07;
  602. // TWI Status Register
  603. TWPS10 = $00; // TWI Prescaler
  604. TWPS11 = $01; // TWI Prescaler
  605. TWS13 = $03; // TWI Status
  606. TWS14 = $04; // TWI Status
  607. TWS15 = $05; // TWI Status
  608. TWS16 = $06; // TWI Status
  609. TWS17 = $07; // TWI Status
  610. // TWI Control Register
  611. TWIE1 = $00;
  612. TWEN1 = $02;
  613. TWWC1 = $03;
  614. TWSTO1 = $04;
  615. TWSTA1 = $05;
  616. TWEA1 = $06;
  617. TWINT1 = $07;
  618. // TWI (Slave) Address Mask Register
  619. TWAM10 = $01;
  620. TWAM11 = $02;
  621. TWAM12 = $03;
  622. TWAM13 = $04;
  623. TWAM14 = $05;
  624. TWAM15 = $06;
  625. TWAM16 = $07;
  626. implementation
  627. {$i avrcommon.inc}
  628. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  629. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  630. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 3 Pin Change Interrupt Request 0
  631. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 4 Pin Change Interrupt Request 1
  632. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 5 Pin Change Interrupt Request 2
  633. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 6 Watchdog Time-out Interrupt
  634. procedure TIMER2_COMPA_ISR; external name 'TIMER2_COMPA_ISR'; // Interrupt 7 Timer/Counter2 Compare Match A
  635. procedure TIMER2_COMPB_ISR; external name 'TIMER2_COMPB_ISR'; // Interrupt 8 Timer/Counter2 Compare Match B
  636. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 9 Timer/Counter2 Overflow
  637. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 10 Timer/Counter1 Capture Event
  638. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 11 Timer/Counter1 Compare Match A
  639. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 12 Timer/Counter1 Compare Match B
  640. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 13 Timer/Counter1 Overflow
  641. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 14 TimerCounter0 Compare Match A
  642. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 15 TimerCounter0 Compare Match B
  643. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 16 Timer/Couner0 Overflow
  644. procedure SPI0_STC_ISR; external name 'SPI0_STC_ISR'; // Interrupt 17 SPI Serial Transfer Complete
  645. procedure USART0_RX_ISR; external name 'USART0_RX_ISR'; // Interrupt 18 USART0 Rx Complete
  646. procedure USART0_UDRE_ISR; external name 'USART0_UDRE_ISR'; // Interrupt 19 USART0, Data Register Empty
  647. procedure USART0_TX_ISR; external name 'USART0_TX_ISR'; // Interrupt 20 USART0 Tx Complete
  648. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 21 ADC Conversion Complete
  649. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 22 EEPROM Ready
  650. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 23 Analog Comparator
  651. procedure TWI0_ISR; external name 'TWI0_ISR'; // Interrupt 24 Two-wire Serial Interface
  652. procedure SPM_Ready_ISR; external name 'SPM_Ready_ISR'; // Interrupt 25 Store Program Memory Read
  653. procedure USART0_START_ISR; external name 'USART0_START_ISR'; // Interrupt 26 USART0 Start frame detection
  654. procedure PCINT3_ISR; external name 'PCINT3_ISR'; // Interrupt 27 Pin Change Interrupt Request 3
  655. procedure USART1_RX_ISR; external name 'USART1_RX_ISR'; // Interrupt 28 USART1 Rx Complete
  656. procedure USART1_UDRE_ISR; external name 'USART1_UDRE_ISR'; // Interrupt 29 USART1, Data Register Empty
  657. procedure USART1_TX_ISR; external name 'USART1_TX_ISR'; // Interrupt 30 USART1 Tx Complete
  658. procedure USART1_START_ISR; external name 'USART1_START_ISR'; // Interrupt 31 USART1 Start frame detection
  659. procedure TIMER3_CAPT_ISR; external name 'TIMER3_CAPT_ISR'; // Interrupt 32 Timer/Counter3 Capture Event
  660. procedure TIMER3_COMPA_ISR; external name 'TIMER3_COMPA_ISR'; // Interrupt 33 Timer/Counter3 Compare Match A
  661. procedure TIMER3_COMPB_ISR; external name 'TIMER3_COMPB_ISR'; // Interrupt 34 Timer/Counter3 Compare Match B
  662. procedure TIMER3_OVF_ISR; external name 'TIMER3_OVF_ISR'; // Interrupt 35 Timer/Counter3 Overflow
  663. procedure CFD_ISR; external name 'CFD_ISR'; // Interrupt 36 Clock failure detection interrupt
  664. procedure PTC_EOC_ISR; external name 'PTC_EOC_ISR'; // Interrupt 37 PTC End of conversion
  665. procedure PTC_WCOMP_ISR; external name 'PTC_WCOMP_ISR'; // Interrupt 38 PTC Window comparator mode
  666. procedure SPI1_STC_ISR; external name 'SPI1_STC_ISR'; // Interrupt 39 SPI1 Serial Transfer Complete
  667. procedure TWI1_ISR; external name 'TWI1_ISR'; // Interrupt 40 TWI Transfer Complete
  668. procedure TIMER4_CAPT_ISR; external name 'TIMER4_CAPT_ISR'; // Interrupt 41 Timer/Counter4 Capture Event
  669. procedure TIMER4_COMPA_ISR; external name 'TIMER4_COMPA_ISR'; // Interrupt 42 Timer/Counter4 Compare Match A
  670. procedure TIMER4_COMPB_ISR; external name 'TIMER4_COMPB_ISR'; // Interrupt 43 Timer/Counter4 Compare Match B
  671. procedure TIMER4_OVF_ISR; external name 'TIMER4_OVF_ISR'; // Interrupt 44 Timer/Counter4 Overflow
  672. procedure _FPC_start; assembler; nostackframe;
  673. label
  674. _start;
  675. asm
  676. .init
  677. .globl _start
  678. jmp _start
  679. jmp INT0_ISR
  680. jmp INT1_ISR
  681. jmp PCINT0_ISR
  682. jmp PCINT1_ISR
  683. jmp PCINT2_ISR
  684. jmp WDT_ISR
  685. jmp TIMER2_COMPA_ISR
  686. jmp TIMER2_COMPB_ISR
  687. jmp TIMER2_OVF_ISR
  688. jmp TIMER1_CAPT_ISR
  689. jmp TIMER1_COMPA_ISR
  690. jmp TIMER1_COMPB_ISR
  691. jmp TIMER1_OVF_ISR
  692. jmp TIMER0_COMPA_ISR
  693. jmp TIMER0_COMPB_ISR
  694. jmp TIMER0_OVF_ISR
  695. jmp SPI0_STC_ISR
  696. jmp USART0_RX_ISR
  697. jmp USART0_UDRE_ISR
  698. jmp USART0_TX_ISR
  699. jmp ADC_ISR
  700. jmp EE_READY_ISR
  701. jmp ANALOG_COMP_ISR
  702. jmp TWI0_ISR
  703. jmp SPM_Ready_ISR
  704. jmp USART0_START_ISR
  705. jmp PCINT3_ISR
  706. jmp USART1_RX_ISR
  707. jmp USART1_UDRE_ISR
  708. jmp USART1_TX_ISR
  709. jmp USART1_START_ISR
  710. jmp TIMER3_CAPT_ISR
  711. jmp TIMER3_COMPA_ISR
  712. jmp TIMER3_COMPB_ISR
  713. jmp TIMER3_OVF_ISR
  714. jmp CFD_ISR
  715. jmp PTC_EOC_ISR
  716. jmp PTC_WCOMP_ISR
  717. jmp SPI1_STC_ISR
  718. jmp TWI1_ISR
  719. jmp TIMER4_CAPT_ISR
  720. jmp TIMER4_COMPA_ISR
  721. jmp TIMER4_COMPB_ISR
  722. jmp TIMER4_OVF_ISR
  723. {$i start.inc}
  724. .weak INT0_ISR
  725. .weak INT1_ISR
  726. .weak PCINT0_ISR
  727. .weak PCINT1_ISR
  728. .weak PCINT2_ISR
  729. .weak WDT_ISR
  730. .weak TIMER2_COMPA_ISR
  731. .weak TIMER2_COMPB_ISR
  732. .weak TIMER2_OVF_ISR
  733. .weak TIMER1_CAPT_ISR
  734. .weak TIMER1_COMPA_ISR
  735. .weak TIMER1_COMPB_ISR
  736. .weak TIMER1_OVF_ISR
  737. .weak TIMER0_COMPA_ISR
  738. .weak TIMER0_COMPB_ISR
  739. .weak TIMER0_OVF_ISR
  740. .weak SPI0_STC_ISR
  741. .weak USART0_RX_ISR
  742. .weak USART0_UDRE_ISR
  743. .weak USART0_TX_ISR
  744. .weak ADC_ISR
  745. .weak EE_READY_ISR
  746. .weak ANALOG_COMP_ISR
  747. .weak TWI0_ISR
  748. .weak SPM_Ready_ISR
  749. .weak USART0_START_ISR
  750. .weak PCINT3_ISR
  751. .weak USART1_RX_ISR
  752. .weak USART1_UDRE_ISR
  753. .weak USART1_TX_ISR
  754. .weak USART1_START_ISR
  755. .weak TIMER3_CAPT_ISR
  756. .weak TIMER3_COMPA_ISR
  757. .weak TIMER3_COMPB_ISR
  758. .weak TIMER3_OVF_ISR
  759. .weak CFD_ISR
  760. .weak PTC_EOC_ISR
  761. .weak PTC_WCOMP_ISR
  762. .weak SPI1_STC_ISR
  763. .weak TWI1_ISR
  764. .weak TIMER4_CAPT_ISR
  765. .weak TIMER4_COMPA_ISR
  766. .weak TIMER4_COMPB_ISR
  767. .weak TIMER4_OVF_ISR
  768. .set INT0_ISR, Default_IRQ_handler
  769. .set INT1_ISR, Default_IRQ_handler
  770. .set PCINT0_ISR, Default_IRQ_handler
  771. .set PCINT1_ISR, Default_IRQ_handler
  772. .set PCINT2_ISR, Default_IRQ_handler
  773. .set WDT_ISR, Default_IRQ_handler
  774. .set TIMER2_COMPA_ISR, Default_IRQ_handler
  775. .set TIMER2_COMPB_ISR, Default_IRQ_handler
  776. .set TIMER2_OVF_ISR, Default_IRQ_handler
  777. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  778. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  779. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  780. .set TIMER1_OVF_ISR, Default_IRQ_handler
  781. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  782. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  783. .set TIMER0_OVF_ISR, Default_IRQ_handler
  784. .set SPI0_STC_ISR, Default_IRQ_handler
  785. .set USART0_RX_ISR, Default_IRQ_handler
  786. .set USART0_UDRE_ISR, Default_IRQ_handler
  787. .set USART0_TX_ISR, Default_IRQ_handler
  788. .set ADC_ISR, Default_IRQ_handler
  789. .set EE_READY_ISR, Default_IRQ_handler
  790. .set ANALOG_COMP_ISR, Default_IRQ_handler
  791. .set TWI0_ISR, Default_IRQ_handler
  792. .set SPM_Ready_ISR, Default_IRQ_handler
  793. .set USART0_START_ISR, Default_IRQ_handler
  794. .set PCINT3_ISR, Default_IRQ_handler
  795. .set USART1_RX_ISR, Default_IRQ_handler
  796. .set USART1_UDRE_ISR, Default_IRQ_handler
  797. .set USART1_TX_ISR, Default_IRQ_handler
  798. .set USART1_START_ISR, Default_IRQ_handler
  799. .set TIMER3_CAPT_ISR, Default_IRQ_handler
  800. .set TIMER3_COMPA_ISR, Default_IRQ_handler
  801. .set TIMER3_COMPB_ISR, Default_IRQ_handler
  802. .set TIMER3_OVF_ISR, Default_IRQ_handler
  803. .set CFD_ISR, Default_IRQ_handler
  804. .set PTC_EOC_ISR, Default_IRQ_handler
  805. .set PTC_WCOMP_ISR, Default_IRQ_handler
  806. .set SPI1_STC_ISR, Default_IRQ_handler
  807. .set TWI1_ISR, Default_IRQ_handler
  808. .set TIMER4_CAPT_ISR, Default_IRQ_handler
  809. .set TIMER4_COMPA_ISR, Default_IRQ_handler
  810. .set TIMER4_COMPB_ISR, Default_IRQ_handler
  811. .set TIMER4_OVF_ISR, Default_IRQ_handler
  812. end;
  813. end.