atmega3290pa.pp 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502
  1. unit ATmega3290PA;
  2. {$goto on}
  3. interface
  4. var
  5. // TIMER_COUNTER_0
  6. TCCR0A : byte absolute $00+$44; // Timer/Counter0 Control Register
  7. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  8. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  9. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  10. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  11. GTCCR : byte absolute $00+$43; // General Timer/Control Register
  12. // TIMER_COUNTER_1
  13. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  14. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  15. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  16. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  17. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  18. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  19. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  20. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  21. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  22. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  23. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  24. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  25. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  26. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  27. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  28. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  29. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag register
  30. // TIMER_COUNTER_2
  31. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register
  32. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  33. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register
  34. TIMSK2 : byte absolute $00+$70; // Timer/Counter2 Interrupt Mask register
  35. TIFR2 : byte absolute $00+$37; // Timer/Counter2 Interrupt Flag Register
  36. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  37. // WATCHDOG
  38. WDTCR : byte absolute $00+$60; // Watchdog Timer Control Register
  39. // EEPROM
  40. EEAR : word absolute $00+$41; // EEPROM Read/Write Access Bytes
  41. EEARL : byte absolute $00+$41; // EEPROM Read/Write Access Bytes
  42. EEARH : byte absolute $00+$41+1; // EEPROM Read/Write Access Bytes
  43. EEDR : byte absolute $00+$40; // EEPROM Data Register
  44. EECR : byte absolute $00+$3F; // EEPROM Control Register
  45. // SPI
  46. SPCR : byte absolute $00+$4C; // SPI Control Register
  47. SPSR : byte absolute $00+$4D; // SPI Status Register
  48. SPDR : byte absolute $00+$4E; // SPI Data Register
  49. // PORTA
  50. PORTA : byte absolute $00+$22; // Port A Data Register
  51. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  52. PINA : byte absolute $00+$20; // Port A Input Pins
  53. // PORTB
  54. PORTB : byte absolute $00+$25; // Port B Data Register
  55. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  56. PINB : byte absolute $00+$23; // Port B Input Pins
  57. // PORTC
  58. PORTC : byte absolute $00+$28; // Port C Data Register
  59. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  60. PINC : byte absolute $00+$26; // Port C Input Pins
  61. // PORTD
  62. PORTD : byte absolute $00+$2B; // Port D Data Register
  63. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  64. PIND : byte absolute $00+$29; // Port D Input Pins
  65. // ANALOG_COMPARATOR
  66. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  67. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  68. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  69. // PORTE
  70. PORTE : byte absolute $00+$2E; // Data Register, Port E
  71. DDRE : byte absolute $00+$2D; // Data Direction Register, Port E
  72. PINE : byte absolute $00+$2C; // Input Pins, Port E
  73. // PORTF
  74. PORTF : byte absolute $00+$31; // Data Register, Port F
  75. DDRF : byte absolute $00+$30; // Data Direction Register, Port F
  76. PINF : byte absolute $00+$2F; // Input Pins, Port F
  77. // PORTG
  78. PORTG : byte absolute $00+$34; // Port G Data Register
  79. DDRG : byte absolute $00+$33; // Port G Data Direction Register
  80. PING : byte absolute $00+$32; // Port G Input Pins
  81. // JTAG
  82. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  83. MCUCR : byte absolute $00+$55; // MCU Control Register
  84. MCUSR : byte absolute $00+$54; // MCU Status Register
  85. // EXTERNAL_INTERRUPT
  86. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  87. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  88. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  89. PCMSK3 : byte absolute $00+$73; // Pin Change Mask Register 3
  90. PCMSK2 : byte absolute $00+$6D; // Pin Change Mask Register 2
  91. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  92. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  93. // USI
  94. USIDR : byte absolute $00+$BA; // USI Data Register
  95. USISR : byte absolute $00+$B9; // USI Status Register
  96. USICR : byte absolute $00+$B8; // USI Control Register
  97. // AD_CONVERTER
  98. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  99. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register
  100. ADC : word absolute $00+$78; // ADC Data Register Bytes
  101. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  102. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  103. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 0
  104. // BOOT_LOAD
  105. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  106. // USART0
  107. UDR0 : byte absolute $00+$C6; // USART I/O Data Register
  108. UCSR0A : byte absolute $00+$C0; // USART Control and Status Register A
  109. UCSR0B : byte absolute $00+$C1; // USART Control and Status Register B
  110. UCSR0C : byte absolute $00+$C2; // USART Control and Status Register C
  111. UBRR0 : word absolute $00+$C4; // USART Baud Rate Register Bytes
  112. UBRR0L : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  113. UBRR0H : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  114. // PORTH
  115. PORTH : byte absolute $00+$DA; // PORT H Data Register
  116. DDRH : byte absolute $00+$D9; // PORT H Data Direction Register
  117. PINH : byte absolute $00+$D8; // PORT H Input Pins
  118. // PORTJ
  119. PORTJ : byte absolute $00+$DD; // PORT J Data Register
  120. DDRJ : byte absolute $00+$DC; // PORT J Data Direction Register
  121. PINJ : byte absolute $00+$DB; // PORT J Input Pins
  122. // LCD
  123. LCDDR19 : byte absolute $00+$FF; // LCD Data Register 19
  124. LCDDR18 : byte absolute $00+$FE; // LCD Data Register 18
  125. LCDDR17 : byte absolute $00+$FD; // LCD Data Register 17
  126. LCDDR16 : byte absolute $00+$FC; // LCD Data Register 16
  127. LCDDR15 : byte absolute $00+$FB; // LCD Data Register 15
  128. LCDDR14 : byte absolute $00+$FA; // LCD Data Register 14
  129. LCDDR13 : byte absolute $00+$F9; // LCD Data Register 13
  130. LCDDR12 : byte absolute $00+$F8; // LCD Data Register 12
  131. LCDDR11 : byte absolute $00+$F7; // LCD Data Register 11
  132. LCDDR10 : byte absolute $00+$F6; // LCD Data Register 10
  133. LCDDR9 : byte absolute $00+$F5; // LCD Data Register 9
  134. LCDDR8 : byte absolute $00+$F4; // LCD Data Register 8
  135. LCDDR7 : byte absolute $00+$F3; // LCD Data Register 7
  136. LCDDR6 : byte absolute $00+$F2; // LCD Data Register 6
  137. LCDDR5 : byte absolute $00+$F1; // LCD Data Register 5
  138. LCDDR4 : byte absolute $00+$F0; // LCD Data Register 4
  139. LCDDR3 : byte absolute $00+$EF; // LCD Data Register 3
  140. LCDDR2 : byte absolute $00+$EE; // LCD Data Register 2
  141. LCDDR1 : byte absolute $00+$ED; // LCD Data Register 1
  142. LCDDR0 : byte absolute $00+$EC; // LCD Data Register 0
  143. LCDCCR : byte absolute $00+$E7; // LCD Contrast Control Register
  144. LCDFRR : byte absolute $00+$E6; // LCD Frame Rate Register
  145. LCDCRB : byte absolute $00+$E5; // LCD Control and Status Register B
  146. LCDCRA : byte absolute $00+$E4; // LCD Control and Status Register A
  147. // CPU
  148. SREG : byte absolute $00+$5F; // Status Register
  149. SP : word absolute $00+$5D; // Stack Pointer
  150. SPL : byte absolute $00+$5D; // Stack Pointer
  151. SPH : byte absolute $00+$5D+1; // Stack Pointer
  152. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  153. CLKPR : byte absolute $00+$61; // Clock Prescale Register
  154. PRR : byte absolute $00+$64; // Power Reduction Register
  155. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  156. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  157. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  158. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  159. const
  160. // TCCR0A
  161. FOC0A = 7; // Force Output Compare
  162. WGM00 = 6; // Waveform Generation Mode 0
  163. COM0A = 4; // Compare Match Output Modes
  164. WGM01 = 3; // Waveform Generation Mode 1
  165. CS0 = 0; // Clock Selects
  166. // TIMSK0
  167. OCIE0A = 1; // Timer/Counter0 Output Compare Match Interrupt Enable
  168. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  169. // TIFR0
  170. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0
  171. TOV0 = 0; // Timer/Counter0 Overflow Flag
  172. // GTCCR
  173. TSM = 7; // Timer/Counter Synchronization Mode
  174. PSR310 = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  175. // TCCR1A
  176. COM1A = 6; // Compare Output Mode 1A, bits
  177. COM1B = 4; // Compare Output Mode 1B, bits
  178. WGM1 = 0; // Waveform Generation Mode
  179. // TCCR1B
  180. ICNC1 = 7; // Input Capture 1 Noise Canceler
  181. ICES1 = 6; // Input Capture 1 Edge Select
  182. CS1 = 0; // Prescaler source of Timer/Counter 1
  183. // TCCR1C
  184. FOC1A = 7; // Force Output Compare 1A
  185. FOC1B = 6; // Force Output Compare 1B
  186. // TIMSK1
  187. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  188. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  189. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  190. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  191. // TIFR1
  192. ICF1 = 5; // Input Capture Flag 1
  193. OCF1B = 2; // Output Compare Flag 1B
  194. OCF1A = 1; // Output Compare Flag 1A
  195. TOV1 = 0; // Timer/Counter1 Overflow Flag
  196. // TCCR2A
  197. FOC2A = 7; // Force Output Compare A
  198. WGM20 = 6; // Waveform Generation Mode
  199. COM2A = 4; // Compare Output Mode bits
  200. WGM21 = 3; // Waveform Generation Mode
  201. CS2 = 0; // Clock Select bits
  202. // TIMSK2
  203. OCIE2A = 1; // Timer/Counter2 Output Compare Match Interrupt Enable
  204. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  205. // TIFR2
  206. OCF2A = 1; // Timer/Counter2 Output Compare Flag 2
  207. TOV2 = 0; // Timer/Counter2 Overflow Flag
  208. // GTCCR
  209. PSR2 = 1; // Prescaler Reset Timer/Counter2
  210. // ASSR
  211. EXCLK = 4; // Enable External Clock Interrupt
  212. AS2 = 3; // AS2: Asynchronous Timer/Counter2
  213. TCN2UB = 2; // TCN2UB: Timer/Counter2 Update Busy
  214. OCR2UB = 1; // Output Compare Register2 Update Busy
  215. TCR2UB = 0; // TCR2UB: Timer/Counter Control Register2 Update Busy
  216. // WDTCR
  217. WDCE = 4; // Watchdog Change Enable
  218. WDE = 3; // Watch Dog Enable
  219. WDP = 0; // Watch Dog Timer Prescaler bits
  220. // EECR
  221. EERIE = 3; // EEPROM Ready Interrupt Enable
  222. EEMWE = 2; // EEPROM Master Write Enable
  223. EEWE = 1; // EEPROM Write Enable
  224. EERE = 0; // EEPROM Read Enable
  225. // SPCR
  226. SPIE = 7; // SPI Interrupt Enable
  227. SPE = 6; // SPI Enable
  228. DORD = 5; // Data Order
  229. MSTR = 4; // Master/Slave Select
  230. CPOL = 3; // Clock polarity
  231. CPHA = 2; // Clock Phase
  232. SPR = 0; // SPI Clock Rate Selects
  233. // SPSR
  234. SPIF = 7; // SPI Interrupt Flag
  235. WCOL = 6; // Write Collision Flag
  236. SPI2X = 0; // Double SPI Speed Bit
  237. // ADCSRB
  238. ACME = 6; // Analog Comparator Multiplexer Enable
  239. // ACSR
  240. ACD = 7; // Analog Comparator Disable
  241. ACBG = 6; // Analog Comparator Bandgap Select
  242. ACO = 5; // Analog Compare Output
  243. ACI = 4; // Analog Comparator Interrupt Flag
  244. ACIE = 3; // Analog Comparator Interrupt Enable
  245. ACIC = 2; // Analog Comparator Input Capture Enable
  246. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  247. // DIDR1
  248. AIN1D = 1; // AIN1 Digital Input Disable
  249. AIN0D = 0; // AIN0 Digital Input Disable
  250. // MCUCR
  251. JTD = 7; // JTAG Interface Disable
  252. // MCUSR
  253. JTRF = 4; // JTAG Reset Flag
  254. // EICRA
  255. ISC01 = 1; // External Interrupt Sense Control 0 Bit 1
  256. ISC00 = 0; // External Interrupt Sense Control 0 Bit 0
  257. // EIMSK
  258. PCIE = 4; // Pin Change Interrupt Enables
  259. INT0 = 0; // External Interrupt Request 0 Enable
  260. // EIFR
  261. PCIF = 4; // Pin Change Interrupt Flags
  262. INTF0 = 0; // External Interrupt Flag 0
  263. // USISR
  264. USISIF = 7; // Start Condition Interrupt Flag
  265. USIOIF = 6; // Counter Overflow Interrupt Flag
  266. USIPF = 5; // Stop Condition Flag
  267. USIDC = 4; // Data Output Collision
  268. USICNT = 0; // USI Counter Value Bits
  269. // USICR
  270. USISIE = 7; // Start Condition Interrupt Enable
  271. USIOIE = 6; // Counter Overflow Interrupt Enable
  272. USIWM = 4; // USI Wire Mode Bits
  273. USICS = 2; // USI Clock Source Select Bits
  274. USICLK = 1; // Clock Strobe
  275. USITC = 0; // Toggle Clock Port Pin
  276. // ADMUX
  277. REFS = 6; // Reference Selection Bits
  278. ADLAR = 5; // Left Adjust Result
  279. MUX = 0; // Analog Channel and Gain Selection Bits
  280. // ADCSRA
  281. ADEN = 7; // ADC Enable
  282. ADSC = 6; // ADC Start Conversion
  283. ADATE = 5; // ADC Auto Trigger Enable
  284. ADIF = 4; // ADC Interrupt Flag
  285. ADIE = 3; // ADC Interrupt Enable
  286. ADPS = 0; // ADC Prescaler Select Bits
  287. // ADCSRB
  288. ADTS = 0; // ADC Auto Trigger Sources
  289. // DIDR0
  290. ADC7D = 7; // ADC7 Digital input Disable
  291. ADC6D = 6; // ADC6 Digital input Disable
  292. ADC5D = 5; // ADC5 Digital input Disable
  293. ADC4D = 4; // ADC4 Digital input Disable
  294. ADC3D = 3; // ADC3 Digital input Disable
  295. ADC2D = 2; // ADC2 Digital input Disable
  296. ADC1D = 1; // ADC1 Digital input Disable
  297. ADC0D = 0; // ADC0 Digital input Disable
  298. // SPMCSR
  299. SPMIE = 7; // SPM Interrupt Enable
  300. RWWSB = 6; // Read While Write Section Busy
  301. RWWSRE = 4; // Read While Write section read enable
  302. BLBSET = 3; // Boot Lock Bit Set
  303. PGWRT = 2; // Page Write
  304. PGERS = 1; // Page Erase
  305. SPMEN = 0; // Store Program Memory Enable
  306. // UCSR0A
  307. RXC0 = 7; // USART Receive Complete
  308. TXC0 = 6; // USART Transmit Complete
  309. UDRE0 = 5; // USART Data Register Empty
  310. FE0 = 4; // Framing Error
  311. DOR0 = 3; // Data OverRun
  312. UPE0 = 2; // USART Parity Error
  313. U2X0 = 1; // Double the USART Transmission Speed
  314. MPCM0 = 0; // Multi-processor Communication Mode
  315. // UCSR0B
  316. RXCIE0 = 7; // RX Complete Interrupt Enable
  317. TXCIE0 = 6; // TX Complete Interrupt Enable
  318. UDRIE0 = 5; // USART Data Register Empty Interrupt Enable
  319. RXEN0 = 4; // Receiver Enable
  320. TXEN0 = 3; // Transmitter Enable
  321. UCSZ02 = 2; // Character Size
  322. RXB80 = 1; // Receive Data Bit 8
  323. TXB80 = 0; // Transmit Data Bit 8
  324. // UCSR0C
  325. UMSEL0 = 6; // USART Mode Select
  326. UPM0 = 4; // Parity Mode Bits
  327. USBS0 = 3; // Stop Bit Select
  328. UCSZ0 = 1; // Character Size
  329. UCPOL0 = 0; // Clock Polarity
  330. // LCDCCR
  331. LCDDC = 5; // LCD Display Configurations
  332. LCDMDT = 4; // LCD Maximum Drive Time
  333. LCDCC = 0; // LCD Contrast Controls
  334. // LCDFRR
  335. LCDPS = 4; // LCD Prescaler Selects
  336. LCDCD = 0; // LCD Clock Dividers
  337. // LCDCRB
  338. LCDCS = 7; // LCD CLock Select
  339. LCD2B = 6; // LCD 1/2 Bias Select
  340. LCDMUX = 4; // LCD Mux Selects
  341. LCDPM = 0; // LCD Port Masks
  342. // LCDCRA
  343. LCDEN = 7; // LCD Enable
  344. LCDAB = 6; // LCD A or B waveform
  345. LCDIF = 4; // LCD Interrupt Flag
  346. LCDIE = 3; // LCD Interrupt Enable
  347. LCDBD = 2; // LCD Buffer Disable
  348. LCDCCD = 1; // LCD Contrast Control Disable
  349. LCDBL = 0; // LCD Blanking
  350. // SREG
  351. I = 7; // Global Interrupt Enable
  352. T = 6; // Bit Copy Storage
  353. H = 5; // Half Carry Flag
  354. S = 4; // Sign Bit
  355. V = 3; // Two's Complement Overflow Flag
  356. N = 2; // Negative Flag
  357. Z = 1; // Zero Flag
  358. C = 0; // Carry Flag
  359. // MCUCR
  360. BODS = 6; // BOD Sleep
  361. BODSE = 5; // BOD Sleep Enable
  362. PUD = 4; // Pull-up disable
  363. IVSEL = 1; // Interrupt Vector Select
  364. IVCE = 0; // Interrupt Vector Change Enable
  365. // MCUSR
  366. WDRF = 3; // Watchdog Reset Flag
  367. BORF = 2; // Brown-out Reset Flag
  368. EXTRF = 1; // External Reset Flag
  369. PORF = 0; // Power-on reset flag
  370. // CLKPR
  371. CLKPCE = 7; // Clock Prescaler Change Enable
  372. CLKPS = 0; // Clock Prescaler Select Bits
  373. // PRR
  374. PRLCD = 4; // Power Reduction LCD
  375. PRTIM1 = 3; // Power Reduction Timer/Counter1
  376. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  377. PRUSART0 = 1; // Power Reduction USART
  378. PRADC = 0; // Power Reduction ADC
  379. // SMCR
  380. SM = 1; // Sleep Mode Select bits
  381. SE = 0; // Sleep Enable
  382. implementation
  383. {$i avrcommon.inc}
  384. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  385. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 Pin Change Interrupt Request 0
  386. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 3 Pin Change Interrupt Request 1
  387. procedure TIMER2_COMP_ISR; external name 'TIMER2_COMP_ISR'; // Interrupt 4 Timer/Counter2 Compare Match
  388. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 5 Timer/Counter2 Overflow
  389. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 6 Timer/Counter1 Capture Event
  390. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 7 Timer/Counter1 Compare Match A
  391. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 8 Timer/Counter Compare Match B
  392. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 9 Timer/Counter1 Overflow
  393. procedure TIMER0_COMP_ISR; external name 'TIMER0_COMP_ISR'; // Interrupt 10 Timer/Counter0 Compare Match
  394. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 11 Timer/Counter0 Overflow
  395. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 12 SPI Serial Transfer Complete
  396. procedure USART__RX_ISR; external name 'USART__RX_ISR'; // Interrupt 13 USART, Rx Complete
  397. procedure USART__UDRE_ISR; external name 'USART__UDRE_ISR'; // Interrupt 14 USART Data register Empty
  398. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 15 USART0, Tx Complete
  399. procedure USI_START_ISR; external name 'USI_START_ISR'; // Interrupt 16 USI Start Condition
  400. procedure USI_OVERFLOW_ISR; external name 'USI_OVERFLOW_ISR'; // Interrupt 17 USI Overflow
  401. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 18 Analog Comparator
  402. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 19 ADC Conversion Complete
  403. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 20 EEPROM Ready
  404. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 21 Store Program Memory Read
  405. procedure LCD_ISR; external name 'LCD_ISR'; // Interrupt 22 LCD Start of Frame
  406. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 23 Pin Change Interrupt Request 2
  407. procedure PCINT3_ISR; external name 'PCINT3_ISR'; // Interrupt 24 Pin Change Interrupt Request 3
  408. procedure _FPC_start; assembler; nostackframe;
  409. label
  410. _start;
  411. asm
  412. .init
  413. .globl _start
  414. jmp _start
  415. jmp INT0_ISR
  416. jmp PCINT0_ISR
  417. jmp PCINT1_ISR
  418. jmp TIMER2_COMP_ISR
  419. jmp TIMER2_OVF_ISR
  420. jmp TIMER1_CAPT_ISR
  421. jmp TIMER1_COMPA_ISR
  422. jmp TIMER1_COMPB_ISR
  423. jmp TIMER1_OVF_ISR
  424. jmp TIMER0_COMP_ISR
  425. jmp TIMER0_OVF_ISR
  426. jmp SPI__STC_ISR
  427. jmp USART__RX_ISR
  428. jmp USART__UDRE_ISR
  429. jmp USART0__TX_ISR
  430. jmp USI_START_ISR
  431. jmp USI_OVERFLOW_ISR
  432. jmp ANALOG_COMP_ISR
  433. jmp ADC_ISR
  434. jmp EE_READY_ISR
  435. jmp SPM_READY_ISR
  436. jmp LCD_ISR
  437. jmp PCINT2_ISR
  438. jmp PCINT3_ISR
  439. {$i start.inc}
  440. .weak INT0_ISR
  441. .weak PCINT0_ISR
  442. .weak PCINT1_ISR
  443. .weak TIMER2_COMP_ISR
  444. .weak TIMER2_OVF_ISR
  445. .weak TIMER1_CAPT_ISR
  446. .weak TIMER1_COMPA_ISR
  447. .weak TIMER1_COMPB_ISR
  448. .weak TIMER1_OVF_ISR
  449. .weak TIMER0_COMP_ISR
  450. .weak TIMER0_OVF_ISR
  451. .weak SPI__STC_ISR
  452. .weak USART__RX_ISR
  453. .weak USART__UDRE_ISR
  454. .weak USART0__TX_ISR
  455. .weak USI_START_ISR
  456. .weak USI_OVERFLOW_ISR
  457. .weak ANALOG_COMP_ISR
  458. .weak ADC_ISR
  459. .weak EE_READY_ISR
  460. .weak SPM_READY_ISR
  461. .weak LCD_ISR
  462. .weak PCINT2_ISR
  463. .weak PCINT3_ISR
  464. .set INT0_ISR, Default_IRQ_handler
  465. .set PCINT0_ISR, Default_IRQ_handler
  466. .set PCINT1_ISR, Default_IRQ_handler
  467. .set TIMER2_COMP_ISR, Default_IRQ_handler
  468. .set TIMER2_OVF_ISR, Default_IRQ_handler
  469. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  470. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  471. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  472. .set TIMER1_OVF_ISR, Default_IRQ_handler
  473. .set TIMER0_COMP_ISR, Default_IRQ_handler
  474. .set TIMER0_OVF_ISR, Default_IRQ_handler
  475. .set SPI__STC_ISR, Default_IRQ_handler
  476. .set USART__RX_ISR, Default_IRQ_handler
  477. .set USART__UDRE_ISR, Default_IRQ_handler
  478. .set USART0__TX_ISR, Default_IRQ_handler
  479. .set USI_START_ISR, Default_IRQ_handler
  480. .set USI_OVERFLOW_ISR, Default_IRQ_handler
  481. .set ANALOG_COMP_ISR, Default_IRQ_handler
  482. .set ADC_ISR, Default_IRQ_handler
  483. .set EE_READY_ISR, Default_IRQ_handler
  484. .set SPM_READY_ISR, Default_IRQ_handler
  485. .set LCD_ISR, Default_IRQ_handler
  486. .set PCINT2_ISR, Default_IRQ_handler
  487. .set PCINT3_ISR, Default_IRQ_handler
  488. end;
  489. end.