atmega48.pp 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458
  1. unit ATmega48;
  2. {$goto on}
  3. interface
  4. var
  5. // USART0
  6. UDR0 : byte absolute $00+$C6; // USART I/O Data Register
  7. UCSR0A : byte absolute $00+$C0; // USART Control and Status Register A
  8. UCSR0B : byte absolute $00+$C1; // USART Control and Status Register B
  9. UCSR0C : byte absolute $00+$C2; // USART Control and Status Register C
  10. UBRR0 : word absolute $00+$C4; // USART Baud Rate Register Bytes
  11. UBRR0L : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  12. UBRR0H : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  13. // TWI
  14. TWAMR : byte absolute $00+$BD; // TWI (Slave) Address Mask Register
  15. TWBR : byte absolute $00+$B8; // TWI Bit Rate register
  16. TWCR : byte absolute $00+$BC; // TWI Control Register
  17. TWSR : byte absolute $00+$B9; // TWI Status Register
  18. TWDR : byte absolute $00+$BB; // TWI Data register
  19. TWAR : byte absolute $00+$BA; // TWI (Slave) Address register
  20. // TIMER_COUNTER_1
  21. TIMSK1 : byte absolute $00+$6F; // Timer/Counter Interrupt Mask Register
  22. TIFR1 : byte absolute $00+$36; // Timer/Counter Interrupt Flag register
  23. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  24. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  25. TCCR1C : byte absolute $00+$82; // Timer/Counter1 Control Register C
  26. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  27. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  28. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  29. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register Bytes
  30. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register Bytes
  31. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register Bytes
  32. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register Bytes
  33. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register Bytes
  34. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register Bytes
  35. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  36. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  37. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  38. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  39. // TIMER_COUNTER_2
  40. TIMSK2 : byte absolute $00+$70; // Timer/Counter Interrupt Mask register
  41. TIFR2 : byte absolute $00+$37; // Timer/Counter Interrupt Flag Register
  42. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register A
  43. TCCR2B : byte absolute $00+$B1; // Timer/Counter2 Control Register B
  44. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  45. OCR2B : byte absolute $00+$B4; // Timer/Counter2 Output Compare Register B
  46. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register A
  47. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  48. // AD_CONVERTER
  49. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  50. ADC : word absolute $00+$78; // ADC Data Register Bytes
  51. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  52. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  53. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register A
  54. ADCSRB : byte absolute $00+$7B; // The ADC Control and Status register B
  55. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register
  56. // ANALOG_COMPARATOR
  57. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  58. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  59. // PORTB
  60. PORTB : byte absolute $00+$25; // Port B Data Register
  61. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  62. PINB : byte absolute $00+$23; // Port B Input Pins
  63. // PORTC
  64. PORTC : byte absolute $00+$28; // Port C Data Register
  65. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  66. PINC : byte absolute $00+$26; // Port C Input Pins
  67. // PORTD
  68. PORTD : byte absolute $00+$2B; // Port D Data Register
  69. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  70. PIND : byte absolute $00+$29; // Port D Input Pins
  71. // TIMER_COUNTER_0
  72. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  73. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  74. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  75. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  76. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  77. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  78. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  79. // EXTERNAL_INTERRUPT
  80. EICRA : byte absolute $00+$69; // External Interrupt Control Register
  81. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  82. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  83. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  84. PCMSK2 : byte absolute $00+$6D; // Pin Change Mask Register 2
  85. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  86. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  87. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  88. // SPI
  89. SPDR : byte absolute $00+$4E; // SPI Data Register
  90. SPSR : byte absolute $00+$4D; // SPI Status Register
  91. SPCR : byte absolute $00+$4C; // SPI Control Register
  92. // CPU
  93. PRR : byte absolute $00+$64; // Power Reduction Register
  94. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  95. CLKPR : byte absolute $00+$61; // Clock Prescale Register
  96. SREG : byte absolute $00+$5F; // Status Register
  97. SP : word absolute $00+$5D; // Stack Pointer
  98. SPL : byte absolute $00+$5D; // Stack Pointer
  99. SPH : byte absolute $00+$5D+1; // Stack Pointer
  100. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  101. MCUCR : byte absolute $00+$55; // MCU Control Register
  102. MCUSR : byte absolute $00+$54; // MCU Status Register
  103. SMCR : byte absolute $00+$53; //
  104. GPIOR2 : byte absolute $00+$4B; // General Purpose I/O Register 2
  105. GPIOR1 : byte absolute $00+$4A; // General Purpose I/O Register 1
  106. GPIOR0 : byte absolute $00+$3E; // General Purpose I/O Register 0
  107. // WATCHDOG
  108. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  109. // EEPROM
  110. EEARL : byte absolute $00+$41; // EEPROM Address Register Low Byte
  111. EEDR : byte absolute $00+$40; // EEPROM Data Register
  112. EECR : byte absolute $00+$3F; // EEPROM Control Register
  113. const
  114. // UCSR0A
  115. RXC0 = 7; // USART Receive Complete
  116. TXC0 = 6; // USART Transmitt Complete
  117. UDRE0 = 5; // USART Data Register Empty
  118. FE0 = 4; // Framing Error
  119. DOR0 = 3; // Data overRun
  120. UPE0 = 2; // Parity Error
  121. U2X0 = 1; // Double the USART transmission speed
  122. MPCM0 = 0; // Multi-processor Communication Mode
  123. // UCSR0B
  124. RXCIE0 = 7; // RX Complete Interrupt Enable
  125. TXCIE0 = 6; // TX Complete Interrupt Enable
  126. UDRIE0 = 5; // USART Data register Empty Interrupt Enable
  127. RXEN0 = 4; // Receiver Enable
  128. TXEN0 = 3; // Transmitter Enable
  129. UCSZ02 = 2; // Character Size
  130. RXB80 = 1; // Receive Data Bit 8
  131. TXB80 = 0; // Transmit Data Bit 8
  132. // UCSR0C
  133. UMSEL0 = 6; // USART Mode Select
  134. UPM0 = 4; // Parity Mode Bits
  135. USBS0 = 3; // Stop Bit Select
  136. UCSZ0 = 1; // Character Size
  137. UCPOL0 = 0; // Clock Polarity
  138. // TWAMR
  139. TWAM = 1; //
  140. // TWCR
  141. TWINT = 7; // TWI Interrupt Flag
  142. TWEA = 6; // TWI Enable Acknowledge Bit
  143. TWSTA = 5; // TWI Start Condition Bit
  144. TWSTO = 4; // TWI Stop Condition Bit
  145. TWWC = 3; // TWI Write Collition Flag
  146. TWEN = 2; // TWI Enable Bit
  147. TWIE = 0; // TWI Interrupt Enable
  148. // TWSR
  149. TWS = 3; // TWI Status
  150. TWPS = 0; // TWI Prescaler
  151. // TWAR
  152. TWA = 1; // TWI (Slave) Address register Bits
  153. TWGCE = 0; // TWI General Call Recognition Enable Bit
  154. // TIMSK1
  155. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  156. OCIE1B = 2; // Timer/Counter1 Output CompareB Match Interrupt Enable
  157. OCIE1A = 1; // Timer/Counter1 Output CompareA Match Interrupt Enable
  158. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  159. // TIFR1
  160. ICF1 = 5; // Input Capture Flag 1
  161. OCF1B = 2; // Output Compare Flag 1B
  162. OCF1A = 1; // Output Compare Flag 1A
  163. TOV1 = 0; // Timer/Counter1 Overflow Flag
  164. // TCCR1A
  165. COM1A = 6; // Compare Output Mode 1A, bits
  166. COM1B = 4; // Compare Output Mode 1B, bits
  167. WGM1 = 0; // Waveform Generation Mode
  168. // TCCR1B
  169. ICNC1 = 7; // Input Capture 1 Noise Canceler
  170. ICES1 = 6; // Input Capture 1 Edge Select
  171. CS1 = 0; // Prescaler source of Timer/Counter 1
  172. // TCCR1C
  173. FOC1A = 7; //
  174. FOC1B = 6; //
  175. // GTCCR
  176. TSM = 7; // Timer/Counter Synchronization Mode
  177. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  178. // TIMSK2
  179. OCIE2B = 2; // Timer/Counter2 Output Compare Match B Interrupt Enable
  180. OCIE2A = 1; // Timer/Counter2 Output Compare Match A Interrupt Enable
  181. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  182. // TIFR2
  183. OCF2B = 2; // Output Compare Flag 2B
  184. OCF2A = 1; // Output Compare Flag 2A
  185. TOV2 = 0; // Timer/Counter2 Overflow Flag
  186. // TCCR2A
  187. COM2A = 6; // Compare Output Mode bits
  188. COM2B = 4; // Compare Output Mode bits
  189. WGM2 = 0; // Waveform Genration Mode
  190. // TCCR2B
  191. FOC2A = 7; // Force Output Compare A
  192. FOC2B = 6; // Force Output Compare B
  193. WGM22 = 3; // Waveform Generation Mode
  194. CS2 = 0; // Clock Select bits
  195. // ASSR
  196. EXCLK = 6; // Enable External Clock Input
  197. AS2 = 5; // Asynchronous Timer/Counter2
  198. TCN2UB = 4; // Timer/Counter2 Update Busy
  199. OCR2AUB = 3; // Output Compare Register2 Update Busy
  200. OCR2BUB = 2; // Output Compare Register 2 Update Busy
  201. TCR2AUB = 1; // Timer/Counter Control Register2 Update Busy
  202. TCR2BUB = 0; // Timer/Counter Control Register2 Update Busy
  203. // GTCCR
  204. PSRASY = 1; // Prescaler Reset Timer/Counter2
  205. // ADMUX
  206. REFS = 6; // Reference Selection Bits
  207. ADLAR = 5; // Left Adjust Result
  208. MUX = 0; // Analog Channel and Gain Selection Bits
  209. // ADCSRA
  210. ADEN = 7; // ADC Enable
  211. ADSC = 6; // ADC Start Conversion
  212. ADATE = 5; // ADC Auto Trigger Enable
  213. ADIF = 4; // ADC Interrupt Flag
  214. ADIE = 3; // ADC Interrupt Enable
  215. ADPS = 0; // ADC Prescaler Select Bits
  216. // ADCSRB
  217. ACME = 6; //
  218. ADTS = 0; // ADC Auto Trigger Source bits
  219. // DIDR0
  220. ADC5D = 5; //
  221. ADC4D = 4; //
  222. ADC3D = 3; //
  223. ADC2D = 2; //
  224. ADC1D = 1; //
  225. ADC0D = 0; //
  226. // ACSR
  227. ACD = 7; // Analog Comparator Disable
  228. ACBG = 6; // Analog Comparator Bandgap Select
  229. ACO = 5; // Analog Compare Output
  230. ACI = 4; // Analog Comparator Interrupt Flag
  231. ACIE = 3; // Analog Comparator Interrupt Enable
  232. ACIC = 2; // Analog Comparator Input Capture Enable
  233. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  234. // DIDR1
  235. AIN1D = 1; // AIN1 Digital Input Disable
  236. AIN0D = 0; // AIN0 Digital Input Disable
  237. // TCCR0B
  238. FOC0A = 7; // Force Output Compare A
  239. FOC0B = 6; // Force Output Compare B
  240. WGM02 = 3; //
  241. CS0 = 0; // Clock Select
  242. // TCCR0A
  243. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  244. COM0B = 4; // Compare Output Mode, Fast PWm
  245. WGM0 = 0; // Waveform Generation Mode
  246. // TIMSK0
  247. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  248. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  249. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  250. // TIFR0
  251. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  252. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  253. TOV0 = 0; // Timer/Counter0 Overflow Flag
  254. // GTCCR
  255. // EICRA
  256. ISC1 = 2; // External Interrupt Sense Control 1 Bits
  257. ISC0 = 0; // External Interrupt Sense Control 0 Bits
  258. // EIMSK
  259. INT = 0; // External Interrupt Request 1 Enable
  260. // EIFR
  261. INTF = 0; // External Interrupt Flags
  262. // PCICR
  263. PCIE = 0; // Pin Change Interrupt Enables
  264. // PCMSK2
  265. PCINT = 0; // Pin Change Enable Masks
  266. // PCMSK1
  267. // PCMSK0
  268. // PCIFR
  269. PCIF = 0; // Pin Change Interrupt Flags
  270. // SPSR
  271. SPIF = 7; // SPI Interrupt Flag
  272. WCOL = 6; // Write Collision Flag
  273. SPI2X = 0; // Double SPI Speed Bit
  274. // SPCR
  275. SPIE = 7; // SPI Interrupt Enable
  276. SPE = 6; // SPI Enable
  277. DORD = 5; // Data Order
  278. MSTR = 4; // Master/Slave Select
  279. CPOL = 3; // Clock polarity
  280. CPHA = 2; // Clock Phase
  281. SPR = 0; // SPI Clock Rate Selects
  282. // PRR
  283. PRTWI = 7; // Power Reduction TWI
  284. PRTIM2 = 6; // Power Reduction Timer/Counter2
  285. PRTIM0 = 5; // Power Reduction Timer/Counter0
  286. PRTIM1 = 3; // Power Reduction Timer/Counter1
  287. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  288. PRUSART0 = 1; // Power Reduction USART
  289. PRADC = 0; // Power Reduction ADC
  290. // CLKPR
  291. CLKPCE = 7; // Clock Prescaler Change Enable
  292. CLKPS = 0; // Clock Prescaler Select Bits
  293. // SREG
  294. I = 7; // Global Interrupt Enable
  295. T = 6; // Bit Copy Storage
  296. H = 5; // Half Carry Flag
  297. S = 4; // Sign Bit
  298. V = 3; // Two's Complement Overflow Flag
  299. N = 2; // Negative Flag
  300. Z = 1; // Zero Flag
  301. C = 0; // Carry Flag
  302. // SPMCSR
  303. SPMIE = 7; // SPM Interrupt Enable
  304. RWWSB = 6; // Read-While-Write Section Busy
  305. RWWSRE = 4; // Read-While-Write section read enable
  306. BLBSET = 3; // Boot Lock Bit Set
  307. PGWRT = 2; // Page Write
  308. PGERS = 1; // Page Erase
  309. SELFPRGEN = 0; // Self Programming Enable
  310. // MCUCR
  311. PUD = 4; //
  312. // MCUSR
  313. WDRF = 3; // Watchdog Reset Flag
  314. BORF = 2; // Brown-out Reset Flag
  315. EXTRF = 1; // External Reset Flag
  316. PORF = 0; // Power-on reset flag
  317. // SMCR
  318. SM = 1; //
  319. SE = 0; //
  320. // WDTCSR
  321. WDIF = 7; // Watchdog Timeout Interrupt Flag
  322. WDIE = 6; // Watchdog Timeout Interrupt Enable
  323. WDP = 0; // Watchdog Timer Prescaler Bits
  324. WDCE = 4; // Watchdog Change Enable
  325. WDE = 3; // Watch Dog Enable
  326. // EECR
  327. EEPM = 4; // EEPROM Programming Mode Bits
  328. EERIE = 3; // EEPROM Ready Interrupt Enable
  329. EEMPE = 2; // EEPROM Master Write Enable
  330. EEPE = 1; // EEPROM Write Enable
  331. EERE = 0; // EEPROM Read Enable
  332. implementation
  333. {$define RELBRANCHES}
  334. {$i avrcommon.inc}
  335. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  336. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  337. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 3 Pin Change Interrupt Request 0
  338. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 4 Pin Change Interrupt Request 0
  339. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 5 Pin Change Interrupt Request 1
  340. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 6 Watchdog Time-out Interrupt
  341. procedure TIMER2_COMPA_ISR; external name 'TIMER2_COMPA_ISR'; // Interrupt 7 Timer/Counter2 Compare Match A
  342. procedure TIMER2_COMPB_ISR; external name 'TIMER2_COMPB_ISR'; // Interrupt 8 Timer/Counter2 Compare Match A
  343. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 9 Timer/Counter2 Overflow
  344. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 10 Timer/Counter1 Capture Event
  345. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 11 Timer/Counter1 Compare Match A
  346. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 12 Timer/Counter1 Compare Match B
  347. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 13 Timer/Counter1 Overflow
  348. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 14 TimerCounter0 Compare Match A
  349. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 15 TimerCounter0 Compare Match B
  350. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 16 Timer/Couner0 Overflow
  351. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 17 SPI Serial Transfer Complete
  352. procedure USART__RX_ISR; external name 'USART__RX_ISR'; // Interrupt 18 USART Rx Complete
  353. procedure USART__UDRE_ISR; external name 'USART__UDRE_ISR'; // Interrupt 19 USART, Data Register Empty
  354. procedure USART__TX_ISR; external name 'USART__TX_ISR'; // Interrupt 20 USART Tx Complete
  355. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 21 ADC Conversion Complete
  356. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 22 EEPROM Ready
  357. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 23 Analog Comparator
  358. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 24 Two-wire Serial Interface
  359. procedure SPM_Ready_ISR; external name 'SPM_Ready_ISR'; // Interrupt 25 Store Program Memory Read
  360. procedure _FPC_start; assembler; nostackframe;
  361. label
  362. _start;
  363. asm
  364. .init
  365. .globl _start
  366. rjmp _start
  367. rjmp INT0_ISR
  368. rjmp INT1_ISR
  369. rjmp PCINT0_ISR
  370. rjmp PCINT1_ISR
  371. rjmp PCINT2_ISR
  372. rjmp WDT_ISR
  373. rjmp TIMER2_COMPA_ISR
  374. rjmp TIMER2_COMPB_ISR
  375. rjmp TIMER2_OVF_ISR
  376. rjmp TIMER1_CAPT_ISR
  377. rjmp TIMER1_COMPA_ISR
  378. rjmp TIMER1_COMPB_ISR
  379. rjmp TIMER1_OVF_ISR
  380. rjmp TIMER0_COMPA_ISR
  381. rjmp TIMER0_COMPB_ISR
  382. rjmp TIMER0_OVF_ISR
  383. rjmp SPI__STC_ISR
  384. rjmp USART__RX_ISR
  385. rjmp USART__UDRE_ISR
  386. rjmp USART__TX_ISR
  387. rjmp ADC_ISR
  388. rjmp EE_READY_ISR
  389. rjmp ANALOG_COMP_ISR
  390. rjmp TWI_ISR
  391. rjmp SPM_Ready_ISR
  392. {$i start.inc}
  393. .weak INT0_ISR
  394. .weak INT1_ISR
  395. .weak PCINT0_ISR
  396. .weak PCINT1_ISR
  397. .weak PCINT2_ISR
  398. .weak WDT_ISR
  399. .weak TIMER2_COMPA_ISR
  400. .weak TIMER2_COMPB_ISR
  401. .weak TIMER2_OVF_ISR
  402. .weak TIMER1_CAPT_ISR
  403. .weak TIMER1_COMPA_ISR
  404. .weak TIMER1_COMPB_ISR
  405. .weak TIMER1_OVF_ISR
  406. .weak TIMER0_COMPA_ISR
  407. .weak TIMER0_COMPB_ISR
  408. .weak TIMER0_OVF_ISR
  409. .weak SPI__STC_ISR
  410. .weak USART__RX_ISR
  411. .weak USART__UDRE_ISR
  412. .weak USART__TX_ISR
  413. .weak ADC_ISR
  414. .weak EE_READY_ISR
  415. .weak ANALOG_COMP_ISR
  416. .weak TWI_ISR
  417. .weak SPM_Ready_ISR
  418. .set INT0_ISR, Default_IRQ_handler
  419. .set INT1_ISR, Default_IRQ_handler
  420. .set PCINT0_ISR, Default_IRQ_handler
  421. .set PCINT1_ISR, Default_IRQ_handler
  422. .set PCINT2_ISR, Default_IRQ_handler
  423. .set WDT_ISR, Default_IRQ_handler
  424. .set TIMER2_COMPA_ISR, Default_IRQ_handler
  425. .set TIMER2_COMPB_ISR, Default_IRQ_handler
  426. .set TIMER2_OVF_ISR, Default_IRQ_handler
  427. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  428. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  429. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  430. .set TIMER1_OVF_ISR, Default_IRQ_handler
  431. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  432. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  433. .set TIMER0_OVF_ISR, Default_IRQ_handler
  434. .set SPI__STC_ISR, Default_IRQ_handler
  435. .set USART__RX_ISR, Default_IRQ_handler
  436. .set USART__UDRE_ISR, Default_IRQ_handler
  437. .set USART__TX_ISR, Default_IRQ_handler
  438. .set ADC_ISR, Default_IRQ_handler
  439. .set EE_READY_ISR, Default_IRQ_handler
  440. .set ANALOG_COMP_ISR, Default_IRQ_handler
  441. .set TWI_ISR, Default_IRQ_handler
  442. .set SPM_Ready_ISR, Default_IRQ_handler
  443. end;
  444. end.