atmega48pb.pp 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572
  1. unit ATmega48PB;
  2. {$goto on}
  3. interface
  4. var
  5. PINB: byte absolute $23; // Port B Input Pins
  6. DDRB: byte absolute $24; // Port B Data Direction Register
  7. PORTB: byte absolute $25; // Port B Data Register
  8. PINC: byte absolute $26; // Port C Input Pins
  9. DDRC: byte absolute $27; // Port C Data Direction Register
  10. PORTC: byte absolute $28; // Port C Data Register
  11. PIND: byte absolute $29; // Port D Input Pins
  12. DDRD: byte absolute $2A; // Port D Data Direction Register
  13. PORTD: byte absolute $2B; // Port D Data Register
  14. PINE: byte absolute $2C; // Port E Input Pins
  15. DDRE: byte absolute $2D; // Port E Data Direction Register
  16. PORTE: byte absolute $2E; // Port E Data Register
  17. TIFR0: byte absolute $35; // Timer/Counter0 Interrupt Flag register
  18. TIFR1: byte absolute $36; // Timer/Counter Interrupt Flag register
  19. TIFR2: byte absolute $37; // Timer/Counter Interrupt Flag Register
  20. PCIFR: byte absolute $3B; // Pin Change Interrupt Flag Register
  21. EIFR: byte absolute $3C; // External Interrupt Flag Register
  22. EIMSK: byte absolute $3D; // External Interrupt Mask Register
  23. GPIOR0: byte absolute $3E; // General Purpose I/O Register 0
  24. EECR: byte absolute $3F; // EEPROM Control Register
  25. EEDR: byte absolute $40; // EEPROM Data Register
  26. EEARL: byte absolute $41; // EEPROM Address Register Low Byte
  27. GTCCR: byte absolute $43; // General Timer/Counter Control Register
  28. TCCR0A: byte absolute $44; // Timer/Counter Control Register A
  29. TCCR0B: byte absolute $45; // Timer/Counter Control Register B
  30. TCNT0: byte absolute $46; // Timer/Counter0
  31. OCR0A: byte absolute $47; // Timer/Counter0 Output Compare Register
  32. OCR0B: byte absolute $48; // Timer/Counter0 Output Compare Register
  33. GPIOR1: byte absolute $4A; // General Purpose I/O Register 1
  34. GPIOR2: byte absolute $4B; // General Purpose I/O Register 2
  35. SPCR: byte absolute $4C; // SPI Control Register
  36. SPSR: byte absolute $4D; // SPI Status Register
  37. SPDR: byte absolute $4E; // SPI Data Register
  38. ACSRB: byte absolute $4F; // Analog Comparator Status Register B
  39. ACSR: byte absolute $50; // Analog Comparator Control And Status Register
  40. SMCR: byte absolute $53; // Sleep Mode Control Register
  41. MCUSR: byte absolute $54; // MCU Status Register
  42. MCUCR: byte absolute $55; // MCU Control Register
  43. SPMCSR: byte absolute $57; // Store Program Memory Control and Status Register
  44. SP: word absolute $5D; // Stack Pointer
  45. SPL: byte absolute $5D; // Stack Pointer
  46. SPH: byte absolute $5E; // Stack Pointer ;
  47. SREG: byte absolute $5F; // Status Register
  48. WDTCSR: byte absolute $60; // Watchdog Timer Control Register
  49. CLKPR: byte absolute $61; // Clock Prescale Register
  50. PRR: byte absolute $64; // Power Reduction Register
  51. OSCCAL: byte absolute $66; // Oscillator Calibration Value
  52. PCICR: byte absolute $68; // Pin Change Interrupt Control Register
  53. EICRA: byte absolute $69; // External Interrupt Control Register
  54. PCMSK0: byte absolute $6B; // Pin Change Mask Register 0
  55. PCMSK1: byte absolute $6C; // Pin Change Mask Register 1
  56. PCMSK2: byte absolute $6D; // Pin Change Mask Register 2
  57. TIMSK0: byte absolute $6E; // Timer/Counter0 Interrupt Mask Register
  58. TIMSK1: byte absolute $6F; // Timer/Counter Interrupt Mask Register
  59. TIMSK2: byte absolute $70; // Timer/Counter Interrupt Mask register
  60. ADC: word absolute $78; // ADC Data Register Bytes
  61. ADCL: byte absolute $78; // ADC Data Register Bytes
  62. ADCH: byte absolute $79; // ADC Data Register Bytes;
  63. ADCSRA: byte absolute $7A; // The ADC Control and Status register A
  64. ADCSRB: byte absolute $7B; // The ADC Control and Status register B
  65. ADMUX: byte absolute $7C; // The ADC multiplexer Selection Register
  66. DIDR0: byte absolute $7E; // Digital Input Disable Register
  67. DIDR1: byte absolute $7F; // Digital Input Disable Register 1
  68. TCCR1A: byte absolute $80; // Timer/Counter1 Control Register A
  69. TCCR1B: byte absolute $81; // Timer/Counter1 Control Register B
  70. TCCR1C: byte absolute $82; // Timer/Counter1 Control Register C
  71. TCNT1: word absolute $84; // Timer/Counter1 Bytes
  72. TCNT1L: byte absolute $84; // Timer/Counter1 Bytes
  73. TCNT1H: byte absolute $85; // Timer/Counter1 Bytes;
  74. ICR1: word absolute $86; // Timer/Counter1 Input Capture Register Bytes
  75. ICR1L: byte absolute $86; // Timer/Counter1 Input Capture Register Bytes
  76. ICR1H: byte absolute $87; // Timer/Counter1 Input Capture Register Bytes;
  77. OCR1A: word absolute $88; // Timer/Counter1 Output Compare Register Bytes
  78. OCR1AL: byte absolute $88; // Timer/Counter1 Output Compare Register Bytes
  79. OCR1AH: byte absolute $89; // Timer/Counter1 Output Compare Register Bytes;
  80. OCR1B: word absolute $8A; // Timer/Counter1 Output Compare Register Bytes
  81. OCR1BL: byte absolute $8A; // Timer/Counter1 Output Compare Register Bytes
  82. OCR1BH: byte absolute $8B; // Timer/Counter1 Output Compare Register Bytes;
  83. TCCR2A: byte absolute $B0; // Timer/Counter2 Control Register A
  84. TCCR2B: byte absolute $B1; // Timer/Counter2 Control Register B
  85. TCNT2: byte absolute $B2; // Timer/Counter2
  86. OCR2A: byte absolute $B3; // Timer/Counter2 Output Compare Register A
  87. OCR2B: byte absolute $B4; // Timer/Counter2 Output Compare Register B
  88. ASSR: byte absolute $B6; // Asynchronous Status Register
  89. TWBR: byte absolute $B8; // TWI Bit Rate register
  90. TWSR: byte absolute $B9; // TWI Status Register
  91. TWAR: byte absolute $BA; // TWI (Slave) Address register
  92. TWDR: byte absolute $BB; // TWI Data register
  93. TWCR: byte absolute $BC; // TWI Control Register
  94. TWAMR: byte absolute $BD; // TWI (Slave) Address Mask Register
  95. UCSR0A: byte absolute $C0; // USART Control and Status Register A
  96. UCSR0B: byte absolute $C1; // USART Control and Status Register B
  97. UCSR0C: byte absolute $C2; // USART Control and Status Register C
  98. UCSR0D: byte absolute $C3; // USART Control and Status Register D
  99. UBRR0: word absolute $C4; // USART Baud Rate Register Bytes
  100. UBRR0L: byte absolute $C4; // USART Baud Rate Register Bytes
  101. UBRR0H: byte absolute $C5; // USART Baud Rate Register Bytes;
  102. UDR0: byte absolute $C6; // USART I/O Data Register
  103. DEVID0: byte absolute $F0;
  104. DEVID1: byte absolute $F1;
  105. DEVID2: byte absolute $F2;
  106. DEVID3: byte absolute $F3;
  107. DEVID4: byte absolute $F4;
  108. DEVID5: byte absolute $F5;
  109. DEVID6: byte absolute $F6;
  110. DEVID7: byte absolute $F7;
  111. DEVID8: byte absolute $F8;
  112. const
  113. // Port B Data Register
  114. PB0 = $00;
  115. PB1 = $01;
  116. PB2 = $02;
  117. PB3 = $03;
  118. PB4 = $04;
  119. PB5 = $05;
  120. PB6 = $06;
  121. PB7 = $07;
  122. // Port C Data Register
  123. PC0 = $00;
  124. PC1 = $01;
  125. PC2 = $02;
  126. PC3 = $03;
  127. PC4 = $04;
  128. PC5 = $05;
  129. PC6 = $06;
  130. // Port D Data Register
  131. PD0 = $00;
  132. PD1 = $01;
  133. PD2 = $02;
  134. PD3 = $03;
  135. PD4 = $04;
  136. PD5 = $05;
  137. PD6 = $06;
  138. PD7 = $07;
  139. // Port E Data Register
  140. PE0 = $00;
  141. PE1 = $01;
  142. PE2 = $02;
  143. PE3 = $03;
  144. // Timer/Counter0 Interrupt Flag register
  145. TOV0 = $00;
  146. OCF0A = $01;
  147. OCF0B = $02;
  148. // Timer/Counter Interrupt Flag register
  149. TOV1 = $00;
  150. OCF1A = $01;
  151. OCF1B = $02;
  152. ICF1 = $05;
  153. // Timer/Counter Interrupt Flag Register
  154. TOV2 = $00;
  155. OCF2A = $01;
  156. OCF2B = $02;
  157. // Pin Change Interrupt Flag Register
  158. PCIF0 = $00; // Pin Change Interrupt Flags
  159. PCIF1 = $01; // Pin Change Interrupt Flags
  160. PCIF2 = $02; // Pin Change Interrupt Flags
  161. // External Interrupt Flag Register
  162. INTF0 = $00; // External Interrupt Flags
  163. INTF1 = $01; // External Interrupt Flags
  164. // External Interrupt Mask Register
  165. INT0 = $00; // External Interrupt Request 1 Enable
  166. INT1 = $01; // External Interrupt Request 1 Enable
  167. // EEPROM Control Register
  168. EERE = $00;
  169. EEPE = $01;
  170. EEMPE = $02;
  171. EERIE = $03;
  172. EEPM0 = $04; // EEPROM Programming Mode Bits
  173. EEPM1 = $05; // EEPROM Programming Mode Bits
  174. // General Timer/Counter Control Register
  175. PSRSYNC = $00;
  176. PSRASY = $01;
  177. TSM = $07;
  178. // Timer/Counter Control Register A
  179. WGM00 = $00; // Waveform Generation Mode
  180. WGM01 = $01; // Waveform Generation Mode
  181. COM0B0 = $04; // Compare Output Mode, Fast PWm
  182. COM0B1 = $05; // Compare Output Mode, Fast PWm
  183. COM0A0 = $06; // Compare Output Mode, Phase Correct PWM Mode
  184. COM0A1 = $07; // Compare Output Mode, Phase Correct PWM Mode
  185. // Timer/Counter Control Register B
  186. CS00 = $00; // Clock Select
  187. CS01 = $01; // Clock Select
  188. CS02 = $02; // Clock Select
  189. WGM02 = $03;
  190. FOC0B = $06;
  191. FOC0A = $07;
  192. // SPI Control Register
  193. SPR0 = $00; // SPI Clock Rate Selects
  194. SPR1 = $01; // SPI Clock Rate Selects
  195. CPHA = $02;
  196. CPOL = $03;
  197. MSTR = $04;
  198. DORD = $05;
  199. SPE = $06;
  200. SPIE = $07;
  201. // SPI Status Register
  202. SPI2X = $00;
  203. WCOL = $06;
  204. SPIF = $07;
  205. // Analog Comparator Status Register B
  206. ACOE = $00;
  207. // Analog Comparator Control And Status Register
  208. ACIS0 = $00; // Analog Comparator Interrupt Mode Select bits
  209. ACIS1 = $01; // Analog Comparator Interrupt Mode Select bits
  210. ACIC = $02;
  211. ACIE = $03;
  212. ACI = $04;
  213. ACO = $05;
  214. ACBG = $06;
  215. ACD = $07;
  216. // Sleep Mode Control Register
  217. SE = $00;
  218. SM0 = $01; // Sleep Mode Select Bits
  219. SM1 = $02; // Sleep Mode Select Bits
  220. SM2 = $03; // Sleep Mode Select Bits
  221. // MCU Status Register
  222. PORF = $00;
  223. EXTRF = $01;
  224. BORF = $02;
  225. WDRF = $03;
  226. // MCU Control Register
  227. PUD = $04;
  228. BODSE = $05;
  229. BODS = $06;
  230. // Store Program Memory Control and Status Register
  231. SELFPRGEN = $00;
  232. PGERS = $01;
  233. PGWRT = $02;
  234. BLBSET = $03;
  235. RWWSRE = $04;
  236. RWWSB = $06;
  237. SPMIE = $07;
  238. // Status Register
  239. C = $00;
  240. Z = $01;
  241. N = $02;
  242. V = $03;
  243. S = $04;
  244. H = $05;
  245. T = $06;
  246. I = $07;
  247. // Watchdog Timer Control Register
  248. WDE = $03;
  249. WDCE = $04;
  250. WDP0 = $00; // Watchdog Timer Prescaler Bits
  251. WDP1 = $01; // Watchdog Timer Prescaler Bits
  252. WDP2 = $02; // Watchdog Timer Prescaler Bits
  253. WDP3 = $05; // Watchdog Timer Prescaler Bits
  254. WDIE = $06;
  255. WDIF = $07;
  256. // Clock Prescale Register
  257. CLKPS0 = $00; // Clock Prescaler Select Bits
  258. CLKPS1 = $01; // Clock Prescaler Select Bits
  259. CLKPS2 = $02; // Clock Prescaler Select Bits
  260. CLKPS3 = $03; // Clock Prescaler Select Bits
  261. CLKPCE = $07;
  262. // Power Reduction Register
  263. PRADC = $00;
  264. PRUSART0 = $01;
  265. PRSPI = $02;
  266. PRTIM1 = $03;
  267. PRTIM0 = $05;
  268. PRTIM2 = $06;
  269. PRTWI = $07;
  270. // Oscillator Calibration Value
  271. OSCCAL0 = $00; // Oscillator Calibration
  272. OSCCAL1 = $01; // Oscillator Calibration
  273. OSCCAL2 = $02; // Oscillator Calibration
  274. OSCCAL3 = $03; // Oscillator Calibration
  275. OSCCAL4 = $04; // Oscillator Calibration
  276. OSCCAL5 = $05; // Oscillator Calibration
  277. OSCCAL6 = $06; // Oscillator Calibration
  278. OSCCAL7 = $07; // Oscillator Calibration
  279. // Pin Change Interrupt Control Register
  280. PCIE0 = $00; // Pin Change Interrupt Enables
  281. PCIE1 = $01; // Pin Change Interrupt Enables
  282. PCIE2 = $02; // Pin Change Interrupt Enables
  283. // External Interrupt Control Register
  284. ISC00 = $00; // External Interrupt Sense Control 0 Bits
  285. ISC01 = $01; // External Interrupt Sense Control 0 Bits
  286. ISC10 = $02; // External Interrupt Sense Control 1 Bits
  287. ISC11 = $03; // External Interrupt Sense Control 1 Bits
  288. // Pin Change Mask Register 2
  289. PCINT16 = $00; // Pin Change Enable Masks
  290. PCINT17 = $01; // Pin Change Enable Masks
  291. PCINT18 = $02; // Pin Change Enable Masks
  292. PCINT19 = $03; // Pin Change Enable Masks
  293. PCINT20 = $04; // Pin Change Enable Masks
  294. PCINT21 = $05; // Pin Change Enable Masks
  295. PCINT22 = $06; // Pin Change Enable Masks
  296. PCINT23 = $07; // Pin Change Enable Masks
  297. // Timer/Counter0 Interrupt Mask Register
  298. TOIE0 = $00;
  299. OCIE0A = $01;
  300. OCIE0B = $02;
  301. // Timer/Counter Interrupt Mask Register
  302. TOIE1 = $00;
  303. OCIE1A = $01;
  304. OCIE1B = $02;
  305. ICIE1 = $05;
  306. // Timer/Counter Interrupt Mask register
  307. TOIE2 = $00;
  308. OCIE2A = $01;
  309. OCIE2B = $02;
  310. // The ADC Control and Status register A
  311. ADPS0 = $00; // ADC Prescaler Select Bits
  312. ADPS1 = $01; // ADC Prescaler Select Bits
  313. ADPS2 = $02; // ADC Prescaler Select Bits
  314. ADIE = $03;
  315. ADIF = $04;
  316. ADATE = $05;
  317. ADSC = $06;
  318. ADEN = $07;
  319. // The ADC Control and Status register B
  320. ADTS0 = $00; // ADC Auto Trigger Source bits
  321. ADTS1 = $01; // ADC Auto Trigger Source bits
  322. ADTS2 = $02; // ADC Auto Trigger Source bits
  323. ACME = $06;
  324. // The ADC multiplexer Selection Register
  325. MUX0 = $00; // Analog Channel Selection Bits
  326. MUX1 = $01; // Analog Channel Selection Bits
  327. MUX2 = $02; // Analog Channel Selection Bits
  328. MUX3 = $03; // Analog Channel Selection Bits
  329. ADLAR = $05;
  330. REFS0 = $06; // Reference Selection Bits
  331. REFS1 = $07; // Reference Selection Bits
  332. // Digital Input Disable Register
  333. ADC0D = $00;
  334. ADC1D = $01;
  335. ADC2D = $02;
  336. ADC3D = $03;
  337. ADC4D = $04;
  338. ADC5D = $05;
  339. // Digital Input Disable Register 1
  340. AIN0D = $00;
  341. AIN1D = $01;
  342. // Timer/Counter1 Control Register A
  343. WGM10 = $00; // Waveform Generation Mode
  344. WGM11 = $01; // Waveform Generation Mode
  345. COM1B0 = $04; // Compare Output Mode 1B, bits
  346. COM1B1 = $05; // Compare Output Mode 1B, bits
  347. COM1A0 = $06; // Compare Output Mode 1A, bits
  348. COM1A1 = $07; // Compare Output Mode 1A, bits
  349. // Timer/Counter1 Control Register B
  350. CS10 = $00; // Prescaler source of Timer/Counter 1
  351. CS11 = $01; // Prescaler source of Timer/Counter 1
  352. CS12 = $02; // Prescaler source of Timer/Counter 1
  353. ICES1 = $06;
  354. ICNC1 = $07;
  355. // Timer/Counter1 Control Register C
  356. FOC1B = $06;
  357. FOC1A = $07;
  358. // Timer/Counter2 Control Register A
  359. WGM20 = $00; // Waveform Genration Mode
  360. WGM21 = $01; // Waveform Genration Mode
  361. COM2B0 = $04; // Compare Output Mode bits
  362. COM2B1 = $05; // Compare Output Mode bits
  363. COM2A0 = $06; // Compare Output Mode bits
  364. COM2A1 = $07; // Compare Output Mode bits
  365. // Timer/Counter2 Control Register B
  366. CS20 = $00; // Clock Select bits
  367. CS21 = $01; // Clock Select bits
  368. CS22 = $02; // Clock Select bits
  369. WGM22 = $03;
  370. FOC2B = $06;
  371. FOC2A = $07;
  372. // Asynchronous Status Register
  373. TCR2BUB = $00;
  374. TCR2AUB = $01;
  375. OCR2BUB = $02;
  376. OCR2AUB = $03;
  377. TCN2UB = $04;
  378. AS2 = $05;
  379. EXCLK = $06;
  380. // TWI Status Register
  381. TWPS0 = $00; // TWI Prescaler
  382. TWPS1 = $01; // TWI Prescaler
  383. TWS3 = $03; // TWI Status
  384. TWS4 = $04; // TWI Status
  385. TWS5 = $05; // TWI Status
  386. TWS6 = $06; // TWI Status
  387. TWS7 = $07; // TWI Status
  388. // TWI (Slave) Address register
  389. TWGCE = $00;
  390. TWA0 = $01; // TWI (Slave) Address register Bits
  391. TWA1 = $02; // TWI (Slave) Address register Bits
  392. TWA2 = $03; // TWI (Slave) Address register Bits
  393. TWA3 = $04; // TWI (Slave) Address register Bits
  394. TWA4 = $05; // TWI (Slave) Address register Bits
  395. TWA5 = $06; // TWI (Slave) Address register Bits
  396. TWA6 = $07; // TWI (Slave) Address register Bits
  397. // TWI Control Register
  398. TWIE = $00;
  399. TWEN = $02;
  400. TWWC = $03;
  401. TWSTO = $04;
  402. TWSTA = $05;
  403. TWEA = $06;
  404. TWINT = $07;
  405. // TWI (Slave) Address Mask Register
  406. TWAM0 = $01;
  407. TWAM1 = $02;
  408. TWAM2 = $03;
  409. TWAM3 = $04;
  410. TWAM4 = $05;
  411. TWAM5 = $06;
  412. TWAM6 = $07;
  413. // USART Control and Status Register A
  414. MPCM0 = $00;
  415. U2X0 = $01;
  416. UPE0 = $02;
  417. DOR0 = $03;
  418. FE0 = $04;
  419. UDRE0 = $05;
  420. TXC0 = $06;
  421. RXC0 = $07;
  422. // USART Control and Status Register B
  423. TXB80 = $00;
  424. RXB80 = $01;
  425. UCSZ02 = $02;
  426. TXEN0 = $03;
  427. RXEN0 = $04;
  428. UDRIE0 = $05;
  429. TXCIE0 = $06;
  430. RXCIE0 = $07;
  431. // USART Control and Status Register C
  432. UCPOL0 = $00;
  433. UCSZ00 = $01; // Character Size - together with UCSZ2 in UCSR0B
  434. UCSZ01 = $02; // Character Size - together with UCSZ2 in UCSR0B
  435. USBS0 = $03;
  436. UPM00 = $04; // Parity Mode Bits
  437. UPM01 = $05; // Parity Mode Bits
  438. UMSEL00 = $06; // USART Mode Select
  439. UMSEL01 = $07; // USART Mode Select
  440. // USART Control and Status Register D
  441. SFDE = $05;
  442. RXS = $06;
  443. RXSIE = $07;
  444. implementation
  445. {$define RELBRANCHES}
  446. {$i avrcommon.inc}
  447. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  448. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  449. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 3 Pin Change Interrupt Request 0
  450. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 4 Pin Change Interrupt Request 0
  451. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 5 Pin Change Interrupt Request 1
  452. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 6 Watchdog Time-out Interrupt
  453. procedure TIMER2_COMPA_ISR; external name 'TIMER2_COMPA_ISR'; // Interrupt 7 Timer/Counter2 Compare Match A
  454. procedure TIMER2_COMPB_ISR; external name 'TIMER2_COMPB_ISR'; // Interrupt 8 Timer/Counter2 Compare Match A
  455. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 9 Timer/Counter2 Overflow
  456. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 10 Timer/Counter1 Capture Event
  457. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 11 Timer/Counter1 Compare Match A
  458. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 12 Timer/Counter1 Compare Match B
  459. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 13 Timer/Counter1 Overflow
  460. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 14 TimerCounter0 Compare Match A
  461. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 15 TimerCounter0 Compare Match B
  462. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 16 Timer/Couner0 Overflow
  463. procedure SPI_STC_ISR; external name 'SPI_STC_ISR'; // Interrupt 17 SPI Serial Transfer Complete
  464. procedure USART_RX_ISR; external name 'USART_RX_ISR'; // Interrupt 18 USART Rx Complete
  465. procedure USART_UDRE_ISR; external name 'USART_UDRE_ISR'; // Interrupt 19 USART, Data Register Empty
  466. procedure USART_TX_ISR; external name 'USART_TX_ISR'; // Interrupt 20 USART Tx Complete
  467. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 21 ADC Conversion Complete
  468. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 22 EEPROM Ready
  469. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 23 Analog Comparator
  470. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 24 Two-wire Serial Interface
  471. procedure SPM_Ready_ISR; external name 'SPM_Ready_ISR'; // Interrupt 25 Store Program Memory Read
  472. procedure USART_START_ISR; external name 'USART_START_ISR'; // Interrupt 26 USART Start Edge Interrupt
  473. procedure _FPC_start; assembler; nostackframe;
  474. label
  475. _start;
  476. asm
  477. .init
  478. .globl _start
  479. rjmp _start
  480. rjmp INT0_ISR
  481. rjmp INT1_ISR
  482. rjmp PCINT0_ISR
  483. rjmp PCINT1_ISR
  484. rjmp PCINT2_ISR
  485. rjmp WDT_ISR
  486. rjmp TIMER2_COMPA_ISR
  487. rjmp TIMER2_COMPB_ISR
  488. rjmp TIMER2_OVF_ISR
  489. rjmp TIMER1_CAPT_ISR
  490. rjmp TIMER1_COMPA_ISR
  491. rjmp TIMER1_COMPB_ISR
  492. rjmp TIMER1_OVF_ISR
  493. rjmp TIMER0_COMPA_ISR
  494. rjmp TIMER0_COMPB_ISR
  495. rjmp TIMER0_OVF_ISR
  496. rjmp SPI_STC_ISR
  497. rjmp USART_RX_ISR
  498. rjmp USART_UDRE_ISR
  499. rjmp USART_TX_ISR
  500. rjmp ADC_ISR
  501. rjmp EE_READY_ISR
  502. rjmp ANALOG_COMP_ISR
  503. rjmp TWI_ISR
  504. rjmp SPM_Ready_ISR
  505. rjmp USART_START_ISR
  506. {$i start.inc}
  507. .weak INT0_ISR
  508. .weak INT1_ISR
  509. .weak PCINT0_ISR
  510. .weak PCINT1_ISR
  511. .weak PCINT2_ISR
  512. .weak WDT_ISR
  513. .weak TIMER2_COMPA_ISR
  514. .weak TIMER2_COMPB_ISR
  515. .weak TIMER2_OVF_ISR
  516. .weak TIMER1_CAPT_ISR
  517. .weak TIMER1_COMPA_ISR
  518. .weak TIMER1_COMPB_ISR
  519. .weak TIMER1_OVF_ISR
  520. .weak TIMER0_COMPA_ISR
  521. .weak TIMER0_COMPB_ISR
  522. .weak TIMER0_OVF_ISR
  523. .weak SPI_STC_ISR
  524. .weak USART_RX_ISR
  525. .weak USART_UDRE_ISR
  526. .weak USART_TX_ISR
  527. .weak ADC_ISR
  528. .weak EE_READY_ISR
  529. .weak ANALOG_COMP_ISR
  530. .weak TWI_ISR
  531. .weak SPM_Ready_ISR
  532. .weak USART_START_ISR
  533. .set INT0_ISR, Default_IRQ_handler
  534. .set INT1_ISR, Default_IRQ_handler
  535. .set PCINT0_ISR, Default_IRQ_handler
  536. .set PCINT1_ISR, Default_IRQ_handler
  537. .set PCINT2_ISR, Default_IRQ_handler
  538. .set WDT_ISR, Default_IRQ_handler
  539. .set TIMER2_COMPA_ISR, Default_IRQ_handler
  540. .set TIMER2_COMPB_ISR, Default_IRQ_handler
  541. .set TIMER2_OVF_ISR, Default_IRQ_handler
  542. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  543. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  544. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  545. .set TIMER1_OVF_ISR, Default_IRQ_handler
  546. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  547. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  548. .set TIMER0_OVF_ISR, Default_IRQ_handler
  549. .set SPI_STC_ISR, Default_IRQ_handler
  550. .set USART_RX_ISR, Default_IRQ_handler
  551. .set USART_UDRE_ISR, Default_IRQ_handler
  552. .set USART_TX_ISR, Default_IRQ_handler
  553. .set ADC_ISR, Default_IRQ_handler
  554. .set EE_READY_ISR, Default_IRQ_handler
  555. .set ANALOG_COMP_ISR, Default_IRQ_handler
  556. .set TWI_ISR, Default_IRQ_handler
  557. .set SPM_Ready_ISR, Default_IRQ_handler
  558. .set USART_START_ISR, Default_IRQ_handler
  559. end;
  560. end.