atmega64.pp 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560
  1. unit ATmega64;
  2. {$goto on}
  3. interface
  4. var
  5. // ANALOG_COMPARATOR
  6. SFIOR : byte absolute $00+$40; // Special Function IO Register
  7. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  8. // AD_CONVERTER
  9. ADMUX : byte absolute $00+$27; // The ADC multiplexer Selection Register
  10. ADC : word absolute $00+$24; // ADC Data Register Bytes
  11. ADCL : byte absolute $00+$24; // ADC Data Register Bytes
  12. ADCH : byte absolute $00+$24+1; // ADC Data Register Bytes
  13. ADCSRA : byte absolute $00+$26; // The ADC Control and Status register A
  14. ADCSRB : byte absolute $00+$8E; // The ADC Control and Status register B
  15. // SPI
  16. SPDR : byte absolute $00+$2F; // SPI Data Register
  17. SPSR : byte absolute $00+$2E; // SPI Status Register
  18. SPCR : byte absolute $00+$2D; // SPI Control Register
  19. // TWI
  20. TWBR : byte absolute $00+$70; // TWI Bit Rate register
  21. TWCR : byte absolute $00+$74; // TWI Control Register
  22. TWSR : byte absolute $00+$71; // TWI Status Register
  23. TWDR : byte absolute $00+$73; // TWI Data register
  24. TWAR : byte absolute $00+$72; // TWI (Slave) Address register
  25. // USART0
  26. UDR0 : byte absolute $00+$2C; // USART I/O Data Register
  27. UCSR0A : byte absolute $00+$2B; // USART Control and Status Register A
  28. UCSR0B : byte absolute $00+$2A; // USART Control and Status Register B
  29. UCSR0C : byte absolute $00+$95; // USART Control and Status Register C
  30. UBRR0H : byte absolute $00+$90; // USART Baud Rate Register Hight Byte
  31. UBRR0L : byte absolute $00+$29; // USART Baud Rate Register Low Byte
  32. // USART1
  33. UDR1 : byte absolute $00+$9C; // USART I/O Data Register
  34. UCSR1A : byte absolute $00+$9B; // USART Control and Status Register A
  35. UCSR1B : byte absolute $00+$9A; // USART Control and Status Register B
  36. UCSR1C : byte absolute $00+$9D; // USART Control and Status Register C
  37. UBRR1H : byte absolute $00+$98; // USART Baud Rate Register Hight Byte
  38. UBRR1L : byte absolute $00+$99; // USART Baud Rate Register Low Byte
  39. // CPU
  40. SREG : byte absolute $00+$5F; // Status Register
  41. SP : word absolute $00+$5D; // Stack Pointer
  42. SPL : byte absolute $00+$5D; // Stack Pointer
  43. SPH : byte absolute $00+$5D+1; // Stack Pointer
  44. MCUCR : byte absolute $00+$55; // MCU Control Register
  45. MCUCSR : byte absolute $00+$54; // MCU Control And Status Register
  46. XMCRA : byte absolute $00+$6D; // External Memory Control Register A
  47. XMCRB : byte absolute $00+$6C; // External Memory Control Register B
  48. OSCCAL : byte absolute $00+$6F; // Oscillator Calibration Value
  49. XDIV : byte absolute $00+$5C; // XTAL Divide Control Register
  50. // BOOT_LOAD
  51. SPMCSR : byte absolute $00+$68; // Store Program Memory Control Register
  52. // JTAG
  53. OCDR : byte absolute $00+$42; // On-Chip Debug Related Register in I/O Memory
  54. // MISC
  55. // EXTERNAL_INTERRUPT
  56. EICRA : byte absolute $00+$6A; // External Interrupt Control Register A
  57. EICRB : byte absolute $00+$5A; // External Interrupt Control Register B
  58. EIMSK : byte absolute $00+$59; // External Interrupt Mask Register
  59. EIFR : byte absolute $00+$58; // External Interrupt Flag Register
  60. // EEPROM
  61. EEAR : word absolute $00+$3E; // EEPROM Read/Write Access Bytes
  62. EEARL : byte absolute $00+$3E; // EEPROM Read/Write Access Bytes
  63. EEARH : byte absolute $00+$3E+1; // EEPROM Read/Write Access Bytes
  64. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  65. EECR : byte absolute $00+$3C; // EEPROM Control Register
  66. // PORTA
  67. PORTA : byte absolute $00+$3B; // Port A Data Register
  68. DDRA : byte absolute $00+$3A; // Port A Data Direction Register
  69. PINA : byte absolute $00+$39; // Port A Input Pins
  70. // PORTB
  71. PORTB : byte absolute $00+$38; // Port B Data Register
  72. DDRB : byte absolute $00+$37; // Port B Data Direction Register
  73. PINB : byte absolute $00+$36; // Port B Input Pins
  74. // PORTC
  75. PORTC : byte absolute $00+$35; // Port C Data Register
  76. DDRC : byte absolute $00+$34; // Port C Data Direction Register
  77. PINC : byte absolute $00+$33; // Port C Input Pins
  78. // PORTD
  79. PORTD : byte absolute $00+$32; // Port D Data Register
  80. DDRD : byte absolute $00+$31; // Port D Data Direction Register
  81. PIND : byte absolute $00+$30; // Port D Input Pins
  82. // PORTE
  83. PORTE : byte absolute $00+$23; // Data Register, Port E
  84. DDRE : byte absolute $00+$22; // Data Direction Register, Port E
  85. PINE : byte absolute $00+$21; // Input Pins, Port E
  86. // PORTF
  87. PORTF : byte absolute $00+$62; // Data Register, Port F
  88. DDRF : byte absolute $00+$61; // Data Direction Register, Port F
  89. PINF : byte absolute $00+$20; // Input Pins, Port F
  90. // PORTG
  91. PORTG : byte absolute $00+$65; // Data Register, Port G
  92. DDRG : byte absolute $00+$64; // Data Direction Register, Port G
  93. PING : byte absolute $00+$63; // Input Pins, Port G
  94. // TIMER_COUNTER_0
  95. TCCR0 : byte absolute $00+$53; // Timer/Counter Control Register
  96. TCNT0 : byte absolute $00+$52; // Timer/Counter Register
  97. OCR0 : byte absolute $00+$51; // Output Compare Register
  98. ASSR : byte absolute $00+$50; // Asynchronus Status Register
  99. TIMSK : byte absolute $00+$57; // Timer/Counter Interrupt Mask Register
  100. TIFR : byte absolute $00+$56; // Timer/Counter Interrupt Flag register
  101. // TIMER_COUNTER_1
  102. ETIMSK : byte absolute $00+$7D; // Extended Timer/Counter Interrupt Mask Register
  103. ETIFR : byte absolute $00+$7C; // Extended Timer/Counter Interrupt Flag register
  104. TCCR1A : byte absolute $00+$4F; // Timer/Counter1 Control Register A
  105. TCCR1B : byte absolute $00+$4E; // Timer/Counter1 Control Register B
  106. TCCR1C : byte absolute $00+$7A; // Timer/Counter1 Control Register C
  107. TCNT1 : word absolute $00+$4C; // Timer/Counter1 Bytes
  108. TCNT1L : byte absolute $00+$4C; // Timer/Counter1 Bytes
  109. TCNT1H : byte absolute $00+$4C+1; // Timer/Counter1 Bytes
  110. OCR1A : word absolute $00+$4A; // Timer/Counter1 Output Compare Register Bytes
  111. OCR1AL : byte absolute $00+$4A; // Timer/Counter1 Output Compare Register Bytes
  112. OCR1AH : byte absolute $00+$4A+1; // Timer/Counter1 Output Compare Register Bytes
  113. OCR1B : word absolute $00+$48; // Timer/Counter1 Output Compare Register Bytes
  114. OCR1BL : byte absolute $00+$48; // Timer/Counter1 Output Compare Register Bytes
  115. OCR1BH : byte absolute $00+$48+1; // Timer/Counter1 Output Compare Register Bytes
  116. OCR1C : word absolute $00+$78; // Timer/Counter1 Output Compare Register Bytes
  117. OCR1CL : byte absolute $00+$78; // Timer/Counter1 Output Compare Register Bytes
  118. OCR1CH : byte absolute $00+$78+1; // Timer/Counter1 Output Compare Register Bytes
  119. ICR1 : word absolute $00+$46; // Timer/Counter1 Input Capture Register Bytes
  120. ICR1L : byte absolute $00+$46; // Timer/Counter1 Input Capture Register Bytes
  121. ICR1H : byte absolute $00+$46+1; // Timer/Counter1 Input Capture Register Bytes
  122. // TIMER_COUNTER_2
  123. TCCR2 : byte absolute $00+$45; // Timer/Counter Control Register
  124. TCNT2 : byte absolute $00+$44; // Timer/Counter Register
  125. OCR2 : byte absolute $00+$43; // Output Compare Register
  126. // TIMER_COUNTER_3
  127. TCCR3A : byte absolute $00+$8B; // Timer/Counter3 Control Register A
  128. TCCR3B : byte absolute $00+$8A; // Timer/Counter3 Control Register B
  129. TCCR3C : byte absolute $00+$8C; // Timer/Counter3 Control Register C
  130. TCNT3 : word absolute $00+$88; // Timer/Counter3 Bytes
  131. TCNT3L : byte absolute $00+$88; // Timer/Counter3 Bytes
  132. TCNT3H : byte absolute $00+$88+1; // Timer/Counter3 Bytes
  133. OCR3A : word absolute $00+$86; // Timer/Counter3 Output Compare Register A Bytes
  134. OCR3AL : byte absolute $00+$86; // Timer/Counter3 Output Compare Register A Bytes
  135. OCR3AH : byte absolute $00+$86+1; // Timer/Counter3 Output Compare Register A Bytes
  136. OCR3B : word absolute $00+$84; // Timer/Counter3 Output Compare Register B Bytes
  137. OCR3BL : byte absolute $00+$84; // Timer/Counter3 Output Compare Register B Bytes
  138. OCR3BH : byte absolute $00+$84+1; // Timer/Counter3 Output Compare Register B Bytes
  139. OCR3C : word absolute $00+$82; // Timer/Counter3 Output compare Register C Bytes
  140. OCR3CL : byte absolute $00+$82; // Timer/Counter3 Output compare Register C Bytes
  141. OCR3CH : byte absolute $00+$82+1; // Timer/Counter3 Output compare Register C Bytes
  142. ICR3 : word absolute $00+$80; // Timer/Counter3 Input Capture Register Bytes
  143. ICR3L : byte absolute $00+$80; // Timer/Counter3 Input Capture Register Bytes
  144. ICR3H : byte absolute $00+$80+1; // Timer/Counter3 Input Capture Register Bytes
  145. // WATCHDOG
  146. WDTCR : byte absolute $00+$41; // Watchdog Timer Control Register
  147. const
  148. // SFIOR
  149. ACME = 3; // Analog Comparator Multiplexer Enable
  150. // ACSR
  151. ACD = 7; // Analog Comparator Disable
  152. ACBG = 6; // Analog Comparator Bandgap Select
  153. ACO = 5; // Analog Compare Output
  154. ACI = 4; // Analog Comparator Interrupt Flag
  155. ACIE = 3; // Analog Comparator Interrupt Enable
  156. ACIC = 2; // Analog Comparator Input Capture Enable
  157. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  158. // ADMUX
  159. REFS = 6; // Reference Selection Bits
  160. ADLAR = 5; // Left Adjust Result
  161. MUX = 0; // Analog Channel and Gain Selection Bits
  162. // ADCSRA
  163. ADEN = 7; // ADC Enable
  164. ADSC = 6; // ADC Start Conversion
  165. ADATE = 5; // ADC Auto Trigger Enable
  166. ADIF = 4; // ADC Interrupt Flag
  167. ADIE = 3; // ADC Interrupt Enable
  168. ADPS = 0; // ADC Prescaler Select Bits
  169. // ADCSRB
  170. ADTS = 0; // ADC Auto Trigger Source bits
  171. // SPSR
  172. SPIF = 7; // SPI Interrupt Flag
  173. WCOL = 6; // Write Collision Flag
  174. SPI2X = 0; // Double SPI Speed Bit
  175. // SPCR
  176. SPIE = 7; // SPI Interrupt Enable
  177. SPE = 6; // SPI Enable
  178. DORD = 5; // Data Order
  179. MSTR = 4; // Master/Slave Select
  180. CPOL = 3; // Clock polarity
  181. CPHA = 2; // Clock Phase
  182. SPR = 0; // SPI Clock Rate Selects
  183. // TWCR
  184. TWINT = 7; // TWI Interrupt Flag
  185. TWEA = 6; // TWI Enable Acknowledge Bit
  186. TWSTA = 5; // TWI Start Condition Bit
  187. TWSTO = 4; // TWI Stop Condition Bit
  188. TWWC = 3; // TWI Write Collition Flag
  189. TWEN = 2; // TWI Enable Bit
  190. TWIE = 0; // TWI Interrupt Enable
  191. // TWSR
  192. TWS = 3; // TWI Status
  193. TWPS = 0; // TWI Prescaler
  194. // TWAR
  195. TWA = 1; // TWI (Slave) Address register Bits
  196. TWGCE = 0; // TWI General Call Recognition Enable Bit
  197. // UCSR0A
  198. RXC0 = 7; // USART Receive Complete
  199. TXC0 = 6; // USART Transmitt Complete
  200. UDRE0 = 5; // USART Data Register Empty
  201. FE0 = 4; // Framing Error
  202. DOR0 = 3; // Data overRun
  203. UPE0 = 2; // Parity Error
  204. U2X0 = 1; // Double the USART transmission speed
  205. MPCM0 = 0; // Multi-processor Communication Mode
  206. // UCSR0B
  207. RXCIE0 = 7; // RX Complete Interrupt Enable
  208. TXCIE0 = 6; // TX Complete Interrupt Enable
  209. UDRIE0 = 5; // USART Data register Empty Interrupt Enable
  210. RXEN0 = 4; // Receiver Enable
  211. TXEN0 = 3; // Transmitter Enable
  212. UCSZ02 = 2; // Character Size
  213. RXB80 = 1; // Receive Data Bit 8
  214. TXB80 = 0; // Transmit Data Bit 8
  215. // UCSR0C
  216. UMSEL0 = 6; // USART Mode Select
  217. UPM0 = 4; // Parity Mode Bits
  218. USBS0 = 3; // Stop Bit Select
  219. UCSZ0 = 1; // Character Size
  220. UCPOL0 = 0; // Clock Polarity
  221. // UCSR1A
  222. RXC1 = 7; // USART Receive Complete
  223. TXC1 = 6; // USART Transmitt Complete
  224. UDRE1 = 5; // USART Data Register Empty
  225. FE1 = 4; // Framing Error
  226. DOR1 = 3; // Data overRun
  227. UPE1 = 2; // Parity Error
  228. U2X1 = 1; // Double the USART transmission speed
  229. MPCM1 = 0; // Multi-processor Communication Mode
  230. // UCSR1B
  231. RXCIE1 = 7; // RX Complete Interrupt Enable
  232. TXCIE1 = 6; // TX Complete Interrupt Enable
  233. UDRIE1 = 5; // USART Data register Empty Interrupt Enable
  234. RXEN1 = 4; // Receiver Enable
  235. TXEN1 = 3; // Transmitter Enable
  236. UCSZ12 = 2; // Character Size
  237. RXB81 = 1; // Receive Data Bit 8
  238. TXB81 = 0; // Transmit Data Bit 8
  239. // UCSR1C
  240. UMSEL1 = 6; // USART Mode Select
  241. UPM1 = 4; // Parity Mode Bits
  242. USBS1 = 3; // Stop Bit Select
  243. UCSZ1 = 1; // Character Size
  244. UCPOL1 = 0; // Clock Polarity
  245. // SREG
  246. I = 7; // Global Interrupt Enable
  247. T = 6; // Bit Copy Storage
  248. H = 5; // Half Carry Flag
  249. S = 4; // Sign Bit
  250. V = 3; // Two's Complement Overflow Flag
  251. N = 2; // Negative Flag
  252. Z = 1; // Zero Flag
  253. C = 0; // Carry Flag
  254. // MCUCR
  255. SRE = 7; // External SRAM Enable
  256. SRW10 = 6; // External SRAM Wait State Select
  257. SE = 5; // Sleep Enable
  258. SM = 3; // Sleep Mode Select
  259. SM2 = 2; // Sleep Mode Select
  260. IVSEL = 1; // Interrupt Vector Select
  261. IVCE = 0; // Interrupt Vector Change Enable
  262. // MCUCSR
  263. JTD = 7; // JTAG Interface Disable
  264. JTRF = 4; // JTAG Reset Flag
  265. WDRF = 3; // Watchdog Reset Flag
  266. BORF = 2; // Brown-out Reset Flag
  267. EXTRF = 1; // External Reset Flag
  268. PORF = 0; // Power-on reset flag
  269. // XMCRA
  270. SRL = 4; // Wait state page limit
  271. SRW0 = 2; // Wait state select bit lower page
  272. SRW11 = 1; // Wait state select bit upper page
  273. // XMCRB
  274. XMBK = 7; // External Memory Bus Keeper Enable
  275. XMM = 0; // External Memory High Mask
  276. // XDIV
  277. XDIVEN = 7; // XTAL Divide Enable
  278. // SPMCSR
  279. SPMIE = 7; // SPM Interrupt Enable
  280. RWWSB = 6; // Read While Write Section Busy
  281. RWWSRE = 4; // Read While Write section read enable
  282. BLBSET = 3; // Boot Lock Bit Set
  283. PGWRT = 2; // Page Write
  284. PGERS = 1; // Page Erase
  285. SPMEN = 0; // Store Program Memory Enable
  286. // OCDR
  287. // MCUCSR
  288. // SFIOR
  289. TSM = 7; // Timer/Counter Synchronization Mode
  290. PUD = 2; // Pull Up Disable
  291. PSR0 = 1; // Prescaler Reset Timer/Counter0
  292. PSR321 = 0; // Prescaler Reset Timer/Counter3, Timer/Counter2, and Timer/Counter1
  293. // EICRA
  294. ISC3 = 6; // External Interrupt Sense Control Bit
  295. ISC2 = 4; // External Interrupt Sense Control Bit
  296. ISC1 = 2; // External Interrupt Sense Control Bit
  297. ISC0 = 0; // External Interrupt Sense Control Bit
  298. // EICRB
  299. ISC7 = 6; // External Interrupt 7-4 Sense Control Bit
  300. ISC6 = 4; // External Interrupt 7-4 Sense Control Bit
  301. ISC5 = 2; // External Interrupt 7-4 Sense Control Bit
  302. ISC4 = 0; // External Interrupt 7-4 Sense Control Bit
  303. // EIMSK
  304. INT = 0; // External Interrupt Request 7 Enable
  305. // EIFR
  306. INTF = 0; // External Interrupt Flags
  307. // EECR
  308. EERIE = 3; // EEPROM Ready Interrupt Enable
  309. EEMWE = 2; // EEPROM Master Write Enable
  310. EEWE = 1; // EEPROM Write Enable
  311. EERE = 0; // EEPROM Read Enable
  312. // TCCR0
  313. FOC0 = 7; // Force Output Compare
  314. WGM00 = 6; // Waveform Generation Mode 0
  315. COM0 = 4; // Compare Match Output Modes
  316. WGM01 = 3; // Waveform Generation Mode 1
  317. CS0 = 0; // Clock Selects
  318. // ASSR
  319. AS0 = 3; // Asynchronus Timer/Counter 0
  320. TCN0UB = 2; // Timer/Counter0 Update Busy
  321. OCR0UB = 1; // Output Compare register 0 Busy
  322. TCR0UB = 0; // Timer/Counter Control Register 0 Update Busy
  323. // TIMSK
  324. OCIE0 = 1; // Timer/Counter0 Output Compare Match Interrupt register
  325. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  326. // TIFR
  327. OCF0 = 1; // Output Compare Flag 0
  328. TOV0 = 0; // Timer/Counter0 Overflow Flag
  329. // SFIOR
  330. // TIMSK
  331. TICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  332. OCIE1A = 4; // Timer/Counter1 Output CompareA Match Interrupt Enable
  333. OCIE1B = 3; // Timer/Counter1 Output CompareB Match Interrupt Enable
  334. TOIE1 = 2; // Timer/Counter1 Overflow Interrupt Enable
  335. // ETIMSK
  336. OCIE1C = 0; // Timer/Counter 1, Output Compare Match C Interrupt Enable
  337. // TIFR
  338. ICF1 = 5; // Input Capture Flag 1
  339. OCF1A = 4; // Output Compare Flag 1A
  340. OCF1B = 3; // Output Compare Flag 1B
  341. TOV1 = 2; // Timer/Counter1 Overflow Flag
  342. // ETIFR
  343. OCF1C = 0; // Timer/Counter 1, Output Compare C Match Flag
  344. // SFIOR
  345. // TCCR1A
  346. COM1A = 6; // Compare Output Mode 1A, bits
  347. COM1B = 4; // Compare Output Mode 1B, bits
  348. COM1C = 2; // Compare Output Mode 1C, bits
  349. WGM1 = 0; // Waveform Generation Mode Bits
  350. // TCCR1B
  351. ICNC1 = 7; // Input Capture 1 Noise Canceler
  352. ICES1 = 6; // Input Capture 1 Edge Select
  353. CS1 = 0; // Clock Select1 bits
  354. // TCCR1C
  355. FOC1A = 7; // Force Output Compare for channel A
  356. FOC1B = 6; // Force Output Compare for channel B
  357. FOC1C = 5; // Force Output Compare for channel C
  358. // TCCR2
  359. FOC2 = 7; // Force Output Compare
  360. WGM20 = 6; // Wafeform Generation Mode
  361. COM2 = 4; // Compare Match Output Mode
  362. WGM21 = 3; // Waveform Generation Mode
  363. CS2 = 0; // Clock Select
  364. // TIFR
  365. OCF2 = 7; // Output Compare Flag 2
  366. TOV2 = 6; // Timer/Counter2 Overflow Flag
  367. // TIMSK
  368. OCIE2 = 7; //
  369. TOIE2 = 6; //
  370. // ETIMSK
  371. TICIE3 = 5; // Timer/Counter3 Input Capture Interrupt Enable
  372. OCIE3A = 4; // Timer/Counter3 Output CompareA Match Interrupt Enable
  373. OCIE3B = 3; // Timer/Counter3 Output CompareB Match Interrupt Enable
  374. TOIE3 = 2; // Timer/Counter3 Overflow Interrupt Enable
  375. OCIE3C = 1; // Timer/Counter3, Output Compare Match Interrupt Enable
  376. // ETIFR
  377. ICF3 = 5; // Input Capture Flag 1
  378. OCF3A = 4; // Output Compare Flag 1A
  379. OCF3B = 3; // Output Compare Flag 1B
  380. TOV3 = 2; // Timer/Counter3 Overflow Flag
  381. OCF3C = 1; // Timer/Counter3 Output Compare C Match Flag
  382. // SFIOR
  383. // TCCR3A
  384. COM3A = 6; // Compare Output Mode 3A, bits
  385. COM3B = 4; // Compare Output Mode 3B, bits
  386. COM3C = 2; // Compare Output Mode 3C, bits
  387. WGM3 = 0; // Waveform Generation Mode Bits
  388. // TCCR3B
  389. ICNC3 = 7; // Input Capture 3 Noise Canceler
  390. ICES3 = 6; // Input Capture 3 Edge Select
  391. CS3 = 0; // Clock Select3 bits
  392. // TCCR3C
  393. FOC3A = 7; // Force Output Compare for channel A
  394. FOC3B = 6; // Force Output Compare for channel B
  395. FOC3C = 5; // Force Output Compare for channel C
  396. // WDTCR
  397. WDCE = 4; // Watchdog Change Enable
  398. WDE = 3; // Watch Dog Enable
  399. WDP = 0; // Watch Dog Timer Prescaler bits
  400. implementation
  401. {$i avrcommon.inc}
  402. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  403. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  404. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 3 External Interrupt Request 2
  405. procedure INT3_ISR; external name 'INT3_ISR'; // Interrupt 4 External Interrupt Request 3
  406. procedure INT4_ISR; external name 'INT4_ISR'; // Interrupt 5 External Interrupt Request 4
  407. procedure INT5_ISR; external name 'INT5_ISR'; // Interrupt 6 External Interrupt Request 5
  408. procedure INT6_ISR; external name 'INT6_ISR'; // Interrupt 7 External Interrupt Request 6
  409. procedure INT7_ISR; external name 'INT7_ISR'; // Interrupt 8 External Interrupt Request 7
  410. procedure TIMER2_COMP_ISR; external name 'TIMER2_COMP_ISR'; // Interrupt 9 Timer/Counter2 Compare Match
  411. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 10 Timer/Counter2 Overflow
  412. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 11 Timer/Counter1 Capture Event
  413. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 12 Timer/Counter1 Compare Match A
  414. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 13 Timer/Counter Compare Match B
  415. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 14 Timer/Counter1 Overflow
  416. procedure TIMER0_COMP_ISR; external name 'TIMER0_COMP_ISR'; // Interrupt 15 Timer/Counter0 Compare Match
  417. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 16 Timer/Counter0 Overflow
  418. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 17 SPI Serial Transfer Complete
  419. procedure USART0__RX_ISR; external name 'USART0__RX_ISR'; // Interrupt 18 USART0, Rx Complete
  420. procedure USART0__UDRE_ISR; external name 'USART0__UDRE_ISR'; // Interrupt 19 USART0 Data Register Empty
  421. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 20 USART0, Tx Complete
  422. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 21 ADC Conversion Complete
  423. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 22 EEPROM Ready
  424. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 23 Analog Comparator
  425. procedure TIMER1_COMPC_ISR; external name 'TIMER1_COMPC_ISR'; // Interrupt 24 Timer/Counter1 Compare Match C
  426. procedure TIMER3_CAPT_ISR; external name 'TIMER3_CAPT_ISR'; // Interrupt 25 Timer/Counter3 Capture Event
  427. procedure TIMER3_COMPA_ISR; external name 'TIMER3_COMPA_ISR'; // Interrupt 26 Timer/Counter3 Compare Match A
  428. procedure TIMER3_COMPB_ISR; external name 'TIMER3_COMPB_ISR'; // Interrupt 27 Timer/Counter3 Compare Match B
  429. procedure TIMER3_COMPC_ISR; external name 'TIMER3_COMPC_ISR'; // Interrupt 28 Timer/Counter3 Compare Match C
  430. procedure TIMER3_OVF_ISR; external name 'TIMER3_OVF_ISR'; // Interrupt 29 Timer/Counter3 Overflow
  431. procedure USART1__RX_ISR; external name 'USART1__RX_ISR'; // Interrupt 30 USART1, Rx Complete
  432. procedure USART1__UDRE_ISR; external name 'USART1__UDRE_ISR'; // Interrupt 31 USART1, Data Register Empty
  433. procedure USART1__TX_ISR; external name 'USART1__TX_ISR'; // Interrupt 32 USART1, Tx Complete
  434. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 33 2-wire Serial Interface
  435. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 34 Store Program Memory Read
  436. procedure _FPC_start; assembler; nostackframe;
  437. label
  438. _start;
  439. asm
  440. .init
  441. .globl _start
  442. jmp _start
  443. jmp INT0_ISR
  444. jmp INT1_ISR
  445. jmp INT2_ISR
  446. jmp INT3_ISR
  447. jmp INT4_ISR
  448. jmp INT5_ISR
  449. jmp INT6_ISR
  450. jmp INT7_ISR
  451. jmp TIMER2_COMP_ISR
  452. jmp TIMER2_OVF_ISR
  453. jmp TIMER1_CAPT_ISR
  454. jmp TIMER1_COMPA_ISR
  455. jmp TIMER1_COMPB_ISR
  456. jmp TIMER1_OVF_ISR
  457. jmp TIMER0_COMP_ISR
  458. jmp TIMER0_OVF_ISR
  459. jmp SPI__STC_ISR
  460. jmp USART0__RX_ISR
  461. jmp USART0__UDRE_ISR
  462. jmp USART0__TX_ISR
  463. jmp ADC_ISR
  464. jmp EE_READY_ISR
  465. jmp ANALOG_COMP_ISR
  466. jmp TIMER1_COMPC_ISR
  467. jmp TIMER3_CAPT_ISR
  468. jmp TIMER3_COMPA_ISR
  469. jmp TIMER3_COMPB_ISR
  470. jmp TIMER3_COMPC_ISR
  471. jmp TIMER3_OVF_ISR
  472. jmp USART1__RX_ISR
  473. jmp USART1__UDRE_ISR
  474. jmp USART1__TX_ISR
  475. jmp TWI_ISR
  476. jmp SPM_READY_ISR
  477. {$i start.inc}
  478. .weak INT0_ISR
  479. .weak INT1_ISR
  480. .weak INT2_ISR
  481. .weak INT3_ISR
  482. .weak INT4_ISR
  483. .weak INT5_ISR
  484. .weak INT6_ISR
  485. .weak INT7_ISR
  486. .weak TIMER2_COMP_ISR
  487. .weak TIMER2_OVF_ISR
  488. .weak TIMER1_CAPT_ISR
  489. .weak TIMER1_COMPA_ISR
  490. .weak TIMER1_COMPB_ISR
  491. .weak TIMER1_OVF_ISR
  492. .weak TIMER0_COMP_ISR
  493. .weak TIMER0_OVF_ISR
  494. .weak SPI__STC_ISR
  495. .weak USART0__RX_ISR
  496. .weak USART0__UDRE_ISR
  497. .weak USART0__TX_ISR
  498. .weak ADC_ISR
  499. .weak EE_READY_ISR
  500. .weak ANALOG_COMP_ISR
  501. .weak TIMER1_COMPC_ISR
  502. .weak TIMER3_CAPT_ISR
  503. .weak TIMER3_COMPA_ISR
  504. .weak TIMER3_COMPB_ISR
  505. .weak TIMER3_COMPC_ISR
  506. .weak TIMER3_OVF_ISR
  507. .weak USART1__RX_ISR
  508. .weak USART1__UDRE_ISR
  509. .weak USART1__TX_ISR
  510. .weak TWI_ISR
  511. .weak SPM_READY_ISR
  512. .set INT0_ISR, Default_IRQ_handler
  513. .set INT1_ISR, Default_IRQ_handler
  514. .set INT2_ISR, Default_IRQ_handler
  515. .set INT3_ISR, Default_IRQ_handler
  516. .set INT4_ISR, Default_IRQ_handler
  517. .set INT5_ISR, Default_IRQ_handler
  518. .set INT6_ISR, Default_IRQ_handler
  519. .set INT7_ISR, Default_IRQ_handler
  520. .set TIMER2_COMP_ISR, Default_IRQ_handler
  521. .set TIMER2_OVF_ISR, Default_IRQ_handler
  522. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  523. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  524. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  525. .set TIMER1_OVF_ISR, Default_IRQ_handler
  526. .set TIMER0_COMP_ISR, Default_IRQ_handler
  527. .set TIMER0_OVF_ISR, Default_IRQ_handler
  528. .set SPI__STC_ISR, Default_IRQ_handler
  529. .set USART0__RX_ISR, Default_IRQ_handler
  530. .set USART0__UDRE_ISR, Default_IRQ_handler
  531. .set USART0__TX_ISR, Default_IRQ_handler
  532. .set ADC_ISR, Default_IRQ_handler
  533. .set EE_READY_ISR, Default_IRQ_handler
  534. .set ANALOG_COMP_ISR, Default_IRQ_handler
  535. .set TIMER1_COMPC_ISR, Default_IRQ_handler
  536. .set TIMER3_CAPT_ISR, Default_IRQ_handler
  537. .set TIMER3_COMPA_ISR, Default_IRQ_handler
  538. .set TIMER3_COMPB_ISR, Default_IRQ_handler
  539. .set TIMER3_COMPC_ISR, Default_IRQ_handler
  540. .set TIMER3_OVF_ISR, Default_IRQ_handler
  541. .set USART1__RX_ISR, Default_IRQ_handler
  542. .set USART1__UDRE_ISR, Default_IRQ_handler
  543. .set USART1__TX_ISR, Default_IRQ_handler
  544. .set TWI_ISR, Default_IRQ_handler
  545. .set SPM_READY_ISR, Default_IRQ_handler
  546. end;
  547. end.