atmega649.pp 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472
  1. unit ATmega649;
  2. {$goto on}
  3. interface
  4. var
  5. // AD_CONVERTER
  6. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  7. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register
  8. ADC : word absolute $00+$78; // ADC Data Register Bytes
  9. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  10. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  11. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  12. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 0
  13. // ANALOG_COMPARATOR
  14. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  15. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  16. // SPI
  17. SPCR : byte absolute $00+$4C; // SPI Control Register
  18. SPSR : byte absolute $00+$4D; // SPI Status Register
  19. SPDR : byte absolute $00+$4E; // SPI Data Register
  20. // USI
  21. USIDR : byte absolute $00+$BA; // USI Data Register
  22. USISR : byte absolute $00+$B9; // USI Status Register
  23. USICR : byte absolute $00+$B8; // USI Control Register
  24. // USART0
  25. UDR0 : byte absolute $00+$C6; // USART I/O Data Register
  26. UCSR0A : byte absolute $00+$C0; // USART Control and Status Register A
  27. UCSR0B : byte absolute $00+$C1; // USART Control and Status Register B
  28. UCSR0C : byte absolute $00+$C2; // USART Control and Status Register C
  29. UBRR0 : word absolute $00+$C4; // USART Baud Rate Register Bytes
  30. UBRR0L : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  31. UBRR0H : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  32. // CPU
  33. SREG : byte absolute $00+$5F; // Status Register
  34. SP : word absolute $00+$5D; // Stack Pointer
  35. SPL : byte absolute $00+$5D; // Stack Pointer
  36. SPH : byte absolute $00+$5D+1; // Stack Pointer
  37. MCUCR : byte absolute $00+$55; // MCU Control Register
  38. MCUSR : byte absolute $00+$54; // MCU Status Register
  39. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  40. CLKPR : byte absolute $00+$61; // Clock Prescale Register
  41. PRR : byte absolute $00+$64; // Power Reduction Register
  42. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  43. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  44. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  45. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  46. // JTAG
  47. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  48. // LCD
  49. LCDDR18 : byte absolute $00+$FE; // LCD Data Register 18
  50. LCDDR17 : byte absolute $00+$FD; // LCD Data Register 17
  51. LCDDR16 : byte absolute $00+$FC; // LCD Data Register 16
  52. LCDDR15 : byte absolute $00+$FB; // LCD Data Register 15
  53. LCDDR13 : byte absolute $00+$F9; // LCD Data Register 13
  54. LCDDR12 : byte absolute $00+$F8; // LCD Data Register 12
  55. LCDDR11 : byte absolute $00+$F7; // LCD Data Register 11
  56. LCDDR10 : byte absolute $00+$F6; // LCD Data Register 10
  57. LCDDR8 : byte absolute $00+$F4; // LCD Data Register 8
  58. LCDDR7 : byte absolute $00+$F3; // LCD Data Register 7
  59. LCDDR6 : byte absolute $00+$F2; // LCD Data Register 6
  60. LCDDR5 : byte absolute $00+$F1; // LCD Data Register 5
  61. LCDDR3 : byte absolute $00+$EF; // LCD Data Register 3
  62. LCDDR2 : byte absolute $00+$EE; // LCD Data Register 2
  63. LCDDR1 : byte absolute $00+$ED; // LCD Data Register 1
  64. LCDDR0 : byte absolute $00+$EC; // LCD Data Register 0
  65. LCDCCR : byte absolute $00+$E7; // LCD Contrast Control Register
  66. LCDFRR : byte absolute $00+$E6; // LCD Frame Rate Register
  67. LCDCRB : byte absolute $00+$E5; // LCD Control and Status Register B
  68. LCDCRA : byte absolute $00+$E4; // LCD Control Register A
  69. // EXTERNAL_INTERRUPT
  70. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  71. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  72. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  73. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  74. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  75. // EEPROM
  76. EEAR : word absolute $00+$41; // EEPROM Read/Write Access Bytes
  77. EEARL : byte absolute $00+$41; // EEPROM Read/Write Access Bytes
  78. EEARH : byte absolute $00+$41+1; // EEPROM Read/Write Access Bytes
  79. EEDR : byte absolute $00+$40; // EEPROM Data Register
  80. EECR : byte absolute $00+$3F; // EEPROM Control Register
  81. // PORTA
  82. PORTA : byte absolute $00+$22; // Port A Data Register
  83. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  84. PINA : byte absolute $00+$20; // Port A Input Pins
  85. // PORTB
  86. PORTB : byte absolute $00+$25; // Port B Data Register
  87. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  88. PINB : byte absolute $00+$23; // Port B Input Pins
  89. // PORTC
  90. PORTC : byte absolute $00+$28; // Port C Data Register
  91. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  92. PINC : byte absolute $00+$26; // Port C Input Pins
  93. // PORTD
  94. PORTD : byte absolute $00+$2B; // Port D Data Register
  95. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  96. PIND : byte absolute $00+$29; // Port D Input Pins
  97. // PORTE
  98. PORTE : byte absolute $00+$2E; // Data Register, Port E
  99. DDRE : byte absolute $00+$2D; // Data Direction Register, Port E
  100. PINE : byte absolute $00+$2C; // Input Pins, Port E
  101. // PORTF
  102. PORTF : byte absolute $00+$31; // Data Register, Port F
  103. DDRF : byte absolute $00+$30; // Data Direction Register, Port F
  104. PINF : byte absolute $00+$2F; // Input Pins, Port F
  105. // PORTG
  106. PORTG : byte absolute $00+$34; // Port G Data Register
  107. DDRG : byte absolute $00+$33; // Port G Data Direction Register
  108. PING : byte absolute $00+$32; // Port G Input Pins
  109. // TIMER_COUNTER_0
  110. TCCR0A : byte absolute $00+$44; // Timer/Counter0 Control Register
  111. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  112. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  113. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  114. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  115. GTCCR : byte absolute $00+$43; // General Timer/Control Register
  116. // TIMER_COUNTER_1
  117. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  118. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  119. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  120. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  121. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  122. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  123. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  124. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  125. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  126. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  127. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  128. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  129. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  130. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  131. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  132. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  133. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag register
  134. // TIMER_COUNTER_2
  135. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register
  136. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  137. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register
  138. TIMSK2 : byte absolute $00+$70; // Timer/Counter2 Interrupt Mask register
  139. TIFR2 : byte absolute $00+$37; // Timer/Counter2 Interrupt Flag Register
  140. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  141. // WATCHDOG
  142. WDTCR : byte absolute $00+$60; // Watchdog Timer Control Register
  143. // BOOT_LOAD
  144. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  145. const
  146. // ADMUX
  147. REFS = 6; // Reference Selection Bits
  148. ADLAR = 5; // Left Adjust Result
  149. MUX = 0; // Analog Channel and Gain Selection Bits
  150. // ADCSRA
  151. ADEN = 7; // ADC Enable
  152. ADSC = 6; // ADC Start Conversion
  153. ADATE = 5; // ADC Auto Trigger Enable
  154. ADIF = 4; // ADC Interrupt Flag
  155. ADIE = 3; // ADC Interrupt Enable
  156. ADPS = 0; // ADC Prescaler Select Bits
  157. // ADCSRB
  158. ADTS = 0; // ADC Auto Trigger Sources
  159. // DIDR0
  160. ADC7D = 7; // ADC7 Digital input Disable
  161. ADC6D = 6; // ADC6 Digital input Disable
  162. ADC5D = 5; // ADC5 Digital input Disable
  163. ADC4D = 4; // ADC4 Digital input Disable
  164. ADC3D = 3; // ADC3 Digital input Disable
  165. ADC2D = 2; // ADC2 Digital input Disable
  166. ADC1D = 1; // ADC1 Digital input Disable
  167. ADC0D = 0; // ADC0 Digital input Disable
  168. // ADCSRB
  169. ACME = 6; // Analog Comparator Multiplexer Enable
  170. // ACSR
  171. ACD = 7; // Analog Comparator Disable
  172. ACBG = 6; // Analog Comparator Bandgap Select
  173. ACO = 5; // Analog Compare Output
  174. ACI = 4; // Analog Comparator Interrupt Flag
  175. ACIE = 3; // Analog Comparator Interrupt Enable
  176. ACIC = 2; // Analog Comparator Input Capture Enable
  177. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  178. // DIDR1
  179. AIN1D = 1; // AIN1 Digital Input Disable
  180. AIN0D = 0; // AIN0 Digital Input Disable
  181. // SPCR
  182. SPIE = 7; // SPI Interrupt Enable
  183. SPE = 6; // SPI Enable
  184. DORD = 5; // Data Order
  185. MSTR = 4; // Master/Slave Select
  186. CPOL = 3; // Clock polarity
  187. CPHA = 2; // Clock Phase
  188. SPR = 0; // SPI Clock Rate Selects
  189. // SPSR
  190. SPIF = 7; // SPI Interrupt Flag
  191. WCOL = 6; // Write Collision Flag
  192. SPI2X = 0; // Double SPI Speed Bit
  193. // USISR
  194. USISIF = 7; // Start Condition Interrupt Flag
  195. USIOIF = 6; // Counter Overflow Interrupt Flag
  196. USIPF = 5; // Stop Condition Flag
  197. USIDC = 4; // Data Output Collision
  198. USICNT = 0; // USI Counter Value Bits
  199. // USICR
  200. USISIE = 7; // Start Condition Interrupt Enable
  201. USIOIE = 6; // Counter Overflow Interrupt Enable
  202. USIWM = 4; // USI Wire Mode Bits
  203. USICS = 2; // USI Clock Source Select Bits
  204. USICLK = 1; // Clock Strobe
  205. USITC = 0; // Toggle Clock Port Pin
  206. // UCSR0A
  207. RXC0 = 7; // USART Receive Complete
  208. TXC0 = 6; // USART Transmit Complete
  209. UDRE0 = 5; // USART Data Register Empty
  210. FE0 = 4; // Framing Error
  211. DOR0 = 3; // Data OverRun
  212. UPE0 = 2; // USART Parity Error
  213. U2X0 = 1; // Double the USART Transmission Speed
  214. MPCM0 = 0; // Multi-processor Communication Mode
  215. // UCSR0B
  216. RXCIE0 = 7; // RX Complete Interrupt Enable
  217. TXCIE0 = 6; // TX Complete Interrupt Enable
  218. UDRIE0 = 5; // USART Data Register Empty Interrupt Enable
  219. RXEN0 = 4; // Receiver Enable
  220. TXEN0 = 3; // Transmitter Enable
  221. UCSZ02 = 2; // Character Size
  222. RXB80 = 1; // Receive Data Bit 8
  223. TXB80 = 0; // Transmit Data Bit 8
  224. // UCSR0C
  225. UMSEL0 = 6; // USART Mode Select
  226. UPM0 = 4; // Parity Mode Bits
  227. USBS0 = 3; // Stop Bit Select
  228. UCSZ0 = 1; // Character Size
  229. UCPOL0 = 0; // Clock Polarity
  230. // SREG
  231. I = 7; // Global Interrupt Enable
  232. T = 6; // Bit Copy Storage
  233. H = 5; // Half Carry Flag
  234. S = 4; // Sign Bit
  235. V = 3; // Two's Complement Overflow Flag
  236. N = 2; // Negative Flag
  237. Z = 1; // Zero Flag
  238. C = 0; // Carry Flag
  239. // MCUCR
  240. PUD = 4; // Pull-up disable
  241. IVSEL = 1; // Interrupt Vector Select
  242. IVCE = 0; // Interrupt Vector Change Enable
  243. // MCUSR
  244. JTRF = 4; // JTAG Reset Flag
  245. WDRF = 3; // Watchdog Reset Flag
  246. BORF = 2; // Brown-out Reset Flag
  247. EXTRF = 1; // External Reset Flag
  248. PORF = 0; // Power-on reset flag
  249. // CLKPR
  250. CLKPCE = 7; // Clock Prescaler Change Enable
  251. CLKPS = 0; // Clock Prescaler Select Bits
  252. // PRR
  253. PRLCD = 4; // Power Reduction LCD
  254. PRTIM1 = 3; // Power Reduction Timer/Counter1
  255. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  256. PRUSART0 = 1; // Power Reduction USART
  257. PRADC = 0; // Power Reduction ADC
  258. // SMCR
  259. SM = 1; // Sleep Mode Select bits
  260. SE = 0; // Sleep Enable
  261. // MCUCR
  262. JTD = 7; // JTAG Interface Disable
  263. // MCUSR
  264. // LCDFRR
  265. LCDPS = 4; // LCD Prescaler Selects
  266. LCDCD = 0; // LCD Clock Dividers
  267. // LCDCRB
  268. LCDCS = 7; // LCD CLock Select
  269. LCD2B = 6; // LCD 1/2 Bias Select
  270. LCDMUX = 4; // LCD Mux Selects
  271. LCDPM = 0; // LCD Port Masks
  272. // LCDCRA
  273. LCDEN = 7; // LCD Enable
  274. LCDAB = 6; // LCD A or B waveform
  275. LCDIF = 4; // LCD Interrupt Flag
  276. LCDIE = 3; // LCD Interrupt Enable
  277. LCDBL = 0; // LCD Blanking
  278. // EICRA
  279. ISC01 = 1; // External Interrupt Sense Control 0 Bit 1
  280. ISC00 = 0; // External Interrupt Sense Control 0 Bit 0
  281. // EIMSK
  282. PCIE = 4; // Pin Change Interrupt Enables
  283. INT0 = 0; // External Interrupt Request 0 Enable
  284. // EIFR
  285. PCIF = 4; // Pin Change Interrupt Flags
  286. INTF0 = 0; // External Interrupt Flag 0
  287. // EECR
  288. EERIE = 3; // EEPROM Ready Interrupt Enable
  289. EEMWE = 2; // EEPROM Master Write Enable
  290. EEWE = 1; // EEPROM Write Enable
  291. EERE = 0; // EEPROM Read Enable
  292. // TCCR0A
  293. FOC0A = 7; // Force Output Compare
  294. WGM00 = 6; // Waveform Generation Mode 0
  295. COM0A = 4; // Compare Match Output Modes
  296. WGM01 = 3; // Waveform Generation Mode 1
  297. CS0 = 0; // Clock Selects
  298. // TIMSK0
  299. OCIE0A = 1; // Timer/Counter0 Output Compare Match Interrupt Enable
  300. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  301. // TIFR0
  302. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0
  303. TOV0 = 0; // Timer/Counter0 Overflow Flag
  304. // GTCCR
  305. TSM = 7; // Timer/Counter Synchronization Mode
  306. PSR310 = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  307. // TCCR1A
  308. COM1A = 6; // Compare Output Mode 1A, bits
  309. COM1B = 4; // Compare Output Mode 1B, bits
  310. WGM1 = 0; // Waveform Generation Mode
  311. // TCCR1B
  312. ICNC1 = 7; // Input Capture 1 Noise Canceler
  313. ICES1 = 6; // Input Capture 1 Edge Select
  314. CS1 = 0; // Prescaler source of Timer/Counter 1
  315. // TCCR1C
  316. FOC1A = 7; // Force Output Compare 1A
  317. FOC1B = 6; // Force Output Compare 1B
  318. // TIMSK1
  319. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  320. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  321. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  322. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  323. // TIFR1
  324. ICF1 = 5; // Input Capture Flag 1
  325. OCF1B = 2; // Output Compare Flag 1B
  326. OCF1A = 1; // Output Compare Flag 1A
  327. TOV1 = 0; // Timer/Counter1 Overflow Flag
  328. // TCCR2A
  329. FOC2A = 7; // Force Output Compare A
  330. WGM20 = 6; // Waveform Generation Mode
  331. COM2A = 4; // Compare Output Mode bits
  332. WGM21 = 3; // Waveform Generation Mode
  333. CS2 = 0; // Clock Select bits
  334. // TIMSK2
  335. OCIE2A = 1; // Timer/Counter2 Output Compare Match Interrupt Enable
  336. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  337. // TIFR2
  338. OCF2A = 1; // Timer/Counter2 Output Compare Flag 2
  339. TOV2 = 0; // Timer/Counter2 Overflow Flag
  340. // GTCCR
  341. PSR2 = 1; // Prescaler Reset Timer/Counter2
  342. // ASSR
  343. EXCLK = 4; // Enable External Clock Interrupt
  344. AS2 = 3; // AS2: Asynchronous Timer/Counter2
  345. TCN2UB = 2; // TCN2UB: Timer/Counter2 Update Busy
  346. OCR2UB = 1; // Output Compare Register2 Update Busy
  347. TCR2UB = 0; // TCR2UB: Timer/Counter Control Register2 Update Busy
  348. // WDTCR
  349. WDCE = 4; // Watchdog Change Enable
  350. WDE = 3; // Watch Dog Enable
  351. WDP = 0; // Watch Dog Timer Prescaler bits
  352. // SPMCSR
  353. SPMIE = 7; // SPM Interrupt Enable
  354. RWWSB = 6; // Read While Write Section Busy
  355. RWWSRE = 4; // Read While Write section read enable
  356. BLBSET = 3; // Boot Lock Bit Set
  357. PGWRT = 2; // Page Write
  358. PGERS = 1; // Page Erase
  359. SPMEN = 0; // Store Program Memory Enable
  360. implementation
  361. {$i avrcommon.inc}
  362. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  363. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 Pin Change Interrupt Request 0
  364. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 3 Pin Change Interrupt Request 1
  365. procedure TIMER2_COMP_ISR; external name 'TIMER2_COMP_ISR'; // Interrupt 4 Timer/Counter2 Compare Match
  366. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 5 Timer/Counter2 Overflow
  367. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 6 Timer/Counter1 Capture Event
  368. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 7 Timer/Counter1 Compare Match A
  369. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 8 Timer/Counter Compare Match B
  370. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 9 Timer/Counter1 Overflow
  371. procedure TIMER0_COMP_ISR; external name 'TIMER0_COMP_ISR'; // Interrupt 10 Timer/Counter0 Compare Match
  372. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 11 Timer/Counter0 Overflow
  373. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 12 SPI Serial Transfer Complete
  374. procedure USART0__RX_ISR; external name 'USART0__RX_ISR'; // Interrupt 13 USART0, Rx Complete
  375. procedure USART0__UDRE_ISR; external name 'USART0__UDRE_ISR'; // Interrupt 14 USART0 Data register Empty
  376. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 15 USART0, Tx Complete
  377. procedure USI_START_ISR; external name 'USI_START_ISR'; // Interrupt 16 USI Start Condition
  378. procedure USI_OVERFLOW_ISR; external name 'USI_OVERFLOW_ISR'; // Interrupt 17 USI Overflow
  379. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 18 Analog Comparator
  380. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 19 ADC Conversion Complete
  381. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 20 EEPROM Ready
  382. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 21 Store Program Memory Read
  383. procedure LCD_ISR; external name 'LCD_ISR'; // Interrupt 22 LCD Start of Frame
  384. procedure _FPC_start; assembler; nostackframe;
  385. label
  386. _start;
  387. asm
  388. .init
  389. .globl _start
  390. jmp _start
  391. jmp INT0_ISR
  392. jmp PCINT0_ISR
  393. jmp PCINT1_ISR
  394. jmp TIMER2_COMP_ISR
  395. jmp TIMER2_OVF_ISR
  396. jmp TIMER1_CAPT_ISR
  397. jmp TIMER1_COMPA_ISR
  398. jmp TIMER1_COMPB_ISR
  399. jmp TIMER1_OVF_ISR
  400. jmp TIMER0_COMP_ISR
  401. jmp TIMER0_OVF_ISR
  402. jmp SPI__STC_ISR
  403. jmp USART0__RX_ISR
  404. jmp USART0__UDRE_ISR
  405. jmp USART0__TX_ISR
  406. jmp USI_START_ISR
  407. jmp USI_OVERFLOW_ISR
  408. jmp ANALOG_COMP_ISR
  409. jmp ADC_ISR
  410. jmp EE_READY_ISR
  411. jmp SPM_READY_ISR
  412. jmp LCD_ISR
  413. {$i start.inc}
  414. .weak INT0_ISR
  415. .weak PCINT0_ISR
  416. .weak PCINT1_ISR
  417. .weak TIMER2_COMP_ISR
  418. .weak TIMER2_OVF_ISR
  419. .weak TIMER1_CAPT_ISR
  420. .weak TIMER1_COMPA_ISR
  421. .weak TIMER1_COMPB_ISR
  422. .weak TIMER1_OVF_ISR
  423. .weak TIMER0_COMP_ISR
  424. .weak TIMER0_OVF_ISR
  425. .weak SPI__STC_ISR
  426. .weak USART0__RX_ISR
  427. .weak USART0__UDRE_ISR
  428. .weak USART0__TX_ISR
  429. .weak USI_START_ISR
  430. .weak USI_OVERFLOW_ISR
  431. .weak ANALOG_COMP_ISR
  432. .weak ADC_ISR
  433. .weak EE_READY_ISR
  434. .weak SPM_READY_ISR
  435. .weak LCD_ISR
  436. .set INT0_ISR, Default_IRQ_handler
  437. .set PCINT0_ISR, Default_IRQ_handler
  438. .set PCINT1_ISR, Default_IRQ_handler
  439. .set TIMER2_COMP_ISR, Default_IRQ_handler
  440. .set TIMER2_OVF_ISR, Default_IRQ_handler
  441. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  442. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  443. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  444. .set TIMER1_OVF_ISR, Default_IRQ_handler
  445. .set TIMER0_COMP_ISR, Default_IRQ_handler
  446. .set TIMER0_OVF_ISR, Default_IRQ_handler
  447. .set SPI__STC_ISR, Default_IRQ_handler
  448. .set USART0__RX_ISR, Default_IRQ_handler
  449. .set USART0__UDRE_ISR, Default_IRQ_handler
  450. .set USART0__TX_ISR, Default_IRQ_handler
  451. .set USI_START_ISR, Default_IRQ_handler
  452. .set USI_OVERFLOW_ISR, Default_IRQ_handler
  453. .set ANALOG_COMP_ISR, Default_IRQ_handler
  454. .set ADC_ISR, Default_IRQ_handler
  455. .set EE_READY_ISR, Default_IRQ_handler
  456. .set SPM_READY_ISR, Default_IRQ_handler
  457. .set LCD_ISR, Default_IRQ_handler
  458. end;
  459. end.