atmega6490a.pp 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494
  1. unit ATmega6490A;
  2. {$goto on}
  3. interface
  4. var
  5. // AD_CONVERTER
  6. ADMUX : byte absolute $00+$7C; // The ADC multiplexer Selection Register
  7. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register
  8. ADC : word absolute $00+$78; // ADC Data Register Bytes
  9. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  10. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  11. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  12. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 0
  13. // ANALOG_COMPARATOR
  14. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  15. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  16. // SPI
  17. SPCR : byte absolute $00+$4C; // SPI Control Register
  18. SPSR : byte absolute $00+$4D; // SPI Status Register
  19. SPDR : byte absolute $00+$4E; // SPI Data Register
  20. // USI
  21. USIDR : byte absolute $00+$BA; // USI Data Register
  22. USISR : byte absolute $00+$B9; // USI Status Register
  23. USICR : byte absolute $00+$B8; // USI Control Register
  24. // USART0
  25. UDR0 : byte absolute $00+$C6; // USART I/O Data Register
  26. UCSR0A : byte absolute $00+$C0; // USART Control and Status Register A
  27. UCSR0B : byte absolute $00+$C1; // USART Control and Status Register B
  28. UCSR0C : byte absolute $00+$C2; // USART Control and Status Register C
  29. UBRR0 : word absolute $00+$C4; // USART Baud Rate Register Bytes
  30. UBRR0L : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  31. UBRR0H : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  32. // CPU
  33. SREG : byte absolute $00+$5F; // Status Register
  34. SP : word absolute $00+$5D; // Stack Pointer
  35. SPL : byte absolute $00+$5D; // Stack Pointer
  36. SPH : byte absolute $00+$5D+1; // Stack Pointer
  37. MCUCR : byte absolute $00+$55; // MCU Control Register
  38. MCUSR : byte absolute $00+$54; // MCU Status Register
  39. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  40. CLKPR : byte absolute $00+$61; // Clock Prescale Register
  41. PRR : byte absolute $00+$64; // Power Reduction Register
  42. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  43. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  44. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  45. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  46. // JTAG
  47. OCDR : byte absolute $00+$51; // On-Chip Debug Related Register in I/O Memory
  48. // EEPROM
  49. EEAR : word absolute $00+$41; // EEPROM Read/Write Access Bytes
  50. EEARL : byte absolute $00+$41; // EEPROM Read/Write Access Bytes
  51. EEARH : byte absolute $00+$41+1; // EEPROM Read/Write Access Bytes
  52. EEDR : byte absolute $00+$40; // EEPROM Data Register
  53. EECR : byte absolute $00+$3F; // EEPROM Control Register
  54. // PORTA
  55. PORTA : byte absolute $00+$22; // Port A Data Register
  56. DDRA : byte absolute $00+$21; // Port A Data Direction Register
  57. PINA : byte absolute $00+$20; // Port A Input Pins
  58. // PORTB
  59. PORTB : byte absolute $00+$25; // Port B Data Register
  60. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  61. PINB : byte absolute $00+$23; // Port B Input Pins
  62. // PORTC
  63. PORTC : byte absolute $00+$28; // Port C Data Register
  64. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  65. PINC : byte absolute $00+$26; // Port C Input Pins
  66. // PORTD
  67. PORTD : byte absolute $00+$2B; // Port D Data Register
  68. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  69. PIND : byte absolute $00+$29; // Port D Input Pins
  70. // PORTE
  71. PORTE : byte absolute $00+$2E; // Data Register, Port E
  72. DDRE : byte absolute $00+$2D; // Data Direction Register, Port E
  73. PINE : byte absolute $00+$2C; // Input Pins, Port E
  74. // PORTF
  75. PORTF : byte absolute $00+$31; // Data Register, Port F
  76. DDRF : byte absolute $00+$30; // Data Direction Register, Port F
  77. PINF : byte absolute $00+$2F; // Input Pins, Port F
  78. // PORTG
  79. PORTG : byte absolute $00+$34; // Port G Data Register
  80. DDRG : byte absolute $00+$33; // Port G Data Direction Register
  81. PING : byte absolute $00+$32; // Port G Input Pins
  82. // TIMER_COUNTER_0
  83. TCCR0A : byte absolute $00+$44; // Timer/Counter0 Control Register
  84. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  85. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  86. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  87. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  88. GTCCR : byte absolute $00+$43; // General Timer/Control Register
  89. // TIMER_COUNTER_1
  90. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  91. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  92. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  93. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  94. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  95. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  96. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  97. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  98. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  99. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  100. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  101. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  102. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  103. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  104. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  105. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  106. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag register
  107. // TIMER_COUNTER_2
  108. TCCR2A : byte absolute $00+$B0; // Timer/Counter2 Control Register
  109. TCNT2 : byte absolute $00+$B2; // Timer/Counter2
  110. OCR2A : byte absolute $00+$B3; // Timer/Counter2 Output Compare Register
  111. TIMSK2 : byte absolute $00+$70; // Timer/Counter2 Interrupt Mask register
  112. TIFR2 : byte absolute $00+$37; // Timer/Counter2 Interrupt Flag Register
  113. ASSR : byte absolute $00+$B6; // Asynchronous Status Register
  114. // WATCHDOG
  115. WDTCR : byte absolute $00+$60; // Watchdog Timer Control Register
  116. // BOOT_LOAD
  117. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  118. // PORTH
  119. PORTH : byte absolute $00+$DA; // PORT H Data Register
  120. DDRH : byte absolute $00+$D9; // PORT H Data Direction Register
  121. PINH : byte absolute $00+$D8; // PORT H Input Pins
  122. // PORTJ
  123. PORTJ : byte absolute $00+$DD; // PORT J Data Register
  124. DDRJ : byte absolute $00+$DC; // PORT J Data Direction Register
  125. PINJ : byte absolute $00+$DB; // PORT J Input Pins
  126. // LCD
  127. LCDDR19 : byte absolute $00+$FF; // LCD Data Register 19
  128. LCDDR18 : byte absolute $00+$FE; // LCD Data Register 18
  129. LCDDR17 : byte absolute $00+$FD; // LCD Data Register 17
  130. LCDDR16 : byte absolute $00+$FC; // LCD Data Register 16
  131. LCDDR15 : byte absolute $00+$FB; // LCD Data Register 15
  132. LCDDR14 : byte absolute $00+$FA; // LCD Data Register 14
  133. LCDDR13 : byte absolute $00+$F9; // LCD Data Register 13
  134. LCDDR12 : byte absolute $00+$F8; // LCD Data Register 12
  135. LCDDR11 : byte absolute $00+$F7; // LCD Data Register 11
  136. LCDDR10 : byte absolute $00+$F6; // LCD Data Register 10
  137. LCDDR9 : byte absolute $00+$F5; // LCD Data Register 9
  138. LCDDR8 : byte absolute $00+$F4; // LCD Data Register 8
  139. LCDDR7 : byte absolute $00+$F3; // LCD Data Register 7
  140. LCDDR6 : byte absolute $00+$F2; // LCD Data Register 6
  141. LCDDR5 : byte absolute $00+$F1; // LCD Data Register 5
  142. LCDDR4 : byte absolute $00+$F0; // LCD Data Register 4
  143. LCDDR3 : byte absolute $00+$EF; // LCD Data Register 3
  144. LCDDR2 : byte absolute $00+$EE; // LCD Data Register 2
  145. LCDDR1 : byte absolute $00+$ED; // LCD Data Register 1
  146. LCDDR0 : byte absolute $00+$EC; // LCD Data Register 0
  147. LCDCCR : byte absolute $00+$E7; // LCD Contrast Control Register
  148. LCDFRR : byte absolute $00+$E6; // LCD Frame Rate Register
  149. LCDCRB : byte absolute $00+$E5; // LCD Control and Status Register B
  150. LCDCRA : byte absolute $00+$E4; // LCD Control and Status Register A
  151. // EXTERNAL_INTERRUPT
  152. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  153. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  154. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  155. PCMSK3 : byte absolute $00+$73; // Pin Change Mask Register 3
  156. PCMSK2 : byte absolute $00+$6D; // Pin Change Mask Register 2
  157. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  158. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  159. const
  160. // ADMUX
  161. REFS = 6; // Reference Selection Bits
  162. ADLAR = 5; // Left Adjust Result
  163. MUX = 0; // Analog Channel and Gain Selection Bits
  164. // ADCSRA
  165. ADEN = 7; // ADC Enable
  166. ADSC = 6; // ADC Start Conversion
  167. ADATE = 5; // ADC Auto Trigger Enable
  168. ADIF = 4; // ADC Interrupt Flag
  169. ADIE = 3; // ADC Interrupt Enable
  170. ADPS = 0; // ADC Prescaler Select Bits
  171. // ADCSRB
  172. ADTS = 0; // ADC Auto Trigger Sources
  173. // DIDR0
  174. ADC7D = 7; // ADC7 Digital input Disable
  175. ADC6D = 6; // ADC6 Digital input Disable
  176. ADC5D = 5; // ADC5 Digital input Disable
  177. ADC4D = 4; // ADC4 Digital input Disable
  178. ADC3D = 3; // ADC3 Digital input Disable
  179. ADC2D = 2; // ADC2 Digital input Disable
  180. ADC1D = 1; // ADC1 Digital input Disable
  181. ADC0D = 0; // ADC0 Digital input Disable
  182. // ADCSRB
  183. ACME = 6; // Analog Comparator Multiplexer Enable
  184. // ACSR
  185. ACD = 7; // Analog Comparator Disable
  186. ACBG = 6; // Analog Comparator Bandgap Select
  187. ACO = 5; // Analog Compare Output
  188. ACI = 4; // Analog Comparator Interrupt Flag
  189. ACIE = 3; // Analog Comparator Interrupt Enable
  190. ACIC = 2; // Analog Comparator Input Capture Enable
  191. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  192. // DIDR1
  193. AIN1D = 1; // AIN1 Digital Input Disable
  194. AIN0D = 0; // AIN0 Digital Input Disable
  195. // SPCR
  196. SPIE = 7; // SPI Interrupt Enable
  197. SPE = 6; // SPI Enable
  198. DORD = 5; // Data Order
  199. MSTR = 4; // Master/Slave Select
  200. CPOL = 3; // Clock polarity
  201. CPHA = 2; // Clock Phase
  202. SPR = 0; // SPI Clock Rate Selects
  203. // SPSR
  204. SPIF = 7; // SPI Interrupt Flag
  205. WCOL = 6; // Write Collision Flag
  206. SPI2X = 0; // Double SPI Speed Bit
  207. // USISR
  208. USISIF = 7; // Start Condition Interrupt Flag
  209. USIOIF = 6; // Counter Overflow Interrupt Flag
  210. USIPF = 5; // Stop Condition Flag
  211. USIDC = 4; // Data Output Collision
  212. USICNT = 0; // USI Counter Value Bits
  213. // USICR
  214. USISIE = 7; // Start Condition Interrupt Enable
  215. USIOIE = 6; // Counter Overflow Interrupt Enable
  216. USIWM = 4; // USI Wire Mode Bits
  217. USICS = 2; // USI Clock Source Select Bits
  218. USICLK = 1; // Clock Strobe
  219. USITC = 0; // Toggle Clock Port Pin
  220. // UCSR0A
  221. RXC0 = 7; // USART Receive Complete
  222. TXC0 = 6; // USART Transmit Complete
  223. UDRE0 = 5; // USART Data Register Empty
  224. FE0 = 4; // Framing Error
  225. DOR0 = 3; // Data OverRun
  226. UPE0 = 2; // USART Parity Error
  227. U2X0 = 1; // Double the USART Transmission Speed
  228. MPCM0 = 0; // Multi-processor Communication Mode
  229. // UCSR0B
  230. RXCIE0 = 7; // RX Complete Interrupt Enable
  231. TXCIE0 = 6; // TX Complete Interrupt Enable
  232. UDRIE0 = 5; // USART Data Register Empty Interrupt Enable
  233. RXEN0 = 4; // Receiver Enable
  234. TXEN0 = 3; // Transmitter Enable
  235. UCSZ02 = 2; // Character Size
  236. RXB80 = 1; // Receive Data Bit 8
  237. TXB80 = 0; // Transmit Data Bit 8
  238. // UCSR0C
  239. UMSEL0 = 6; // USART Mode Select
  240. UPM0 = 4; // Parity Mode Bits
  241. USBS0 = 3; // Stop Bit Select
  242. UCSZ0 = 1; // Character Size
  243. UCPOL0 = 0; // Clock Polarity
  244. // SREG
  245. I = 7; // Global Interrupt Enable
  246. T = 6; // Bit Copy Storage
  247. H = 5; // Half Carry Flag
  248. S = 4; // Sign Bit
  249. V = 3; // Two's Complement Overflow Flag
  250. N = 2; // Negative Flag
  251. Z = 1; // Zero Flag
  252. C = 0; // Carry Flag
  253. // MCUCR
  254. PUD = 4; // Pull-up disable
  255. IVSEL = 1; // Interrupt Vector Select
  256. IVCE = 0; // Interrupt Vector Change Enable
  257. // MCUSR
  258. JTRF = 4; // JTAG Reset Flag
  259. WDRF = 3; // Watchdog Reset Flag
  260. BORF = 2; // Brown-out Reset Flag
  261. EXTRF = 1; // External Reset Flag
  262. PORF = 0; // Power-on reset flag
  263. // CLKPR
  264. CLKPCE = 7; // Clock Prescaler Change Enable
  265. CLKPS = 0; // Clock Prescaler Select Bits
  266. // PRR
  267. PRLCD = 4; // Power Reduction LCD
  268. PRTIM1 = 3; // Power Reduction Timer/Counter1
  269. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  270. PRUSART0 = 1; // Power Reduction USART
  271. PRADC = 0; // Power Reduction ADC
  272. // SMCR
  273. SM = 1; // Sleep Mode Select bits
  274. SE = 0; // Sleep Enable
  275. // MCUCR
  276. JTD = 7; // JTAG Interface Disable
  277. // MCUSR
  278. // EECR
  279. EERIE = 3; // EEPROM Ready Interrupt Enable
  280. EEMWE = 2; // EEPROM Master Write Enable
  281. EEWE = 1; // EEPROM Write Enable
  282. EERE = 0; // EEPROM Read Enable
  283. // TCCR0A
  284. FOC0A = 7; // Force Output Compare
  285. WGM00 = 6; // Waveform Generation Mode 0
  286. COM0A = 4; // Compare Match Output Modes
  287. WGM01 = 3; // Waveform Generation Mode 1
  288. CS0 = 0; // Clock Selects
  289. // TIMSK0
  290. OCIE0A = 1; // Timer/Counter0 Output Compare Match Interrupt Enable
  291. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  292. // TIFR0
  293. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0
  294. TOV0 = 0; // Timer/Counter0 Overflow Flag
  295. // GTCCR
  296. TSM = 7; // Timer/Counter Synchronization Mode
  297. PSR310 = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  298. // TCCR1A
  299. COM1A = 6; // Compare Output Mode 1A, bits
  300. COM1B = 4; // Compare Output Mode 1B, bits
  301. WGM1 = 0; // Waveform Generation Mode
  302. // TCCR1B
  303. ICNC1 = 7; // Input Capture 1 Noise Canceler
  304. ICES1 = 6; // Input Capture 1 Edge Select
  305. CS1 = 0; // Prescaler source of Timer/Counter 1
  306. // TCCR1C
  307. FOC1A = 7; // Force Output Compare 1A
  308. FOC1B = 6; // Force Output Compare 1B
  309. // TIMSK1
  310. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  311. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  312. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  313. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  314. // TIFR1
  315. ICF1 = 5; // Input Capture Flag 1
  316. OCF1B = 2; // Output Compare Flag 1B
  317. OCF1A = 1; // Output Compare Flag 1A
  318. TOV1 = 0; // Timer/Counter1 Overflow Flag
  319. // TCCR2A
  320. FOC2A = 7; // Force Output Compare A
  321. WGM20 = 6; // Waveform Generation Mode
  322. COM2A = 4; // Compare Output Mode bits
  323. WGM21 = 3; // Waveform Generation Mode
  324. CS2 = 0; // Clock Select bits
  325. // TIMSK2
  326. OCIE2A = 1; // Timer/Counter2 Output Compare Match Interrupt Enable
  327. TOIE2 = 0; // Timer/Counter2 Overflow Interrupt Enable
  328. // TIFR2
  329. OCF2A = 1; // Timer/Counter2 Output Compare Flag 2
  330. TOV2 = 0; // Timer/Counter2 Overflow Flag
  331. // GTCCR
  332. PSR2 = 1; // Prescaler Reset Timer/Counter2
  333. // ASSR
  334. EXCLK = 4; // Enable External Clock Interrupt
  335. AS2 = 3; // AS2: Asynchronous Timer/Counter2
  336. TCN2UB = 2; // TCN2UB: Timer/Counter2 Update Busy
  337. OCR2UB = 1; // Output Compare Register2 Update Busy
  338. TCR2UB = 0; // TCR2UB: Timer/Counter Control Register2 Update Busy
  339. // WDTCR
  340. WDCE = 4; // Watchdog Change Enable
  341. WDE = 3; // Watch Dog Enable
  342. WDP = 0; // Watch Dog Timer Prescaler bits
  343. // SPMCSR
  344. SPMIE = 7; // SPM Interrupt Enable
  345. RWWSB = 6; // Read While Write Section Busy
  346. RWWSRE = 4; // Read While Write section read enable
  347. BLBSET = 3; // Boot Lock Bit Set
  348. PGWRT = 2; // Page Write
  349. PGERS = 1; // Page Erase
  350. SPMEN = 0; // Store Program Memory Enable
  351. // LCDFRR
  352. LCDPS = 4; // LCD Prescaler Selects
  353. LCDCD = 0; // LCD Clock Dividers
  354. // LCDCRB
  355. LCDCS = 7; // LCD CLock Select
  356. LCD2B = 6; // LCD 1/2 Bias Select
  357. LCDMUX = 4; // LCD Mux Selects
  358. LCDPM = 0; // LCD Port Masks
  359. // LCDCRA
  360. LCDEN = 7; // LCD Enable
  361. LCDAB = 6; // LCD A or B waveform
  362. LCDIF = 4; // LCD Interrupt Flag
  363. LCDIE = 3; // LCD Interrupt Enable
  364. LCDBL = 0; // LCD Blanking
  365. // EICRA
  366. ISC01 = 1; // External Interrupt Sense Control 0 Bit 1
  367. ISC00 = 0; // External Interrupt Sense Control 0 Bit 0
  368. // EIMSK
  369. PCIE = 4; // Pin Change Interrupt Enables
  370. INT0 = 0; // External Interrupt Request 0 Enable
  371. // EIFR
  372. PCIF = 4; // Pin Change Interrupt Flags
  373. INTF0 = 0; // External Interrupt Flag 0
  374. implementation
  375. {$i avrcommon.inc}
  376. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  377. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 Pin Change Interrupt Request 0
  378. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 3 Pin Change Interrupt Request 1
  379. procedure TIMER2_COMP_ISR; external name 'TIMER2_COMP_ISR'; // Interrupt 4 Timer/Counter2 Compare Match
  380. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 5 Timer/Counter2 Overflow
  381. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 6 Timer/Counter1 Capture Event
  382. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 7 Timer/Counter1 Compare Match A
  383. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 8 Timer/Counter Compare Match B
  384. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 9 Timer/Counter1 Overflow
  385. procedure TIMER0_COMP_ISR; external name 'TIMER0_COMP_ISR'; // Interrupt 10 Timer/Counter0 Compare Match
  386. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 11 Timer/Counter0 Overflow
  387. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 12 SPI Serial Transfer Complete
  388. procedure USART__RX_ISR; external name 'USART__RX_ISR'; // Interrupt 13 USART, Rx Complete
  389. procedure USART__UDRE_ISR; external name 'USART__UDRE_ISR'; // Interrupt 14 USART Data register Empty
  390. procedure USART0__TX_ISR; external name 'USART0__TX_ISR'; // Interrupt 15 USART0, Tx Complete
  391. procedure USI_START_ISR; external name 'USI_START_ISR'; // Interrupt 16 USI Start Condition
  392. procedure USI_OVERFLOW_ISR; external name 'USI_OVERFLOW_ISR'; // Interrupt 17 USI Overflow
  393. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 18 Analog Comparator
  394. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 19 ADC Conversion Complete
  395. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 20 EEPROM Ready
  396. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 21 Store Program Memory Read
  397. procedure LCD_ISR; external name 'LCD_ISR'; // Interrupt 22 LCD Start of Frame
  398. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 23 Pin Change Interrupt Request 2
  399. procedure PCINT3_ISR; external name 'PCINT3_ISR'; // Interrupt 24 Pin Change Interrupt Request 3
  400. procedure _FPC_start; assembler; nostackframe;
  401. label
  402. _start;
  403. asm
  404. .init
  405. .globl _start
  406. jmp _start
  407. jmp INT0_ISR
  408. jmp PCINT0_ISR
  409. jmp PCINT1_ISR
  410. jmp TIMER2_COMP_ISR
  411. jmp TIMER2_OVF_ISR
  412. jmp TIMER1_CAPT_ISR
  413. jmp TIMER1_COMPA_ISR
  414. jmp TIMER1_COMPB_ISR
  415. jmp TIMER1_OVF_ISR
  416. jmp TIMER0_COMP_ISR
  417. jmp TIMER0_OVF_ISR
  418. jmp SPI__STC_ISR
  419. jmp USART__RX_ISR
  420. jmp USART__UDRE_ISR
  421. jmp USART0__TX_ISR
  422. jmp USI_START_ISR
  423. jmp USI_OVERFLOW_ISR
  424. jmp ANALOG_COMP_ISR
  425. jmp ADC_ISR
  426. jmp EE_READY_ISR
  427. jmp SPM_READY_ISR
  428. jmp LCD_ISR
  429. jmp PCINT2_ISR
  430. jmp PCINT3_ISR
  431. {$i start.inc}
  432. .weak INT0_ISR
  433. .weak PCINT0_ISR
  434. .weak PCINT1_ISR
  435. .weak TIMER2_COMP_ISR
  436. .weak TIMER2_OVF_ISR
  437. .weak TIMER1_CAPT_ISR
  438. .weak TIMER1_COMPA_ISR
  439. .weak TIMER1_COMPB_ISR
  440. .weak TIMER1_OVF_ISR
  441. .weak TIMER0_COMP_ISR
  442. .weak TIMER0_OVF_ISR
  443. .weak SPI__STC_ISR
  444. .weak USART__RX_ISR
  445. .weak USART__UDRE_ISR
  446. .weak USART0__TX_ISR
  447. .weak USI_START_ISR
  448. .weak USI_OVERFLOW_ISR
  449. .weak ANALOG_COMP_ISR
  450. .weak ADC_ISR
  451. .weak EE_READY_ISR
  452. .weak SPM_READY_ISR
  453. .weak LCD_ISR
  454. .weak PCINT2_ISR
  455. .weak PCINT3_ISR
  456. .set INT0_ISR, Default_IRQ_handler
  457. .set PCINT0_ISR, Default_IRQ_handler
  458. .set PCINT1_ISR, Default_IRQ_handler
  459. .set TIMER2_COMP_ISR, Default_IRQ_handler
  460. .set TIMER2_OVF_ISR, Default_IRQ_handler
  461. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  462. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  463. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  464. .set TIMER1_OVF_ISR, Default_IRQ_handler
  465. .set TIMER0_COMP_ISR, Default_IRQ_handler
  466. .set TIMER0_OVF_ISR, Default_IRQ_handler
  467. .set SPI__STC_ISR, Default_IRQ_handler
  468. .set USART__RX_ISR, Default_IRQ_handler
  469. .set USART__UDRE_ISR, Default_IRQ_handler
  470. .set USART0__TX_ISR, Default_IRQ_handler
  471. .set USI_START_ISR, Default_IRQ_handler
  472. .set USI_OVERFLOW_ISR, Default_IRQ_handler
  473. .set ANALOG_COMP_ISR, Default_IRQ_handler
  474. .set ADC_ISR, Default_IRQ_handler
  475. .set EE_READY_ISR, Default_IRQ_handler
  476. .set SPM_READY_ISR, Default_IRQ_handler
  477. .set LCD_ISR, Default_IRQ_handler
  478. .set PCINT2_ISR, Default_IRQ_handler
  479. .set PCINT3_ISR, Default_IRQ_handler
  480. end;
  481. end.