atmega8a.pp 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. unit ATmega8A;
  2. {$goto on}
  3. interface
  4. var
  5. // ANALOG_COMPARATOR
  6. SFIOR : byte absolute $00+$50; // Special Function IO Register
  7. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  8. // SPI
  9. SPDR : byte absolute $00+$2F; // SPI Data Register
  10. SPSR : byte absolute $00+$2E; // SPI Status Register
  11. SPCR : byte absolute $00+$2D; // SPI Control Register
  12. // EXTERNAL_INTERRUPT
  13. GICR : byte absolute $00+$5B; // General Interrupt Control Register
  14. GIFR : byte absolute $00+$5A; // General Interrupt Flag Register
  15. MCUCR : byte absolute $00+$55; // MCU Control Register
  16. // TIMER_COUNTER_0
  17. TIMSK : byte absolute $00+$59; // Timer/Counter Interrupt Mask Register
  18. TIFR : byte absolute $00+$58; // Timer/Counter Interrupt Flag register
  19. TCCR0 : byte absolute $00+$53; // Timer/Counter0 Control Register
  20. TCNT0 : byte absolute $00+$52; // Timer Counter 0
  21. // TIMER_COUNTER_1
  22. TCCR1A : byte absolute $00+$4F; // Timer/Counter1 Control Register A
  23. TCCR1B : byte absolute $00+$4E; // Timer/Counter1 Control Register B
  24. TCNT1 : word absolute $00+$4C; // Timer/Counter1 Bytes
  25. TCNT1L : byte absolute $00+$4C; // Timer/Counter1 Bytes
  26. TCNT1H : byte absolute $00+$4C+1; // Timer/Counter1 Bytes
  27. OCR1A : word absolute $00+$4A; // Timer/Counter1 Output Compare Register Bytes
  28. OCR1AL : byte absolute $00+$4A; // Timer/Counter1 Output Compare Register Bytes
  29. OCR1AH : byte absolute $00+$4A+1; // Timer/Counter1 Output Compare Register Bytes
  30. OCR1B : word absolute $00+$48; // Timer/Counter1 Output Compare Register Bytes
  31. OCR1BL : byte absolute $00+$48; // Timer/Counter1 Output Compare Register Bytes
  32. OCR1BH : byte absolute $00+$48+1; // Timer/Counter1 Output Compare Register Bytes
  33. ICR1 : word absolute $00+$46; // Timer/Counter1 Input Capture Register Bytes
  34. ICR1L : byte absolute $00+$46; // Timer/Counter1 Input Capture Register Bytes
  35. ICR1H : byte absolute $00+$46+1; // Timer/Counter1 Input Capture Register Bytes
  36. // TIMER_COUNTER_2
  37. TCCR2 : byte absolute $00+$45; // Timer/Counter2 Control Register
  38. TCNT2 : byte absolute $00+$44; // Timer/Counter2
  39. OCR2 : byte absolute $00+$43; // Timer/Counter2 Output Compare Register
  40. ASSR : byte absolute $00+$42; // Asynchronous Status Register
  41. // USART
  42. UDR : byte absolute $00+$2C; // USART I/O Data Register
  43. UCSRA : byte absolute $00+$2B; // USART Control and Status Register A
  44. UCSRB : byte absolute $00+$2A; // USART Control and Status Register B
  45. UCSRC : byte absolute $00+$40; // USART Control and Status Register C
  46. UBRRH : byte absolute $00+$40; // USART Baud Rate Register Hight Byte
  47. UBRRL : byte absolute $00+$29; // USART Baud Rate Register Low Byte
  48. // TWI
  49. TWBR : byte absolute $00+$20; // TWI Bit Rate register
  50. TWCR : byte absolute $00+$56; // TWI Control Register
  51. TWSR : byte absolute $00+$21; // TWI Status Register
  52. TWDR : byte absolute $00+$23; // TWI Data register
  53. TWAR : byte absolute $00+$22; // TWI (Slave) Address register
  54. // WATCHDOG
  55. WDTCR : byte absolute $00+$41; // Watchdog Timer Control Register
  56. // PORTB
  57. PORTB : byte absolute $00+$38; // Port B Data Register
  58. DDRB : byte absolute $00+$37; // Port B Data Direction Register
  59. PINB : byte absolute $00+$36; // Port B Input Pins
  60. // PORTC
  61. PORTC : byte absolute $00+$35; // Port C Data Register
  62. DDRC : byte absolute $00+$34; // Port C Data Direction Register
  63. PINC : byte absolute $00+$33; // Port C Input Pins
  64. // PORTD
  65. PORTD : byte absolute $00+$32; // Port D Data Register
  66. DDRD : byte absolute $00+$31; // Port D Data Direction Register
  67. PIND : byte absolute $00+$30; // Port D Input Pins
  68. // EEPROM
  69. EEAR : word absolute $00+$3E; // EEPROM Address Register Bytes
  70. EEARL : byte absolute $00+$3E; // EEPROM Address Register Bytes
  71. EEARH : byte absolute $00+$3E+1; // EEPROM Address Register Bytes
  72. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  73. EECR : byte absolute $00+$3C; // EEPROM Control Register
  74. // CPU
  75. SREG : byte absolute $00+$5F; // Status Register
  76. SP : word absolute $00+$5D; // Stack Pointer
  77. SPL : byte absolute $00+$5D; // Stack Pointer
  78. SPH : byte absolute $00+$5D+1; // Stack Pointer
  79. MCUCSR : byte absolute $00+$54; // MCU Control And Status Register
  80. OSCCAL : byte absolute $00+$51; // Oscillator Calibration Value
  81. SPMCR : byte absolute $00+$57; // Store Program Memory Control Register
  82. // AD_CONVERTER
  83. ADMUX : byte absolute $00+$27; // The ADC multiplexer Selection Register
  84. ADCSRA : byte absolute $00+$26; // The ADC Control and Status register
  85. ADC : word absolute $00+$24; // ADC Data Register Bytes
  86. ADCL : byte absolute $00+$24; // ADC Data Register Bytes
  87. ADCH : byte absolute $00+$24+1; // ADC Data Register Bytes
  88. const
  89. // SFIOR
  90. ACME = 3; // Analog Comparator Multiplexer Enable
  91. // ACSR
  92. ACD = 7; // Analog Comparator Disable
  93. ACBG = 6; // Analog Comparator Bandgap Select
  94. ACO = 5; // Analog Compare Output
  95. ACI = 4; // Analog Comparator Interrupt Flag
  96. ACIE = 3; // Analog Comparator Interrupt Enable
  97. ACIC = 2; // Analog Comparator Input Capture Enable
  98. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  99. // SPSR
  100. SPIF = 7; // SPI Interrupt Flag
  101. WCOL = 6; // Write Collision Flag
  102. SPI2X = 0; // Double SPI Speed Bit
  103. // SPCR
  104. SPIE = 7; // SPI Interrupt Enable
  105. SPE = 6; // SPI Enable
  106. DORD = 5; // Data Order
  107. MSTR = 4; // Master/Slave Select
  108. CPOL = 3; // Clock polarity
  109. CPHA = 2; // Clock Phase
  110. SPR = 0; // SPI Clock Rate Selects
  111. // GICR
  112. INT = 6; // External Interrupt Request 1 Enable
  113. IVSEL = 1; // Interrupt Vector Select
  114. IVCE = 0; // Interrupt Vector Change Enable
  115. // GIFR
  116. INTF = 6; // External Interrupt Flags
  117. // MCUCR
  118. ISC1 = 2; // Interrupt Sense Control 1 Bits
  119. ISC0 = 0; // Interrupt Sense Control 0 Bits
  120. // TIMSK
  121. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  122. // TIFR
  123. TOV0 = 0; // Timer/Counter0 Overflow Flag
  124. // TCCR0
  125. CS02 = 2; // Clock Select0 bit 2
  126. CS01 = 1; // Clock Select0 bit 1
  127. CS00 = 0; // Clock Select0 bit 0
  128. // TIMSK
  129. TICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  130. OCIE1A = 4; // Timer/Counter1 Output CompareA Match Interrupt Enable
  131. OCIE1B = 3; // Timer/Counter1 Output CompareB Match Interrupt Enable
  132. TOIE1 = 2; // Timer/Counter1 Overflow Interrupt Enable
  133. // TIFR
  134. ICF1 = 5; // Input Capture Flag 1
  135. OCF1A = 4; // Output Compare Flag 1A
  136. OCF1B = 3; // Output Compare Flag 1B
  137. TOV1 = 2; // Timer/Counter1 Overflow Flag
  138. // TCCR1A
  139. COM1A = 6; // Compare Output Mode 1A, bits
  140. COM1B = 4; // Compare Output Mode 1B, bits
  141. FOC1A = 3; // Force Output Compare 1A
  142. FOC1B = 2; // Force Output Compare 1B
  143. WGM1 = 0; // Waveform Generation Mode
  144. // TCCR1B
  145. ICNC1 = 7; // Input Capture 1 Noise Canceler
  146. ICES1 = 6; // Input Capture 1 Edge Select
  147. CS1 = 0; // Prescaler source of Timer/Counter 1
  148. // TIMSK
  149. OCIE2 = 7; // Timer/Counter2 Output Compare Match Interrupt Enable
  150. TOIE2 = 6; // Timer/Counter2 Overflow Interrupt Enable
  151. // TIFR
  152. OCF2 = 7; // Output Compare Flag 2
  153. TOV2 = 6; // Timer/Counter2 Overflow Flag
  154. // TCCR2
  155. FOC2 = 7; // Force Output Compare
  156. WGM20 = 6; // Waveform Genration Mode
  157. COM2 = 4; // Compare Output Mode bits
  158. WGM21 = 3; // Waveform Generation Mode
  159. CS2 = 0; // Clock Select bits
  160. // ASSR
  161. AS2 = 3; // Asynchronous Timer/counter2
  162. TCN2UB = 2; // Timer/Counter2 Update Busy
  163. OCR2UB = 1; // Output Compare Register2 Update Busy
  164. TCR2UB = 0; // Timer/counter Control Register2 Update Busy
  165. // SFIOR
  166. PSR2 = 1; // Prescaler Reset Timer/Counter2
  167. // UCSRA
  168. RXC = 7; // USART Receive Complete
  169. TXC = 6; // USART Transmitt Complete
  170. UDRE = 5; // USART Data Register Empty
  171. FE = 4; // Framing Error
  172. DOR = 3; // Data overRun
  173. UPE = 2; // Parity Error
  174. U2X = 1; // Double the USART transmission speed
  175. MPCM = 0; // Multi-processor Communication Mode
  176. // UCSRB
  177. RXCIE = 7; // RX Complete Interrupt Enable
  178. TXCIE = 6; // TX Complete Interrupt Enable
  179. UDRIE = 5; // USART Data register Empty Interrupt Enable
  180. RXEN = 4; // Receiver Enable
  181. TXEN = 3; // Transmitter Enable
  182. UCSZ2 = 2; // Character Size
  183. RXB8 = 1; // Receive Data Bit 8
  184. TXB8 = 0; // Transmit Data Bit 8
  185. // UCSRC
  186. URSEL = 7; // Register Select
  187. UMSEL = 6; // USART Mode Select
  188. UPM = 4; // Parity Mode Bits
  189. USBS = 3; // Stop Bit Select
  190. UCSZ = 1; // Character Size
  191. UCPOL = 0; // Clock Polarity
  192. // TWCR
  193. TWINT = 7; // TWI Interrupt Flag
  194. TWEA = 6; // TWI Enable Acknowledge Bit
  195. TWSTA = 5; // TWI Start Condition Bit
  196. TWSTO = 4; // TWI Stop Condition Bit
  197. TWWC = 3; // TWI Write Collition Flag
  198. TWEN = 2; // TWI Enable Bit
  199. TWIE = 0; // TWI Interrupt Enable
  200. // TWSR
  201. TWS = 3; // TWI Status
  202. TWPS = 0; // TWI Prescaler
  203. // TWAR
  204. TWA = 1; // TWI (Slave) Address register Bits
  205. TWGCE = 0; // TWI General Call Recognition Enable Bit
  206. // WDTCR
  207. WDCE = 4; // Watchdog Change Enable
  208. WDE = 3; // Watch Dog Enable
  209. WDP = 0; // Watch Dog Timer Prescaler bits
  210. // EECR
  211. EERIE = 3; // EEPROM Ready Interrupt Enable
  212. EEMWE = 2; // EEPROM Master Write Enable
  213. EEWE = 1; // EEPROM Write Enable
  214. EERE = 0; // EEPROM Read Enable
  215. // SREG
  216. I = 7; // Global Interrupt Enable
  217. T = 6; // Bit Copy Storage
  218. H = 5; // Half Carry Flag
  219. S = 4; // Sign Bit
  220. V = 3; // Two's Complement Overflow Flag
  221. N = 2; // Negative Flag
  222. Z = 1; // Zero Flag
  223. C = 0; // Carry Flag
  224. // MCUCR
  225. SE = 7; // Sleep Enable
  226. SM = 4; // Sleep Mode Select
  227. // MCUCSR
  228. WDRF = 3; // Watchdog Reset Flag
  229. BORF = 2; // Brown-out Reset Flag
  230. EXTRF = 1; // External Reset Flag
  231. PORF = 0; // Power-on reset flag
  232. // SPMCR
  233. SPMIE = 7; // SPM Interrupt Enable
  234. RWWSB = 6; // Read-While-Write Section Busy
  235. RWWSRE = 4; // Read-While-Write Section Read Enable
  236. BLBSET = 3; // Boot Lock Bit Set
  237. PGWRT = 2; // Page Write
  238. PGERS = 1; // Page Erase
  239. SPMEN = 0; // Store Program Memory Enable
  240. // SFIOR
  241. ADHSM = 4; // ADC High Speed Mode
  242. PUD = 2; // Pull-up Disable
  243. PSR10 = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  244. // ADMUX
  245. REFS = 6; // Reference Selection Bits
  246. ADLAR = 5; // Left Adjust Result
  247. MUX = 0; // Analog Channel and Gain Selection Bits
  248. // ADCSRA
  249. ADEN = 7; // ADC Enable
  250. ADSC = 6; // ADC Start Conversion
  251. ADFR = 5; // ADC Free Running Select
  252. ADIF = 4; // ADC Interrupt Flag
  253. ADIE = 3; // ADC Interrupt Enable
  254. ADPS = 0; // ADC Prescaler Select Bits
  255. implementation
  256. {$define RELBRANCHES}
  257. {$i avrcommon.inc}
  258. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  259. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  260. procedure TIMER2_COMP_ISR; external name 'TIMER2_COMP_ISR'; // Interrupt 3 Timer/Counter2 Compare Match
  261. procedure TIMER2_OVF_ISR; external name 'TIMER2_OVF_ISR'; // Interrupt 4 Timer/Counter2 Overflow
  262. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 5 Timer/Counter1 Capture Event
  263. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 6 Timer/Counter1 Compare Match A
  264. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 7 Timer/Counter1 Compare Match B
  265. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 8 Timer/Counter1 Overflow
  266. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 9 Timer/Counter0 Overflow
  267. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 10 Serial Transfer Complete
  268. procedure USART__RXC_ISR; external name 'USART__RXC_ISR'; // Interrupt 11 USART, Rx Complete
  269. procedure USART__UDRE_ISR; external name 'USART__UDRE_ISR'; // Interrupt 12 USART Data Register Empty
  270. procedure USART__TXC_ISR; external name 'USART__TXC_ISR'; // Interrupt 13 USART, Tx Complete
  271. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 14 ADC Conversion Complete
  272. procedure EE_RDY_ISR; external name 'EE_RDY_ISR'; // Interrupt 15 EEPROM Ready
  273. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 16 Analog Comparator
  274. procedure TWI_ISR; external name 'TWI_ISR'; // Interrupt 17 2-wire Serial Interface
  275. procedure SPM_RDY_ISR; external name 'SPM_RDY_ISR'; // Interrupt 18 Store Program Memory Ready
  276. procedure _FPC_start; assembler; nostackframe;
  277. label
  278. _start;
  279. asm
  280. .init
  281. .globl _start
  282. rjmp _start
  283. rjmp INT0_ISR
  284. rjmp INT1_ISR
  285. rjmp TIMER2_COMP_ISR
  286. rjmp TIMER2_OVF_ISR
  287. rjmp TIMER1_CAPT_ISR
  288. rjmp TIMER1_COMPA_ISR
  289. rjmp TIMER1_COMPB_ISR
  290. rjmp TIMER1_OVF_ISR
  291. rjmp TIMER0_OVF_ISR
  292. rjmp SPI__STC_ISR
  293. rjmp USART__RXC_ISR
  294. rjmp USART__UDRE_ISR
  295. rjmp USART__TXC_ISR
  296. rjmp ADC_ISR
  297. rjmp EE_RDY_ISR
  298. rjmp ANA_COMP_ISR
  299. rjmp TWI_ISR
  300. rjmp SPM_RDY_ISR
  301. {$i start.inc}
  302. .weak INT0_ISR
  303. .weak INT1_ISR
  304. .weak TIMER2_COMP_ISR
  305. .weak TIMER2_OVF_ISR
  306. .weak TIMER1_CAPT_ISR
  307. .weak TIMER1_COMPA_ISR
  308. .weak TIMER1_COMPB_ISR
  309. .weak TIMER1_OVF_ISR
  310. .weak TIMER0_OVF_ISR
  311. .weak SPI__STC_ISR
  312. .weak USART__RXC_ISR
  313. .weak USART__UDRE_ISR
  314. .weak USART__TXC_ISR
  315. .weak ADC_ISR
  316. .weak EE_RDY_ISR
  317. .weak ANA_COMP_ISR
  318. .weak TWI_ISR
  319. .weak SPM_RDY_ISR
  320. .set INT0_ISR, Default_IRQ_handler
  321. .set INT1_ISR, Default_IRQ_handler
  322. .set TIMER2_COMP_ISR, Default_IRQ_handler
  323. .set TIMER2_OVF_ISR, Default_IRQ_handler
  324. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  325. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  326. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  327. .set TIMER1_OVF_ISR, Default_IRQ_handler
  328. .set TIMER0_OVF_ISR, Default_IRQ_handler
  329. .set SPI__STC_ISR, Default_IRQ_handler
  330. .set USART__RXC_ISR, Default_IRQ_handler
  331. .set USART__UDRE_ISR, Default_IRQ_handler
  332. .set USART__TXC_ISR, Default_IRQ_handler
  333. .set ADC_ISR, Default_IRQ_handler
  334. .set EE_RDY_ISR, Default_IRQ_handler
  335. .set ANA_COMP_ISR, Default_IRQ_handler
  336. .set TWI_ISR, Default_IRQ_handler
  337. .set SPM_RDY_ISR, Default_IRQ_handler
  338. end;
  339. end.