2
0

atmega8hva.pp 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413
  1. unit ATmega8HVA;
  2. {$goto on}
  3. interface
  4. var
  5. PINA: byte absolute $20; // Port A Input Pins
  6. DDRA: byte absolute $21; // Port A Data Direction Register
  7. PORTA: byte absolute $22; // Port A Data Register
  8. PINB: byte absolute $23; // Input Pins, Port B
  9. DDRB: byte absolute $24; // Data Direction Register, Port B
  10. PORTB: byte absolute $25; // Data Register, Port B
  11. PINC: byte absolute $26; // Port C Input Pins
  12. PORTC: byte absolute $28; // Port C Data Register
  13. TIFR0: byte absolute $35; // Timer/Counter Interrupt Flag register
  14. TIFR1: byte absolute $36; // Timer/Counter Interrupt Flag register
  15. OSICSR: byte absolute $37; // Oscillator Sampling Interface Control and Status Register
  16. EIFR: byte absolute $3C; // External Interrupt Flag Register
  17. EIMSK: byte absolute $3D; // External Interrupt Mask Register
  18. GPIOR0: byte absolute $3E; // General Purpose IO Register 0
  19. EECR: byte absolute $3F; // EEPROM Control Register
  20. EEDR: byte absolute $40; // EEPROM Data Register
  21. EEAR: byte absolute $41; // EEPROM Read/Write Access
  22. GTCCR: byte absolute $43; // General Timer/Counter Control Register
  23. TCCR0A: byte absolute $44; // Timer/Counter0 Control Register
  24. TCCR0B: byte absolute $45; // Timer/Counter0 Control Register
  25. TCNT0: word absolute $46; // Timer Counter 0 Bytes
  26. TCNT0L: byte absolute $46; // Timer Counter 0 Bytes
  27. TCNT0H: byte absolute $47; // Timer Counter 0 Bytes;
  28. OCR0A: byte absolute $48; // Output compare Register A
  29. OCR0B: byte absolute $49; // Output compare Register B
  30. GPIOR1: byte absolute $4A; // General Purpose IO Register 1
  31. GPIOR2: byte absolute $4B; // General Purpose IO Register 2
  32. SPCR: byte absolute $4C; // SPI Control Register
  33. SPSR: byte absolute $4D; // SPI Status Register
  34. SPDR: byte absolute $4E; // SPI Data Register
  35. SMCR: byte absolute $53; // Sleep Mode Control Register
  36. MCUSR: byte absolute $54; // MCU Status Register
  37. MCUCR: byte absolute $55; // MCU Control Register
  38. SPMCSR: byte absolute $57; // Store Program Memory Control and Status Register
  39. SP: word absolute $5D; // Stack Pointer
  40. SPL: byte absolute $5D; // Stack Pointer
  41. SPH: byte absolute $5E; // Stack Pointer ;
  42. SREG: byte absolute $5F; // Status Register
  43. WDTCSR: byte absolute $60; // Watchdog Timer Control Register
  44. CLKPR: byte absolute $61; // Clock Prescale Register
  45. PRR0: byte absolute $64; // Power Reduction Register 0
  46. FOSCCAL: byte absolute $66; // Fast Oscillator Calibration Value
  47. EICRA: byte absolute $69; // External Interrupt Control Register
  48. TIMSK0: byte absolute $6E; // Timer/Counter Interrupt Mask Register
  49. TIMSK1: byte absolute $6F; // Timer/Counter Interrupt Mask Register
  50. VADC: word absolute $78; // VADC Data Register Bytes
  51. VADCL: byte absolute $78; // VADC Data Register Bytes
  52. VADCH: byte absolute $79; // VADC Data Register Bytes;
  53. VADCSR: byte absolute $7A; // The VADC Control and Status register
  54. VADMUX: byte absolute $7C; // The VADC multiplexer Selection Register
  55. DIDR0: byte absolute $7E; // Digital Input Disable Register
  56. TCCR1A: byte absolute $80; // Timer/Counter 1 Control Register A
  57. TCCR1B: byte absolute $81; // Timer/Counter1 Control Register B
  58. TCNT1: word absolute $84; // Timer Counter 1 Bytes
  59. TCNT1L: byte absolute $84; // Timer Counter 1 Bytes
  60. TCNT1H: byte absolute $85; // Timer Counter 1 Bytes;
  61. OCR1A: byte absolute $88; // Output Compare Register 1A
  62. OCR1B: byte absolute $89; // Output Compare Register B
  63. ROCR: byte absolute $C8; // Regulator Operating Condition Register
  64. BGCCR: byte absolute $D0; // Bandgap Calibration Register
  65. BGCRR: byte absolute $D1; // Bandgap Calibration of Resistor Ladder
  66. CADAC0: byte absolute $E0; // ADC Accumulate Current
  67. CADAC1: byte absolute $E1; // ADC Accumulate Current
  68. CADAC2: byte absolute $E2; // ADC Accumulate Current
  69. CADAC3: byte absolute $E3; // ADC Accumulate Current
  70. CADCSRA: byte absolute $E4; // CC-ADC Control and Status Register A
  71. CADCSRB: byte absolute $E5; // CC-ADC Control and Status Register B
  72. CADRC: byte absolute $E6; // CC-ADC Regular Current
  73. CADIC: word absolute $E8; // CC-ADC Instantaneous Current
  74. CADICL: byte absolute $E8; // CC-ADC Instantaneous Current
  75. CADICH: byte absolute $E9; // CC-ADC Instantaneous Current;
  76. FCSR: byte absolute $F0; // FET Control and Status Register
  77. BPIMSK: byte absolute $F2; // Battery Protection Interrupt Mask Register
  78. BPIFR: byte absolute $F3; // Battery Protection Interrupt Flag Register
  79. BPSCD: byte absolute $F5; // Battery Protection Short-Circuit Detection Level Register
  80. BPDOCD: byte absolute $F6; // Battery Protection Discharge-Over-current Detection Level Register
  81. BPCOCD: byte absolute $F7; // Battery Protection Charge-Over-current Detection Level Register
  82. BPDHCD: byte absolute $F8; // Battery Protection Discharge-High-current Detection Level Register
  83. BPCHCD: byte absolute $F9; // Battery Protection Charge-High-current Detection Level Register
  84. BPSCTR: byte absolute $FA; // Battery Protection Short-current Timing Register
  85. BPOCTR: byte absolute $FB; // Battery Protection Over-current Timing Register
  86. BPHCTR: byte absolute $FC; // Battery Protection Short-current Timing Register
  87. BPCR: byte absolute $FD; // Battery Protection Control Register
  88. BPPLR: byte absolute $FE; // Battery Protection Parameter Lock Register
  89. const
  90. // Port A Data Register
  91. PA0 = $00;
  92. PA1 = $01;
  93. // Data Register, Port B
  94. PB0 = $00;
  95. PB1 = $01;
  96. PB2 = $02;
  97. PB3 = $03;
  98. // Port C Data Register
  99. PC0 = $00;
  100. // Timer/Counter Interrupt Flag register
  101. TOV0 = $00;
  102. OCF0A = $01;
  103. OCF0B = $02;
  104. ICF0 = $03;
  105. // Timer/Counter Interrupt Flag register
  106. TOV1 = $00;
  107. OCF1A = $01;
  108. OCF1B = $02;
  109. ICF1 = $03;
  110. // Oscillator Sampling Interface Control and Status Register
  111. OSIEN = $00;
  112. OSIST = $01;
  113. OSISEL0 = $04;
  114. // External Interrupt Flag Register
  115. INTF0 = $00; // External Interrupt Flags
  116. INTF1 = $01; // External Interrupt Flags
  117. INTF2 = $02; // External Interrupt Flags
  118. // External Interrupt Mask Register
  119. INT0 = $00; // External Interrupt Request 2 Enable
  120. INT1 = $01; // External Interrupt Request 2 Enable
  121. INT2 = $02; // External Interrupt Request 2 Enable
  122. // EEPROM Control Register
  123. EERE = $00;
  124. EEPE = $01;
  125. EEMPE = $02;
  126. EERIE = $03;
  127. EEPM0 = $04;
  128. EEPM1 = $05;
  129. // General Timer/Counter Control Register
  130. PSRSYNC = $00;
  131. TSM = $07;
  132. // Timer/Counter0 Control Register
  133. WGM00 = $00;
  134. ICS0 = $03;
  135. ICES0 = $04;
  136. ICNC0 = $05;
  137. ICEN0 = $06;
  138. TCW0 = $07;
  139. // Timer/Counter0 Control Register
  140. CS00 = $00;
  141. CS01 = $01;
  142. CS02 = $02;
  143. // SPI Control Register
  144. SPR0 = $00; // SPI Clock Rate Selects
  145. SPR1 = $01; // SPI Clock Rate Selects
  146. CPHA = $02;
  147. CPOL = $03;
  148. MSTR = $04;
  149. DORD = $05;
  150. SPE = $06;
  151. SPIE = $07;
  152. // SPI Status Register
  153. SPI2X = $00;
  154. WCOL = $06;
  155. SPIF = $07;
  156. // Sleep Mode Control Register
  157. SE = $00;
  158. SM0 = $01; // Sleep Mode Select bits
  159. SM1 = $02; // Sleep Mode Select bits
  160. SM2 = $03; // Sleep Mode Select bits
  161. // MCU Status Register
  162. PORF = $00;
  163. EXTRF = $01;
  164. BODRF = $02;
  165. WDRF = $03;
  166. OCDRF = $04;
  167. // MCU Control Register
  168. PUD = $04;
  169. CKOE = $05;
  170. // Store Program Memory Control and Status Register
  171. SPMEN = $00;
  172. PGERS = $01;
  173. PGWRT = $02;
  174. RFLB = $03;
  175. CTPB = $04;
  176. SIGRD = $05;
  177. // Status Register
  178. C = $00;
  179. Z = $01;
  180. N = $02;
  181. V = $03;
  182. S = $04;
  183. H = $05;
  184. T = $06;
  185. I = $07;
  186. // Watchdog Timer Control Register
  187. WDE = $03;
  188. WDCE = $04;
  189. WDP0 = $00; // Watchdog Timer Prescaler Bits
  190. WDP1 = $01; // Watchdog Timer Prescaler Bits
  191. WDP2 = $02; // Watchdog Timer Prescaler Bits
  192. WDP3 = $05; // Watchdog Timer Prescaler Bits
  193. WDIE = $06;
  194. WDIF = $07;
  195. // Clock Prescale Register
  196. CLKPS0 = $00; // Clock Prescaler Select Bits
  197. CLKPS1 = $01; // Clock Prescaler Select Bits
  198. CLKPCE = $07;
  199. // Power Reduction Register 0
  200. PRVADC = $00;
  201. PRTIM0 = $01;
  202. PRTIM1 = $02;
  203. PRSPI = $03;
  204. PRVRM = $05;
  205. // External Interrupt Control Register
  206. ISC00 = $00; // External Interrupt Sense Control 0 Bits
  207. ISC01 = $01; // External Interrupt Sense Control 0 Bits
  208. ISC10 = $02; // External Interrupt Sense Control 1 Bits
  209. ISC11 = $03; // External Interrupt Sense Control 1 Bits
  210. ISC20 = $04; // External Interrupt Sense Control 2 Bits
  211. ISC21 = $05; // External Interrupt Sense Control 2 Bits
  212. // Timer/Counter Interrupt Mask Register
  213. TOIE0 = $00;
  214. OCIE0A = $01;
  215. OCIE0B = $02;
  216. ICIE0 = $03;
  217. // Timer/Counter Interrupt Mask Register
  218. TOIE1 = $00;
  219. OCIE1A = $01;
  220. OCIE1B = $02;
  221. ICIE1 = $03;
  222. // The VADC Control and Status register
  223. VADCCIE = $00;
  224. VADCCIF = $01;
  225. VADSC = $02;
  226. VADEN = $03;
  227. // The VADC multiplexer Selection Register
  228. VADMUX0 = $00; // Analog Channel and Gain Selection Bits
  229. VADMUX1 = $01; // Analog Channel and Gain Selection Bits
  230. VADMUX2 = $02; // Analog Channel and Gain Selection Bits
  231. VADMUX3 = $03; // Analog Channel and Gain Selection Bits
  232. // Digital Input Disable Register
  233. PA0DID = $00;
  234. PA1DID = $01;
  235. // Timer/Counter 1 Control Register A
  236. WGM10 = $00;
  237. ICS1 = $03;
  238. ICES1 = $04;
  239. ICNC1 = $05;
  240. ICEN1 = $06;
  241. TCW1 = $07;
  242. // Timer/Counter1 Control Register B
  243. CS10 = $00; // Clock Select1 bis
  244. CS11 = $01; // Clock Select1 bis
  245. CS12 = $02; // Clock Select1 bis
  246. // Regulator Operating Condition Register
  247. ROCWIE = $00;
  248. ROCWIF = $01;
  249. ROCS = $07;
  250. // Bandgap Calibration Register
  251. BGCC0 = $00; // BG Calibration of PTAT Current Bits
  252. BGCC1 = $01; // BG Calibration of PTAT Current Bits
  253. BGCC2 = $02; // BG Calibration of PTAT Current Bits
  254. BGCC3 = $03; // BG Calibration of PTAT Current Bits
  255. BGCC4 = $04; // BG Calibration of PTAT Current Bits
  256. BGCC5 = $05; // BG Calibration of PTAT Current Bits
  257. BGD = $07;
  258. // Bandgap Calibration of Resistor Ladder
  259. BGCR0 = $00; // Bandgap calibration bits
  260. BGCR1 = $01; // Bandgap calibration bits
  261. BGCR2 = $02; // Bandgap calibration bits
  262. BGCR3 = $03; // Bandgap calibration bits
  263. BGCR4 = $04; // Bandgap calibration bits
  264. BGCR5 = $05; // Bandgap calibration bits
  265. BGCR6 = $06; // Bandgap calibration bits
  266. BGCR7 = $07; // Bandgap calibration bits
  267. // CC-ADC Control and Status Register A
  268. CADSE = $00;
  269. CADSI0 = $01; // The CADSI bits determine the current sampling interval for the Regular Current detection in Power-down mode. The actual settings remain to be determined.
  270. CADSI1 = $02; // The CADSI bits determine the current sampling interval for the Regular Current detection in Power-down mode. The actual settings remain to be determined.
  271. CADAS0 = $03; // CC_ADC Accumulate Current Select Bits
  272. CADAS1 = $04; // CC_ADC Accumulate Current Select Bits
  273. CADUB = $05;
  274. CADPOL = $06;
  275. CADEN = $07;
  276. // CC-ADC Control and Status Register B
  277. CADICIF = $00;
  278. CADRCIF = $01;
  279. CADACIF = $02;
  280. CADICIE = $04;
  281. CADRCIE = $05;
  282. CADACIE = $06;
  283. // FET Control and Status Register
  284. CFE = $00;
  285. DFE = $01;
  286. CPS = $02;
  287. DUVRD = $03;
  288. // Battery Protection Interrupt Mask Register
  289. CHCIE = $00;
  290. DHCIE = $01;
  291. COCIE = $02;
  292. DOCIE = $03;
  293. SCIE = $04;
  294. // Battery Protection Interrupt Flag Register
  295. CHCIF = $00;
  296. DHCIF = $01;
  297. COCIF = $02;
  298. DOCIF = $03;
  299. SCIF = $04;
  300. // Battery Protection Control Register
  301. CHCD = $00;
  302. DHCD = $01;
  303. COCD = $02;
  304. DOCD = $03;
  305. SCD = $04;
  306. // Battery Protection Parameter Lock Register
  307. BPPL = $00;
  308. BPPLE = $01;
  309. implementation
  310. {$define RELBRANCHES}
  311. {$i avrcommon.inc}
  312. procedure BPINT_ISR; external name 'BPINT_ISR'; // Interrupt 1 Battery Protection Interrupt
  313. procedure VREGMON_ISR; external name 'VREGMON_ISR'; // Interrupt 2 Voltage regulator monitor interrupt
  314. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 3 External Interrupt Request 0
  315. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 4 External Interrupt Request 1
  316. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 5 External Interrupt Request 2
  317. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 6 Watchdog Timeout Interrupt
  318. procedure TIMER1_IC_ISR; external name 'TIMER1_IC_ISR'; // Interrupt 7 Timer 1 Input capture
  319. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 8 Timer 1 Compare Match A
  320. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 9 Timer 1 Compare Match B
  321. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 10 Timer 1 overflow
  322. procedure TIMER0_IC_ISR; external name 'TIMER0_IC_ISR'; // Interrupt 11 Timer 0 Input Capture
  323. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 12 Timer 0 Comapre Match A
  324. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 13 Timer 0 Compare Match B
  325. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 14 Timer 0 Overflow
  326. procedure SPI_STC_ISR; external name 'SPI_STC_ISR'; // Interrupt 15 SPI Serial transfer complete
  327. procedure VADC_ISR; external name 'VADC_ISR'; // Interrupt 16 Voltage ADC Conversion Complete
  328. procedure CCADC_CONV_ISR; external name 'CCADC_CONV_ISR'; // Interrupt 17 Coulomb Counter ADC Conversion Complete
  329. procedure CCADC_REG_CUR_ISR; external name 'CCADC_REG_CUR_ISR'; // Interrupt 18 Coloumb Counter ADC Regular Current
  330. procedure CCADC_ACC_ISR; external name 'CCADC_ACC_ISR'; // Interrupt 19 Coloumb Counter ADC Accumulator
  331. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 20 EEPROM Ready
  332. procedure _FPC_start; assembler; nostackframe;
  333. label
  334. _start;
  335. asm
  336. .init
  337. .globl _start
  338. rjmp _start
  339. rjmp BPINT_ISR
  340. rjmp VREGMON_ISR
  341. rjmp INT0_ISR
  342. rjmp INT1_ISR
  343. rjmp INT2_ISR
  344. rjmp WDT_ISR
  345. rjmp TIMER1_IC_ISR
  346. rjmp TIMER1_COMPA_ISR
  347. rjmp TIMER1_COMPB_ISR
  348. rjmp TIMER1_OVF_ISR
  349. rjmp TIMER0_IC_ISR
  350. rjmp TIMER0_COMPA_ISR
  351. rjmp TIMER0_COMPB_ISR
  352. rjmp TIMER0_OVF_ISR
  353. rjmp SPI_STC_ISR
  354. rjmp VADC_ISR
  355. rjmp CCADC_CONV_ISR
  356. rjmp CCADC_REG_CUR_ISR
  357. rjmp CCADC_ACC_ISR
  358. rjmp EE_READY_ISR
  359. {$i start.inc}
  360. .weak BPINT_ISR
  361. .weak VREGMON_ISR
  362. .weak INT0_ISR
  363. .weak INT1_ISR
  364. .weak INT2_ISR
  365. .weak WDT_ISR
  366. .weak TIMER1_IC_ISR
  367. .weak TIMER1_COMPA_ISR
  368. .weak TIMER1_COMPB_ISR
  369. .weak TIMER1_OVF_ISR
  370. .weak TIMER0_IC_ISR
  371. .weak TIMER0_COMPA_ISR
  372. .weak TIMER0_COMPB_ISR
  373. .weak TIMER0_OVF_ISR
  374. .weak SPI_STC_ISR
  375. .weak VADC_ISR
  376. .weak CCADC_CONV_ISR
  377. .weak CCADC_REG_CUR_ISR
  378. .weak CCADC_ACC_ISR
  379. .weak EE_READY_ISR
  380. .set BPINT_ISR, Default_IRQ_handler
  381. .set VREGMON_ISR, Default_IRQ_handler
  382. .set INT0_ISR, Default_IRQ_handler
  383. .set INT1_ISR, Default_IRQ_handler
  384. .set INT2_ISR, Default_IRQ_handler
  385. .set WDT_ISR, Default_IRQ_handler
  386. .set TIMER1_IC_ISR, Default_IRQ_handler
  387. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  388. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  389. .set TIMER1_OVF_ISR, Default_IRQ_handler
  390. .set TIMER0_IC_ISR, Default_IRQ_handler
  391. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  392. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  393. .set TIMER0_OVF_ISR, Default_IRQ_handler
  394. .set SPI_STC_ISR, Default_IRQ_handler
  395. .set VADC_ISR, Default_IRQ_handler
  396. .set CCADC_CONV_ISR, Default_IRQ_handler
  397. .set CCADC_REG_CUR_ISR, Default_IRQ_handler
  398. .set CCADC_ACC_ISR, Default_IRQ_handler
  399. .set EE_READY_ISR, Default_IRQ_handler
  400. end;
  401. end.