atmega8u2.pp 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538
  1. unit ATmega8U2;
  2. {$goto on}
  3. interface
  4. var
  5. // PORTB
  6. PORTB : byte absolute $00+$25; // Port B Data Register
  7. DDRB : byte absolute $00+$24; // Port B Data Direction Register
  8. PINB : byte absolute $00+$23; // Port B Input Pins
  9. // PORTD
  10. PORTD : byte absolute $00+$2B; // Port D Data Register
  11. DDRD : byte absolute $00+$2A; // Port D Data Direction Register
  12. PIND : byte absolute $00+$29; // Port D Input Pins
  13. // SPI
  14. SPCR : byte absolute $00+$4C; // SPI Control Register
  15. SPSR : byte absolute $00+$4D; // SPI Status Register
  16. SPDR : byte absolute $00+$4E; // SPI Data Register
  17. // BOOT_LOAD
  18. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  19. // EEPROM
  20. EEAR : word absolute $00+$41; // EEPROM Address Register Low Bytes
  21. EEARL : byte absolute $00+$41; // EEPROM Address Register Low Bytes
  22. EEARH : byte absolute $00+$41+1; // EEPROM Address Register Low Bytes
  23. EEDR : byte absolute $00+$40; // EEPROM Data Register
  24. EECR : byte absolute $00+$3F; // EEPROM Control Register
  25. // TIMER_COUNTER_0
  26. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  27. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  28. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  29. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  30. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  31. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  32. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  33. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  34. // TIMER_COUNTER_1
  35. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  36. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  37. TCCR1C : byte absolute $00+$82; // Timer/Counter 1 Control Register C
  38. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  39. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  40. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  41. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  42. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register A Bytes
  43. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register A Bytes
  44. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  45. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register B Bytes
  46. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register B Bytes
  47. OCR1C : word absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  48. OCR1CL : byte absolute $00+$8C; // Timer/Counter1 Output Compare Register C Bytes
  49. OCR1CH : byte absolute $00+$8C+1; // Timer/Counter1 Output Compare Register C Bytes
  50. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  51. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  52. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  53. TIMSK1 : byte absolute $00+$6F; // Timer/Counter1 Interrupt Mask Register
  54. TIFR1 : byte absolute $00+$36; // Timer/Counter1 Interrupt Flag register
  55. // PLL
  56. PLLCSR : byte absolute $00+$49; // PLL Status and Control register
  57. // USB_DEVICE
  58. UEINT : byte absolute $00+$F4; //
  59. UEBCLX : byte absolute $00+$F2; //
  60. UEDATX : byte absolute $00+$F1; //
  61. UEIENX : byte absolute $00+$F0; //
  62. UESTA1X : byte absolute $00+$EF; //
  63. UESTA0X : byte absolute $00+$EE; //
  64. UECFG1X : byte absolute $00+$ED; //
  65. UECFG0X : byte absolute $00+$EC; //
  66. UECONX : byte absolute $00+$EB; //
  67. UERST : byte absolute $00+$EA; //
  68. UENUM : byte absolute $00+$E9; //
  69. UEINTX : byte absolute $00+$E8; //
  70. UDMFN : byte absolute $00+$E6; //
  71. UDFNUM : word absolute $00+$E4; //
  72. UDFNUML : byte absolute $00+$E4; //
  73. UDFNUMH : byte absolute $00+$E4+1; //
  74. UDADDR : byte absolute $00+$E3; //
  75. UDIEN : byte absolute $00+$E2; //
  76. UDINT : byte absolute $00+$E1; //
  77. UDCON : byte absolute $00+$E0; //
  78. USBCON : byte absolute $00+$D8; // USB General Control Register
  79. REGCR : byte absolute $00+$63; // Regulator Control Register
  80. // CPU
  81. SREG : byte absolute $00+$5F; // Status Register
  82. SP : word absolute $00+$5D; // Stack Pointer
  83. SPL : byte absolute $00+$5D; // Stack Pointer
  84. SPH : byte absolute $00+$5D+1; // Stack Pointer
  85. MCUCR : byte absolute $00+$55; // MCU Control Register
  86. MCUSR : byte absolute $00+$54; // MCU Status Register
  87. OSCCAL : byte absolute $00+$66; // Oscillator Calibration Value
  88. CLKPR : byte absolute $00+$61; //
  89. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  90. EIND : byte absolute $00+$5C; // Extended Indirect Register
  91. GPIOR2 : byte absolute $00+$4B; // General Purpose IO Register 2
  92. GPIOR1 : byte absolute $00+$4A; // General Purpose IO Register 1
  93. GPIOR0 : byte absolute $00+$3E; // General Purpose IO Register 0
  94. PRR1 : byte absolute $00+$65; // Power Reduction Register1
  95. PRR0 : byte absolute $00+$64; // Power Reduction Register0
  96. CLKSTA : byte absolute $00+$D2; //
  97. CLKSEL1 : byte absolute $00+$D1; //
  98. CLKSEL0 : byte absolute $00+$D0; //
  99. DWDR : byte absolute $00+$51; // debugWire communication register
  100. // EXTERNAL_INTERRUPT
  101. EICRA : byte absolute $00+$69; // External Interrupt Control Register A
  102. EICRB : byte absolute $00+$6A; // External Interrupt Control Register B
  103. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  104. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  105. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  106. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  107. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  108. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  109. // USART1
  110. UDR1 : byte absolute $00+$CE; // USART I/O Data Register
  111. UCSR1A : byte absolute $00+$C8; // USART Control and Status Register A
  112. UCSR1B : byte absolute $00+$C9; // USART Control and Status Register B
  113. UCSR1C : byte absolute $00+$CA; // USART Control and Status Register C
  114. UCSR1D : byte absolute $00+$CB; // USART Control and Status Register D
  115. UBRR1 : word absolute $00+$CC; // USART Baud Rate Register Bytes
  116. UBRR1L : byte absolute $00+$CC; // USART Baud Rate Register Bytes
  117. UBRR1H : byte absolute $00+$CC+1; // USART Baud Rate Register Bytes
  118. // WATCHDOG
  119. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control Register
  120. WDTCKD : byte absolute $00+$62; // Watchdog Timer Clock Divider
  121. // ANALOG_COMPARATOR
  122. ACSR : byte absolute $00+$50; // Analog Comparator Control And Status Register
  123. DIDR1 : byte absolute $00+$7F; //
  124. // PORTC
  125. PORTC : byte absolute $00+$28; // Port C Data Register
  126. DDRC : byte absolute $00+$27; // Port C Data Direction Register
  127. PINC : byte absolute $00+$26; // Port C Input Pins
  128. const
  129. // SPCR
  130. SPIE = 7; // SPI Interrupt Enable
  131. SPE = 6; // SPI Enable
  132. DORD = 5; // Data Order
  133. MSTR = 4; // Master/Slave Select
  134. CPOL = 3; // Clock polarity
  135. CPHA = 2; // Clock Phase
  136. SPR = 0; // SPI Clock Rate Selects
  137. // SPSR
  138. SPIF = 7; // SPI Interrupt Flag
  139. WCOL = 6; // Write Collision Flag
  140. SPI2X = 0; // Double SPI Speed Bit
  141. // SPMCSR
  142. SPMIE = 7; // SPM Interrupt Enable
  143. RWWSB = 6; // Read While Write Section Busy
  144. SIGRD = 5; // Signature Row Read
  145. RWWSRE = 4; // Read While Write section read enable
  146. BLBSET = 3; // Boot Lock Bit Set
  147. PGWRT = 2; // Page Write
  148. PGERS = 1; // Page Erase
  149. SPMEN = 0; // Store Program Memory Enable
  150. // EECR
  151. EEPM = 4; // EEPROM Programming Mode Bits
  152. EERIE = 3; // EEPROM Ready Interrupt Enable
  153. EEMPE = 2; // EEPROM Master Write Enable
  154. EEPE = 1; // EEPROM Write Enable
  155. EERE = 0; // EEPROM Read Enable
  156. // TCCR0B
  157. FOC0A = 7; // Force Output Compare A
  158. FOC0B = 6; // Force Output Compare B
  159. WGM02 = 3; //
  160. CS0 = 0; // Clock Select
  161. // TCCR0A
  162. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  163. COM0B = 4; // Compare Output Mode, Fast PWm
  164. WGM0 = 0; // Waveform Generation Mode
  165. // TIMSK0
  166. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  167. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  168. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  169. // TIFR0
  170. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  171. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  172. TOV0 = 0; // Timer/Counter0 Overflow Flag
  173. // GTCCR
  174. TSM = 7; // Timer/Counter Synchronization Mode
  175. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  176. // TCCR1A
  177. COM1A = 6; // Compare Output Mode 1A, bits
  178. COM1B = 4; // Compare Output Mode 1B, bits
  179. COM1C = 2; // Compare Output Mode 1C, bits
  180. WGM1 = 0; // Waveform Generation Mode
  181. // TCCR1B
  182. ICNC1 = 7; // Input Capture 1 Noise Canceler
  183. ICES1 = 6; // Input Capture 1 Edge Select
  184. CS1 = 0; // Prescaler source of Timer/Counter 1
  185. // TCCR1C
  186. FOC1A = 7; // Force Output Compare 1A
  187. FOC1B = 6; // Force Output Compare 1B
  188. FOC1C = 5; // Force Output Compare 1C
  189. // TIMSK1
  190. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  191. OCIE1C = 3; // Timer/Counter1 Output Compare C Match Interrupt Enable
  192. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  193. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  194. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  195. // TIFR1
  196. ICF1 = 5; // Input Capture Flag 1
  197. OCF1C = 3; // Output Compare Flag 1C
  198. OCF1B = 2; // Output Compare Flag 1B
  199. OCF1A = 1; // Output Compare Flag 1A
  200. TOV1 = 0; // Timer/Counter1 Overflow Flag
  201. // PLLCSR
  202. PLLP = 2; // PLL prescaler Bits
  203. PLLE = 1; // PLL Enable Bit
  204. PLOCK = 0; // PLL Lock Status Bit
  205. // UEIENX
  206. FLERRE = 7; //
  207. NAKINE = 6; //
  208. NAKOUTE = 4; //
  209. RXSTPE = 3; //
  210. RXOUTE = 2; //
  211. STALLEDE = 1; //
  212. TXINE = 0; //
  213. // UESTA1X
  214. CTRLDIR = 2; //
  215. CURRBK = 0; //
  216. // UESTA0X
  217. CFGOK = 7; //
  218. OVERFI = 6; //
  219. UNDERFI = 5; //
  220. DTSEQ = 2; //
  221. NBUSYBK = 0; //
  222. // UECFG1X
  223. EPSIZE = 4; //
  224. EPBK = 2; //
  225. ALLOC = 1; //
  226. // UECFG0X
  227. EPTYPE = 6; //
  228. EPDIR = 0; //
  229. // UECONX
  230. STALLRQ = 5; //
  231. STALLRQC = 4; //
  232. RSTDT = 3; //
  233. EPEN = 0; //
  234. // UERST
  235. EPRST = 0; //
  236. // UEINTX
  237. FIFOCON = 7; //
  238. NAKINI = 6; //
  239. RWAL = 5; //
  240. NAKOUTI = 4; //
  241. RXSTPI = 3; //
  242. RXOUTI = 2; //
  243. STALLEDI = 1; //
  244. TXINI = 0; //
  245. // UDMFN
  246. FNCERR = 4; //
  247. // UDADDR
  248. ADDEN = 7; //
  249. UADD = 0; //
  250. // UDIEN
  251. UPRSME = 6; //
  252. EORSME = 5; //
  253. WAKEUPE = 4; //
  254. EORSTE = 3; //
  255. SOFE = 2; //
  256. SUSPE = 0; //
  257. // UDINT
  258. UPRSMI = 6; //
  259. EORSMI = 5; //
  260. WAKEUPI = 4; //
  261. EORSTI = 3; //
  262. SOFI = 2; //
  263. SUSPI = 0; //
  264. // UDCON
  265. RSTCPU = 2; //
  266. RMWKUP = 1; //
  267. DETACH = 0; //
  268. // USBCON
  269. USBE = 7; //
  270. FRZCLK = 5; //
  271. // REGCR
  272. REGDIS = 0; //
  273. // SREG
  274. I = 7; // Global Interrupt Enable
  275. T = 6; // Bit Copy Storage
  276. H = 5; // Half Carry Flag
  277. S = 4; // Sign Bit
  278. V = 3; // Two's Complement Overflow Flag
  279. N = 2; // Negative Flag
  280. Z = 1; // Zero Flag
  281. C = 0; // Carry Flag
  282. // MCUCR
  283. PUD = 4; // Pull-up disable
  284. IVSEL = 1; // Interrupt Vector Select
  285. IVCE = 0; // Interrupt Vector Change Enable
  286. // MCUSR
  287. USBRF = 5; // USB reset flag
  288. WDRF = 3; // Watchdog Reset Flag
  289. BORF = 2; // Brown-out Reset Flag
  290. EXTRF = 1; // External Reset Flag
  291. PORF = 0; // Power-on reset flag
  292. // CLKPR
  293. CLKPCE = 7; //
  294. CLKPS = 0; //
  295. // SMCR
  296. SM = 1; // Sleep Mode Select bits
  297. SE = 0; // Sleep Enable
  298. // GPIOR2
  299. GPIOR = 0; // General Purpose IO Register 2 bis
  300. // GPIOR1
  301. // GPIOR0
  302. GPIOR07 = 7; // General Purpose IO Register 0 bit 7
  303. GPIOR06 = 6; // General Purpose IO Register 0 bit 6
  304. GPIOR05 = 5; // General Purpose IO Register 0 bit 5
  305. GPIOR04 = 4; // General Purpose IO Register 0 bit 4
  306. GPIOR03 = 3; // General Purpose IO Register 0 bit 3
  307. GPIOR02 = 2; // General Purpose IO Register 0 bit 2
  308. GPIOR01 = 1; // General Purpose IO Register 0 bit 1
  309. GPIOR00 = 0; // General Purpose IO Register 0 bit 0
  310. // PRR1
  311. PRUSB = 7; // Power Reduction USB
  312. PRUSART1 = 0; // Power Reduction USART1
  313. // PRR0
  314. PRTIM0 = 5; // Power Reduction Timer/Counter0
  315. PRTIM1 = 3; // Power Reduction Timer/Counter1
  316. PRSPI = 2; // Power Reduction Serial Peripheral Interface
  317. // CLKSTA
  318. RCON = 1; //
  319. EXTON = 0; //
  320. // CLKSEL1
  321. RCCKSEL = 4; //
  322. EXCKSEL = 0; //
  323. // CLKSEL0
  324. RCSUT = 6; //
  325. EXSUT = 4; //
  326. RCE = 3; //
  327. EXTE = 2; //
  328. CLKS = 0; //
  329. // EICRA
  330. ISC3 = 6; // External Interrupt Sense Control Bit
  331. ISC2 = 4; // External Interrupt Sense Control Bit
  332. ISC1 = 2; // External Interrupt Sense Control Bit
  333. ISC0 = 0; // External Interrupt Sense Control Bit
  334. // EICRB
  335. ISC7 = 6; // External Interrupt 7-4 Sense Control Bit
  336. ISC6 = 4; // External Interrupt 7-4 Sense Control Bit
  337. ISC5 = 2; // External Interrupt 7-4 Sense Control Bit
  338. ISC4 = 0; // External Interrupt 7-4 Sense Control Bit
  339. // EIMSK
  340. INT = 0; // External Interrupt Request 7 Enable
  341. // EIFR
  342. INTF = 0; // External Interrupt Flags
  343. // PCMSK0
  344. PCINT = 0; // Pin Change Enable Masks
  345. // PCMSK1
  346. // PCIFR
  347. PCIF = 0; // Pin Change Interrupt Flags
  348. // PCICR
  349. PCIE = 0; // Pin Change Interrupt Enables
  350. // UCSR1A
  351. RXC1 = 7; // USART Receive Complete
  352. TXC1 = 6; // USART Transmitt Complete
  353. UDRE1 = 5; // USART Data Register Empty
  354. FE1 = 4; // Framing Error
  355. DOR1 = 3; // Data overRun
  356. UPE1 = 2; // Parity Error
  357. U2X1 = 1; // Double the USART transmission speed
  358. MPCM1 = 0; // Multi-processor Communication Mode
  359. // UCSR1B
  360. RXCIE1 = 7; // RX Complete Interrupt Enable
  361. TXCIE1 = 6; // TX Complete Interrupt Enable
  362. UDRIE1 = 5; // USART Data register Empty Interrupt Enable
  363. RXEN1 = 4; // Receiver Enable
  364. TXEN1 = 3; // Transmitter Enable
  365. UCSZ12 = 2; // Character Size
  366. RXB81 = 1; // Receive Data Bit 8
  367. TXB81 = 0; // Transmit Data Bit 8
  368. // UCSR1C
  369. UMSEL1 = 6; // USART Mode Select
  370. UPM1 = 4; // Parity Mode Bits
  371. USBS1 = 3; // Stop Bit Select
  372. UCSZ1 = 1; // Character Size
  373. UCPOL1 = 0; // Clock Polarity
  374. // UCSR1D
  375. CTSEN = 1; // CTS Enable
  376. RTSEN = 0; // RTS Enable
  377. // WDTCSR
  378. WDIF = 7; // Watchdog Timeout Interrupt Flag
  379. WDIE = 6; // Watchdog Timeout Interrupt Enable
  380. WDP = 0; // Watchdog Timer Prescaler Bits
  381. WDCE = 4; // Watchdog Change Enable
  382. WDE = 3; // Watch Dog Enable
  383. // WDTCKD
  384. WDEWIF = 3; // Watchdog Early Warning Interrupt Flag
  385. WDEWIE = 2; // Watchdog Early Warning Interrupt Enable
  386. WCLKD = 0; // Watchdog Timer Clock Dividers
  387. // ACSR
  388. ACD = 7; // Analog Comparator Disable
  389. ACBG = 6; // Analog Comparator Bandgap Select
  390. ACO = 5; // Analog Compare Output
  391. ACI = 4; // Analog Comparator Interrupt Flag
  392. ACIE = 3; // Analog Comparator Interrupt Enable
  393. ACIC = 2; // Analog Comparator Input Capture Enable
  394. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  395. // DIDR1
  396. AIN1D = 1; // AIN1 Digital Input Disable
  397. AIN0D = 0; // AIN0 Digital Input Disable
  398. // PORTC
  399. // DDRC
  400. DDC = 4; // Port C Data Direction Register bits
  401. // PINC
  402. implementation
  403. {$i avrcommon.inc}
  404. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 2 External Interrupt Request 0
  405. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 4 External Interrupt Request 1
  406. procedure INT2_ISR; external name 'INT2_ISR'; // Interrupt 6 External Interrupt Request 2
  407. procedure INT3_ISR; external name 'INT3_ISR'; // Interrupt 8 External Interrupt Request 3
  408. procedure INT4_ISR; external name 'INT4_ISR'; // Interrupt 10 External Interrupt Request 4
  409. procedure INT5_ISR; external name 'INT5_ISR'; // Interrupt 12 External Interrupt Request 5
  410. procedure INT6_ISR; external name 'INT6_ISR'; // Interrupt 14 External Interrupt Request 6
  411. procedure INT7_ISR; external name 'INT7_ISR'; // Interrupt 16 External Interrupt Request 7
  412. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 18 Pin Change Interrupt Request 0
  413. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 20 Pin Change Interrupt Request 1
  414. procedure USB_GEN_ISR; external name 'USB_GEN_ISR'; // Interrupt 22 USB General Interrupt Request
  415. procedure USB_COM_ISR; external name 'USB_COM_ISR'; // Interrupt 24 USB Endpoint/Pipe Interrupt Communication Request
  416. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 26 Watchdog Time-out Interrupt
  417. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 28 Timer/Counter2 Capture Event
  418. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 30 Timer/Counter2 Compare Match B
  419. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 32 Timer/Counter2 Compare Match B
  420. procedure TIMER1_COMPC_ISR; external name 'TIMER1_COMPC_ISR'; // Interrupt 34 Timer/Counter2 Compare Match C
  421. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 36 Timer/Counter1 Overflow
  422. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 38 Timer/Counter0 Compare Match A
  423. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 40 Timer/Counter0 Compare Match B
  424. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 42 Timer/Counter0 Overflow
  425. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 44 SPI Serial Transfer Complete
  426. procedure USART1__RX_ISR; external name 'USART1__RX_ISR'; // Interrupt 46 USART1, Rx Complete
  427. procedure USART1__UDRE_ISR; external name 'USART1__UDRE_ISR'; // Interrupt 48 USART1 Data register Empty
  428. procedure USART1__TX_ISR; external name 'USART1__TX_ISR'; // Interrupt 50 USART1, Tx Complete
  429. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 52 Analog Comparator
  430. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 54 EEPROM Ready
  431. procedure SPM_READY_ISR; external name 'SPM_READY_ISR'; // Interrupt 56 Store Program Memory Read
  432. procedure _FPC_start; assembler; nostackframe;
  433. label
  434. _start;
  435. asm
  436. .init
  437. .globl _start
  438. jmp _start
  439. jmp INT0_ISR
  440. jmp INT1_ISR
  441. jmp INT2_ISR
  442. jmp INT3_ISR
  443. jmp INT4_ISR
  444. jmp INT5_ISR
  445. jmp INT6_ISR
  446. jmp INT7_ISR
  447. jmp PCINT0_ISR
  448. jmp PCINT1_ISR
  449. jmp USB_GEN_ISR
  450. jmp USB_COM_ISR
  451. jmp WDT_ISR
  452. jmp TIMER1_CAPT_ISR
  453. jmp TIMER1_COMPA_ISR
  454. jmp TIMER1_COMPB_ISR
  455. jmp TIMER1_COMPC_ISR
  456. jmp TIMER1_OVF_ISR
  457. jmp TIMER0_COMPA_ISR
  458. jmp TIMER0_COMPB_ISR
  459. jmp TIMER0_OVF_ISR
  460. jmp SPI__STC_ISR
  461. jmp USART1__RX_ISR
  462. jmp USART1__UDRE_ISR
  463. jmp USART1__TX_ISR
  464. jmp ANALOG_COMP_ISR
  465. jmp EE_READY_ISR
  466. jmp SPM_READY_ISR
  467. {$i start.inc}
  468. .weak INT0_ISR
  469. .weak INT1_ISR
  470. .weak INT2_ISR
  471. .weak INT3_ISR
  472. .weak INT4_ISR
  473. .weak INT5_ISR
  474. .weak INT6_ISR
  475. .weak INT7_ISR
  476. .weak PCINT0_ISR
  477. .weak PCINT1_ISR
  478. .weak USB_GEN_ISR
  479. .weak USB_COM_ISR
  480. .weak WDT_ISR
  481. .weak TIMER1_CAPT_ISR
  482. .weak TIMER1_COMPA_ISR
  483. .weak TIMER1_COMPB_ISR
  484. .weak TIMER1_COMPC_ISR
  485. .weak TIMER1_OVF_ISR
  486. .weak TIMER0_COMPA_ISR
  487. .weak TIMER0_COMPB_ISR
  488. .weak TIMER0_OVF_ISR
  489. .weak SPI__STC_ISR
  490. .weak USART1__RX_ISR
  491. .weak USART1__UDRE_ISR
  492. .weak USART1__TX_ISR
  493. .weak ANALOG_COMP_ISR
  494. .weak EE_READY_ISR
  495. .weak SPM_READY_ISR
  496. .set INT0_ISR, Default_IRQ_handler
  497. .set INT1_ISR, Default_IRQ_handler
  498. .set INT2_ISR, Default_IRQ_handler
  499. .set INT3_ISR, Default_IRQ_handler
  500. .set INT4_ISR, Default_IRQ_handler
  501. .set INT5_ISR, Default_IRQ_handler
  502. .set INT6_ISR, Default_IRQ_handler
  503. .set INT7_ISR, Default_IRQ_handler
  504. .set PCINT0_ISR, Default_IRQ_handler
  505. .set PCINT1_ISR, Default_IRQ_handler
  506. .set USB_GEN_ISR, Default_IRQ_handler
  507. .set USB_COM_ISR, Default_IRQ_handler
  508. .set WDT_ISR, Default_IRQ_handler
  509. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  510. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  511. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  512. .set TIMER1_COMPC_ISR, Default_IRQ_handler
  513. .set TIMER1_OVF_ISR, Default_IRQ_handler
  514. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  515. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  516. .set TIMER0_OVF_ISR, Default_IRQ_handler
  517. .set SPI__STC_ISR, Default_IRQ_handler
  518. .set USART1__RX_ISR, Default_IRQ_handler
  519. .set USART1__UDRE_ISR, Default_IRQ_handler
  520. .set USART1__TX_ISR, Default_IRQ_handler
  521. .set ANALOG_COMP_ISR, Default_IRQ_handler
  522. .set EE_READY_ISR, Default_IRQ_handler
  523. .set SPM_READY_ISR, Default_IRQ_handler
  524. end;
  525. end.