attiny13.pp 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209
  1. unit ATtiny13;
  2. {$goto on}
  3. interface
  4. var
  5. // AD_CONVERTER
  6. ADMUX : byte absolute $00+$27; // The ADC multiplexer Selection Register
  7. ADCSRA : byte absolute $00+$26; // The ADC Control and Status register
  8. ADC : word absolute $00+$24; // ADC Data Register Bytes
  9. ADCL : byte absolute $00+$24; // ADC Data Register Bytes
  10. ADCH : byte absolute $00+$24+1; // ADC Data Register Bytes
  11. ADCSRB : byte absolute $00+$23; // ADC Control and Status Register B
  12. DIDR0 : byte absolute $00+$34; // Digital Input Disable Register 0
  13. // ANALOG_COMPARATOR
  14. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  15. // EEPROM
  16. EEAR : byte absolute $00+$3E; // EEPROM Read/Write Access
  17. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  18. EECR : byte absolute $00+$3C; // EEPROM Control Register
  19. // CPU
  20. SREG : byte absolute $00+$5F; // Status Register
  21. SPL : byte absolute $00+$5D; // Stack Pointer Low Byte
  22. MCUCR : byte absolute $00+$55; // MCU Control Register
  23. MCUSR : byte absolute $00+$54; // MCU Status register
  24. OSCCAL : byte absolute $00+$51; // Oscillator Calibration Register
  25. CLKPR : byte absolute $00+$46; // Clock Prescale Register
  26. DWDR : byte absolute $00+$4E; // Debug Wire Data Register
  27. SPMCSR : byte absolute $00+$57; // Store Program Memory Control and Status Register
  28. // PORTB
  29. PORTB : byte absolute $00+$38; // Data Register, Port B
  30. DDRB : byte absolute $00+$37; // Data Direction Register, Port B
  31. PINB : byte absolute $00+$36; // Input Pins, Port B
  32. // EXTERNAL_INTERRUPT
  33. GIMSK : byte absolute $00+$5B; // General Interrupt Mask Register
  34. GIFR : byte absolute $00+$5A; // General Interrupt Flag register
  35. PCMSK : byte absolute $00+$35; // Pin Change Enable Mask
  36. // TIMER_COUNTER_0
  37. TIMSK0 : byte absolute $00+$59; // Timer/Counter0 Interrupt Mask Register
  38. TIFR0 : byte absolute $00+$58; // Timer/Counter0 Interrupt Flag register
  39. OCR0A : byte absolute $00+$56; // Timer/Counter0 Output Compare Register
  40. TCCR0A : byte absolute $00+$4F; // Timer/Counter Control Register A
  41. TCNT0 : byte absolute $00+$52; // Timer/Counter0
  42. TCCR0B : byte absolute $00+$53; // Timer/Counter Control Register B
  43. OCR0B : byte absolute $00+$49; // Timer/Counter0 Output Compare Register
  44. GTCCR : byte absolute $00+$48; // General Timer Conuter Register
  45. // WATCHDOG
  46. WDTCR : byte absolute $00+$41; // Watchdog Timer Control Register
  47. const
  48. // ADMUX
  49. REFS0 = 6; // Reference Selection Bit 0
  50. ADLAR = 5; // Left Adjust Result
  51. MUX = 0; // Analog Channel and Gain Selection Bits
  52. // ADCSRA
  53. ADEN = 7; // ADC Enable
  54. ADSC = 6; // ADC Start Conversion
  55. ADATE = 5; // ADC Auto Trigger Enable
  56. ADIF = 4; // ADC Interrupt Flag
  57. ADIE = 3; // ADC Interrupt Enable
  58. ADPS = 0; // ADC Prescaler Select Bits
  59. // ADCSRB
  60. ADTS = 0; // ADC Auto Trigger Sources
  61. // DIDR0
  62. ADC0D = 5; // ADC0 Digital input Disable
  63. ADC2D = 4; // ADC2 Digital input Disable
  64. ADC3D = 3; // ADC3 Digital input Disable
  65. ADC1D = 2; // ADC2 Digital input Disable
  66. // ADCSRB
  67. ACME = 6; // Analog Comparator Multiplexer Enable
  68. // ACSR
  69. ACD = 7; // Analog Comparator Disable
  70. ACBG = 6; // Analog Comparator Bandgap Select
  71. ACO = 5; // Analog Compare Output
  72. ACI = 4; // Analog Comparator Interrupt Flag
  73. ACIE = 3; // Analog Comparator Interrupt Enable
  74. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  75. // DIDR0
  76. AIN1D = 1; // AIN1 Digital Input Disable
  77. AIN0D = 0; // AIN0 Digital Input Disable
  78. // EECR
  79. EEPM = 4; //
  80. EERIE = 3; // EEProm Ready Interrupt Enable
  81. EEMWE = 2; // EEPROM Master Write Enable
  82. EEWE = 1; // EEPROM Write Enable
  83. EERE = 0; // EEPROM Read Enable
  84. // SREG
  85. I = 7; // Global Interrupt Enable
  86. T = 6; // Bit Copy Storage
  87. H = 5; // Half Carry Flag
  88. S = 4; // Sign Bit
  89. V = 3; // Two's Complement Overflow Flag
  90. N = 2; // Negative Flag
  91. Z = 1; // Zero Flag
  92. C = 0; // Carry Flag
  93. // MCUCR
  94. PUD = 6; // Pull-up Disable
  95. SE = 5; // Sleep Enable
  96. SM = 3; // Sleep Mode Select Bits
  97. ISC0 = 0; // Interrupt Sense Control 0 bits
  98. // MCUSR
  99. WDRF = 3; // Watchdog Reset Flag
  100. BORF = 2; // Brown-out Reset Flag
  101. EXTRF = 1; // External Reset Flag
  102. PORF = 0; // Power-On Reset Flag
  103. // CLKPR
  104. CLKPCE = 7; // Clock Prescaler Change Enable
  105. CLKPS = 0; // Clock Prescaler Select Bits
  106. // SPMCSR
  107. CTPB = 4; // Clear Temporary Page Buffer
  108. RFLB = 3; // Read Fuse and Lock Bits
  109. PGWRT = 2; // Page Write
  110. PGERS = 1; // Page Erase
  111. SPMEN = 0; // Store program Memory Enable
  112. // MCUCR
  113. ISC01 = 1; // Interrupt Sense Control 0 Bit 1
  114. ISC00 = 0; // Interrupt Sense Control 0 Bit 0
  115. // GIMSK
  116. INT0 = 6; // External Interrupt Request 0 Enable
  117. PCIE = 5; // Pin Change Interrupt Enable
  118. // GIFR
  119. INTF0 = 6; // External Interrupt Flag 0
  120. PCIF = 5; // Pin Change Interrupt Flag
  121. // TIMSK0
  122. OCIE0B = 3; // Timer/Counter0 Output Compare Match B Interrupt Enable
  123. OCIE0A = 2; // Timer/Counter0 Output Compare Match A Interrupt Enable
  124. TOIE0 = 1; // Timer/Counter0 Overflow Interrupt Enable
  125. // TIFR0
  126. OCF0B = 3; // Timer/Counter0 Output Compare Flag 0B
  127. OCF0A = 2; // Timer/Counter0 Output Compare Flag 0A
  128. TOV0 = 1; // Timer/Counter0 Overflow Flag
  129. // TCCR0A
  130. COM0A = 6; // Compare Match Output A Mode
  131. COM0B = 4; // Compare Match Output B Mode
  132. WGM0 = 0; // Waveform Generation Mode
  133. // TCCR0B
  134. FOC0A = 7; // Force Output Compare A
  135. FOC0B = 6; // Force Output Compare B
  136. WGM02 = 3; // Waveform Generation Mode
  137. CS0 = 0; // Clock Select
  138. // GTCCR
  139. TSM = 7; // Timer/Counter Synchronization Mode
  140. PSR10 = 0; // Prescaler Reset Timer/Counter0
  141. // WDTCR
  142. WDTIF = 7; // Watchdog Timeout Interrupt Flag
  143. WDTIE = 6; // Watchdog Timeout Interrupt Enable
  144. WDP = 0; // Watchdog Timer Prescaler Bits
  145. WDCE = 4; // Watchdog Change Enable
  146. WDE = 3; // Watch Dog Enable
  147. implementation
  148. {$define RELBRANCHES}
  149. {$i avrcommon.inc}
  150. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt 0
  151. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 External Interrupt Request 0
  152. procedure TIM0_OVF_ISR; external name 'TIM0_OVF_ISR'; // Interrupt 3 Timer/Counter0 Overflow
  153. procedure EE_RDY_ISR; external name 'EE_RDY_ISR'; // Interrupt 4 EEPROM Ready
  154. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 5 Analog Comparator
  155. procedure TIM0_COMPA_ISR; external name 'TIM0_COMPA_ISR'; // Interrupt 6 Timer/Counter Compare Match A
  156. procedure TIM0_COMPB_ISR; external name 'TIM0_COMPB_ISR'; // Interrupt 7 Timer/Counter Compare Match B
  157. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 8 Watchdog Time-out
  158. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 9 ADC Conversion Complete
  159. procedure _FPC_start; assembler; nostackframe;
  160. label
  161. _start;
  162. asm
  163. .init
  164. .globl _start
  165. rjmp _start
  166. rjmp INT0_ISR
  167. rjmp PCINT0_ISR
  168. rjmp TIM0_OVF_ISR
  169. rjmp EE_RDY_ISR
  170. rjmp ANA_COMP_ISR
  171. rjmp TIM0_COMPA_ISR
  172. rjmp TIM0_COMPB_ISR
  173. rjmp WDT_ISR
  174. rjmp ADC_ISR
  175. {$i start.inc}
  176. .weak INT0_ISR
  177. .weak PCINT0_ISR
  178. .weak TIM0_OVF_ISR
  179. .weak EE_RDY_ISR
  180. .weak ANA_COMP_ISR
  181. .weak TIM0_COMPA_ISR
  182. .weak TIM0_COMPB_ISR
  183. .weak WDT_ISR
  184. .weak ADC_ISR
  185. .set INT0_ISR, Default_IRQ_handler
  186. .set PCINT0_ISR, Default_IRQ_handler
  187. .set TIM0_OVF_ISR, Default_IRQ_handler
  188. .set EE_RDY_ISR, Default_IRQ_handler
  189. .set ANA_COMP_ISR, Default_IRQ_handler
  190. .set TIM0_COMPA_ISR, Default_IRQ_handler
  191. .set TIM0_COMPB_ISR, Default_IRQ_handler
  192. .set WDT_ISR, Default_IRQ_handler
  193. .set ADC_ISR, Default_IRQ_handler
  194. end;
  195. end.