attiny13a.pp 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217
  1. unit ATtiny13A;
  2. {$goto on}
  3. interface
  4. var
  5. // AD_CONVERTER
  6. ADMUX : byte absolute $00+$27; // The ADC multiplexer Selection Register
  7. ADCSRA : byte absolute $00+$26; // The ADC Control and Status register
  8. ADC : word absolute $00+$24; // ADC Data Register Bytes
  9. ADCL : byte absolute $00+$24; // ADC Data Register Bytes
  10. ADCH : byte absolute $00+$24+1; // ADC Data Register Bytes
  11. ADCSRB : byte absolute $00+$23; // ADC Control and Status Register B
  12. DIDR0 : byte absolute $00+$34; // Digital Input Disable Register 0
  13. // ANALOG_COMPARATOR
  14. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  15. // EEPROM
  16. EEAR : byte absolute $00+$3E; // EEPROM Read/Write Access
  17. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  18. EECR : byte absolute $00+$3C; // EEPROM Control Register
  19. // PORTB
  20. PORTB : byte absolute $00+$38; // Data Register, Port B
  21. DDRB : byte absolute $00+$37; // Data Direction Register, Port B
  22. PINB : byte absolute $00+$36; // Input Pins, Port B
  23. // EXTERNAL_INTERRUPT
  24. MCUCR : byte absolute $00+$55; // MCU Control Register
  25. GIMSK : byte absolute $00+$5B; // General Interrupt Mask Register
  26. GIFR : byte absolute $00+$5A; // General Interrupt Flag register
  27. PCMSK : byte absolute $00+$35; // Pin Change Enable Mask
  28. // TIMER_COUNTER_0
  29. TIMSK0 : byte absolute $00+$59; // Timer/Counter0 Interrupt Mask Register
  30. TIFR0 : byte absolute $00+$58; // Timer/Counter0 Interrupt Flag register
  31. OCR0A : byte absolute $00+$56; // Timer/Counter0 Output Compare Register
  32. TCCR0A : byte absolute $00+$4F; // Timer/Counter Control Register A
  33. TCNT0 : byte absolute $00+$52; // Timer/Counter0
  34. TCCR0B : byte absolute $00+$53; // Timer/Counter Control Register B
  35. OCR0B : byte absolute $00+$49; // Timer/Counter0 Output Compare Register
  36. GTCCR : byte absolute $00+$48; // General Timer Conuter Register
  37. // WATCHDOG
  38. WDTCR : byte absolute $00+$41; // Watchdog Timer Control Register
  39. // CPU
  40. SREG : byte absolute $00+$5F; // Status Register
  41. SPL : byte absolute $00+$5D; // Stack Pointer Low Byte
  42. MCUSR : byte absolute $00+$54; // MCU Status register
  43. OSCCAL : byte absolute $00+$51; // Oscillator Calibration Register
  44. CLKPR : byte absolute $00+$46; // Clock Prescale Register
  45. DWDR : byte absolute $00+$4E; // Debug Wire Data Register
  46. SPMCSR : byte absolute $00+$57; // Store Program Memory Control and Status Register
  47. PRR : byte absolute $00+$45; // Power Reduction Register
  48. BODCR : byte absolute $00+$50; // BOD Control Register
  49. const
  50. // ADMUX
  51. REFS0 = 6; // Reference Selection Bit 0
  52. ADLAR = 5; // Left Adjust Result
  53. MUX = 0; // Analog Channel and Gain Selection Bits
  54. // ADCSRA
  55. ADEN = 7; // ADC Enable
  56. ADSC = 6; // ADC Start Conversion
  57. ADATE = 5; // ADC Auto Trigger Enable
  58. ADIF = 4; // ADC Interrupt Flag
  59. ADIE = 3; // ADC Interrupt Enable
  60. ADPS = 0; // ADC Prescaler Select Bits
  61. // ADCSRB
  62. ADTS = 0; // ADC Auto Trigger Sources
  63. // DIDR0
  64. ADC0D = 5; // ADC0 Digital input Disable
  65. ADC2D = 4; // ADC2 Digital input Disable
  66. ADC3D = 3; // ADC3 Digital input Disable
  67. ADC1D = 2; // ADC2 Digital input Disable
  68. // ADCSRB
  69. ACME = 6; // Analog Comparator Multiplexer Enable
  70. // ACSR
  71. ACD = 7; // Analog Comparator Disable
  72. ACBG = 6; // Analog Comparator Bandgap Select
  73. ACO = 5; // Analog Compare Output
  74. ACI = 4; // Analog Comparator Interrupt Flag
  75. ACIE = 3; // Analog Comparator Interrupt Enable
  76. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  77. // DIDR0
  78. AIN1D = 1; // AIN1 Digital Input Disable
  79. AIN0D = 0; // AIN0 Digital Input Disable
  80. // EECR
  81. EEPM = 4; //
  82. EERIE = 3; // EEProm Ready Interrupt Enable
  83. EEMWE = 2; // EEPROM Master Write Enable
  84. EEWE = 1; // EEPROM Write Enable
  85. EERE = 0; // EEPROM Read Enable
  86. // MCUCR
  87. ISC01 = 1; // Interrupt Sense Control 0 Bit 1
  88. ISC00 = 0; // Interrupt Sense Control 0 Bit 0
  89. // GIMSK
  90. INT0 = 6; // External Interrupt Request 0 Enable
  91. PCIE = 5; // Pin Change Interrupt Enable
  92. // GIFR
  93. INTF0 = 6; // External Interrupt Flag 0
  94. PCIF = 5; // Pin Change Interrupt Flag
  95. // TIMSK0
  96. OCIE0B = 3; // Timer/Counter0 Output Compare Match B Interrupt Enable
  97. OCIE0A = 2; // Timer/Counter0 Output Compare Match A Interrupt Enable
  98. TOIE0 = 1; // Timer/Counter0 Overflow Interrupt Enable
  99. // TIFR0
  100. OCF0B = 3; // Timer/Counter0 Output Compare Flag 0B
  101. OCF0A = 2; // Timer/Counter0 Output Compare Flag 0A
  102. TOV0 = 1; // Timer/Counter0 Overflow Flag
  103. // TCCR0A
  104. COM0A = 6; // Compare Match Output A Mode
  105. COM0B = 4; // Compare Match Output B Mode
  106. WGM0 = 0; // Waveform Generation Mode
  107. // TCCR0B
  108. FOC0A = 7; // Force Output Compare A
  109. FOC0B = 6; // Force Output Compare B
  110. WGM02 = 3; // Waveform Generation Mode
  111. CS0 = 0; // Clock Select
  112. // GTCCR
  113. TSM = 7; // Timer/Counter Synchronization Mode
  114. PSR10 = 0; // Prescaler Reset Timer/Counter0
  115. // WDTCR
  116. WDTIF = 7; // Watchdog Timeout Interrupt Flag
  117. WDTIE = 6; // Watchdog Timeout Interrupt Enable
  118. WDP = 0; // Watchdog Timer Prescaler Bits
  119. WDCE = 4; // Watchdog Change Enable
  120. WDE = 3; // Watch Dog Enable
  121. // SREG
  122. I = 7; // Global Interrupt Enable
  123. T = 6; // Bit Copy Storage
  124. H = 5; // Half Carry Flag
  125. S = 4; // Sign Bit
  126. V = 3; // Two's Complement Overflow Flag
  127. N = 2; // Negative Flag
  128. Z = 1; // Zero Flag
  129. C = 0; // Carry Flag
  130. // MCUCR
  131. PUD = 6; // Pull-up Disable
  132. SE = 5; // Sleep Enable
  133. SM = 3; // Sleep Mode Select Bits
  134. ISC0 = 0; // Interrupt Sense Control 0 bits
  135. // MCUSR
  136. WDRF = 3; // Watchdog Reset Flag
  137. BORF = 2; // Brown-out Reset Flag
  138. EXTRF = 1; // External Reset Flag
  139. PORF = 0; // Power-On Reset Flag
  140. // CLKPR
  141. CLKPCE = 7; // Clock Prescaler Change Enable
  142. CLKPS = 0; // Clock Prescaler Select Bits
  143. // SPMCSR
  144. CTPB = 4; // Clear Temporary Page Buffer
  145. RFLB = 3; // Read Fuse and Lock Bits
  146. PGWRT = 2; // Page Write
  147. PGERS = 1; // Page Erase
  148. SPMEN = 0; // Store program Memory Enable
  149. // PRR
  150. PRTIM0 = 1; // Power Reduction Timer/Counter0
  151. PRADC = 0; // Power Reduction ADC
  152. // BODCR
  153. BPDS = 1; // BOD Power-Down in Power-Down Sleep
  154. BPDSE = 0; // BOD Power-Down Sleep Enable
  155. implementation
  156. {$define RELBRANCHES}
  157. {$i avrcommon.inc}
  158. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt 0
  159. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 External Interrupt Request 0
  160. procedure TIM0_OVF_ISR; external name 'TIM0_OVF_ISR'; // Interrupt 3 Timer/Counter0 Overflow
  161. procedure EE_RDY_ISR; external name 'EE_RDY_ISR'; // Interrupt 4 EEPROM Ready
  162. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 5 Analog Comparator
  163. procedure TIM0_COMPA_ISR; external name 'TIM0_COMPA_ISR'; // Interrupt 6 Timer/Counter Compare Match A
  164. procedure TIM0_COMPB_ISR; external name 'TIM0_COMPB_ISR'; // Interrupt 7 Timer/Counter Compare Match B
  165. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 8 Watchdog Time-out
  166. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 9 ADC Conversion Complete
  167. procedure _FPC_start; assembler; nostackframe;
  168. label
  169. _start;
  170. asm
  171. .init
  172. .globl _start
  173. rjmp _start
  174. rjmp INT0_ISR
  175. rjmp PCINT0_ISR
  176. rjmp TIM0_OVF_ISR
  177. rjmp EE_RDY_ISR
  178. rjmp ANA_COMP_ISR
  179. rjmp TIM0_COMPA_ISR
  180. rjmp TIM0_COMPB_ISR
  181. rjmp WDT_ISR
  182. rjmp ADC_ISR
  183. {$i start.inc}
  184. .weak INT0_ISR
  185. .weak PCINT0_ISR
  186. .weak TIM0_OVF_ISR
  187. .weak EE_RDY_ISR
  188. .weak ANA_COMP_ISR
  189. .weak TIM0_COMPA_ISR
  190. .weak TIM0_COMPB_ISR
  191. .weak WDT_ISR
  192. .weak ADC_ISR
  193. .set INT0_ISR, Default_IRQ_handler
  194. .set PCINT0_ISR, Default_IRQ_handler
  195. .set TIM0_OVF_ISR, Default_IRQ_handler
  196. .set EE_RDY_ISR, Default_IRQ_handler
  197. .set ANA_COMP_ISR, Default_IRQ_handler
  198. .set TIM0_COMPA_ISR, Default_IRQ_handler
  199. .set TIM0_COMPB_ISR, Default_IRQ_handler
  200. .set WDT_ISR, Default_IRQ_handler
  201. .set ADC_ISR, Default_IRQ_handler
  202. end;
  203. end.