attiny2313a.pp 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. unit ATtiny2313A;
  2. {$goto on}
  3. interface
  4. var
  5. // PORTB
  6. PORTB : byte absolute $00+$38; // Port B Data Register
  7. DDRB : byte absolute $00+$37; // Port B Data Direction Register
  8. PINB : byte absolute $00+$36; // Port B Input Pins
  9. // TIMER_COUNTER_0
  10. TIMSK : byte absolute $00+$59; // Timer/Counter Interrupt Mask Register
  11. TIFR : byte absolute $00+$58; // Timer/Counter Interrupt Flag register
  12. OCR0B : byte absolute $00+$5C; // Timer/Counter0 Output Compare Register
  13. OCR0A : byte absolute $00+$56; // Timer/Counter0 Output Compare Register
  14. TCCR0A : byte absolute $00+$50; // Timer/Counter Control Register A
  15. TCNT0 : byte absolute $00+$52; // Timer/Counter0
  16. TCCR0B : byte absolute $00+$53; // Timer/Counter Control Register B
  17. // TIMER_COUNTER_1
  18. TCCR1A : byte absolute $00+$4F; // Timer/Counter1 Control Register A
  19. TCCR1B : byte absolute $00+$4E; // Timer/Counter1 Control Register B
  20. TCCR1C : byte absolute $00+$42; // Timer/Counter1 Control Register C
  21. TCNT1 : word absolute $00+$4C; // Timer/Counter1 Bytes
  22. TCNT1L : byte absolute $00+$4C; // Timer/Counter1 Bytes
  23. TCNT1H : byte absolute $00+$4C+1; // Timer/Counter1 Bytes
  24. OCR1A : word absolute $00+$4A; // Timer/Counter1 Output Compare Register Bytes
  25. OCR1AL : byte absolute $00+$4A; // Timer/Counter1 Output Compare Register Bytes
  26. OCR1AH : byte absolute $00+$4A+1; // Timer/Counter1 Output Compare Register Bytes
  27. OCR1B : word absolute $00+$48; // Timer/Counter1 Output Compare Register Bytes
  28. OCR1BL : byte absolute $00+$48; // Timer/Counter1 Output Compare Register Bytes
  29. OCR1BH : byte absolute $00+$48+1; // Timer/Counter1 Output Compare Register Bytes
  30. ICR1 : word absolute $00+$44; // Timer/Counter1 Input Capture Register Bytes
  31. ICR1L : byte absolute $00+$44; // Timer/Counter1 Input Capture Register Bytes
  32. ICR1H : byte absolute $00+$44+1; // Timer/Counter1 Input Capture Register Bytes
  33. // WATCHDOG
  34. WDTCR : byte absolute $00+$41; // Watchdog Timer Control Register
  35. // USART
  36. UDR : byte absolute $00+$2C; // USART I/O Data Register
  37. UCSRA : byte absolute $00+$02B; // USART Control and Status Register A
  38. UCSRB : byte absolute $00+$02A; // USART Control and Status Register B
  39. UCSRC : byte absolute $00+$23; // USART Control and Status Register C
  40. UBRRH : byte absolute $00+$22; // USART Baud Rate Register High Byte
  41. UBRRL : byte absolute $00+$29; // USART Baud Rate Register Low Byte
  42. // ANALOG_COMPARATOR
  43. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  44. DIDR : byte absolute $00+$21; // Digital Input Disable Register 1
  45. // PORTD
  46. PORTD : byte absolute $00+$32; // Data Register, Port D
  47. DDRD : byte absolute $00+$31; // Data Direction Register, Port D
  48. PIND : byte absolute $00+$30; // Input Pins, Port D
  49. // EEPROM
  50. EEAR : byte absolute $00+$3E; // EEPROM Read/Write Access
  51. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  52. EECR : byte absolute $00+$3C; // EEPROM Control Register
  53. // PORTA
  54. PORTA : byte absolute $00+$3B; // Port A Data Register
  55. DDRA : byte absolute $00+$3A; // Port A Data Direction Register
  56. PINA : byte absolute $00+$39; // Port A Input Pins
  57. // USI
  58. USIDR : byte absolute $00+$2F; // USI Data Register
  59. USISR : byte absolute $00+$2E; // USI Status Register
  60. USICR : byte absolute $00+$2D; // USI Control Register
  61. // EXTERNAL_INTERRUPT
  62. GIMSK : byte absolute $00+$5B; // General Interrupt Mask Register
  63. EIFR : byte absolute $00+$5A; // Extended Interrupt Flag Register
  64. PCMSK2 : byte absolute $00+$25; // Pin Change Interrupt Mask Register 2
  65. PCMSK1 : byte absolute $00+$24; // Pin Change Interrupt Mask Register 1
  66. // CPU
  67. SREG : byte absolute $00+$5F; // Status Register
  68. SPL : byte absolute $00+$5D; // Stack Pointer Low Byte
  69. SPMCSR : byte absolute $00+$57; // Store Program Memory Control and Status register
  70. MCUCR : byte absolute $00+$55; // MCU Control Register
  71. MCUSR : byte absolute $00+$54; // MCU Status register
  72. OSCCAL : byte absolute $00+$51; // Oscillator Calibration Register
  73. CLKPR : byte absolute $00+$46; // Clock Prescale Register
  74. GTCCR : byte absolute $00+$43; // General Timer Counter Control Register
  75. PCMSK : byte absolute $00+$40; // Pin-Change Mask register
  76. GPIOR2 : byte absolute $00+$35; // General Purpose I/O Register 2
  77. GPIOR1 : byte absolute $00+$34; // General Purpose I/O Register 1
  78. GPIOR0 : byte absolute $00+$33; // General Purpose I/O Register 0
  79. PRR : byte absolute $00+$26; // Power reduction register
  80. BODCR : byte absolute $00+$27; // BOD control register
  81. const
  82. // TIMSK
  83. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  84. TOIE0 = 1; // Timer/Counter0 Overflow Interrupt Enable
  85. OCIE0A = 0; // Timer/Counter0 Output Compare Match A Interrupt Enable
  86. // TIFR
  87. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  88. TOV0 = 1; // Timer/Counter0 Overflow Flag
  89. OCF0A = 0; // Timer/Counter0 Output Compare Flag 0A
  90. // TCCR0A
  91. COM0A = 6; // Compare Match Output A Mode
  92. COM0B = 4; // Compare Match Output B Mode
  93. WGM0 = 0; // Waveform Generation Mode
  94. // TCCR0B
  95. FOC0A = 7; // Force Output Compare B
  96. FOC0B = 6; // Force Output Compare B
  97. WGM02 = 3; //
  98. CS0 = 0; // Clock Select
  99. // TIMSK
  100. TOIE1 = 7; // Timer/Counter1 Overflow Interrupt Enable
  101. OCIE1A = 6; // Timer/Counter1 Output CompareA Match Interrupt Enable
  102. OCIE1B = 5; // Timer/Counter1 Output CompareB Match Interrupt Enable
  103. ICIE1 = 3; // Timer/Counter1 Input Capture Interrupt Enable
  104. // TIFR
  105. TOV1 = 7; // Timer/Counter1 Overflow Flag
  106. OCF1A = 6; // Output Compare Flag 1A
  107. OCF1B = 5; // Output Compare Flag 1B
  108. ICF1 = 3; // Input Capture Flag 1
  109. // TCCR1A
  110. COM1A = 6; // Compare Output Mode 1A, bits
  111. COM1B = 4; // Compare Output Mode 1B, bits
  112. WGM1 = 0; // Pulse Width Modulator Select Bits
  113. // TCCR1B
  114. ICNC1 = 7; // Input Capture 1 Noise Canceler
  115. ICES1 = 6; // Input Capture 1 Edge Select
  116. CS1 = 0; // Clock Select1 bits
  117. // TCCR1C
  118. FOC1A = 7; // Force Output Compare for Channel A
  119. FOC1B = 6; // Force Output Compare for Channel B
  120. // WDTCR
  121. WDIF = 7; // Watchdog Timeout Interrupt Flag
  122. WDIE = 6; // Watchdog Timeout Interrupt Enable
  123. WDP = 0; // Watchdog Timer Prescaler Bits
  124. WDCE = 4; // Watchdog Change Enable
  125. WDE = 3; // Watch Dog Enable
  126. // UCSRA
  127. RXC = 7; // USART Receive Complete
  128. TXC = 6; // USART Transmitt Complete
  129. UDRE = 5; // USART Data Register Empty
  130. FE = 4; // Framing Error
  131. DOR = 3; // Data overRun
  132. UPE = 2; // USART Parity Error
  133. U2X = 1; // Double the USART Transmission Speed
  134. MPCM = 0; // Multi-processor Communication Mode
  135. // UCSRB
  136. RXCIE = 7; // RX Complete Interrupt Enable
  137. TXCIE = 6; // TX Complete Interrupt Enable
  138. UDRIE = 5; // USART Data register Empty Interrupt Enable
  139. RXEN = 4; // Receiver Enable
  140. TXEN = 3; // Transmitter Enable
  141. UCSZ2 = 2; // Character Size
  142. RXB8 = 1; // Receive Data Bit 8
  143. TXB8 = 0; // Transmit Data Bit 8
  144. // UCSRC
  145. UMSEL = 6; // USART Mode Select
  146. UPM = 4; // Parity Mode Bits
  147. USBS = 3; // Stop Bit Select
  148. UCSZ = 1; // Character Size Bits
  149. UCPOL = 0; // Clock Polarity
  150. // ACSR
  151. ACD = 7; // Analog Comparator Disable
  152. ACBG = 6; // Analog Comparator Bandgap Select
  153. ACO = 5; // Analog Compare Output
  154. ACI = 4; // Analog Comparator Interrupt Flag
  155. ACIE = 3; // Analog Comparator Interrupt Enable
  156. ACIC = 2; //
  157. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  158. // EECR
  159. EEPM = 4; //
  160. EERIE = 3; // EEProm Ready Interrupt Enable
  161. EEMPE = 2; // EEPROM Master Write Enable
  162. EEPE = 1; // EEPROM Write Enable
  163. EERE = 0; // EEPROM Read Enable
  164. // USISR
  165. USISIF = 7; // Start Condition Interrupt Flag
  166. USIOIF = 6; // Counter Overflow Interrupt Flag
  167. USIPF = 5; // Stop Condition Flag
  168. USIDC = 4; // Data Output Collision
  169. USICNT = 0; // USI Counter Value Bits
  170. // USICR
  171. USISIE = 7; // Start Condition Interrupt Enable
  172. USIOIE = 6; // Counter Overflow Interrupt Enable
  173. USIWM = 4; // USI Wire Mode Bits
  174. USICS = 2; // USI Clock Source Select Bits
  175. USICLK = 1; // Clock Strobe
  176. USITC = 0; // Toggle Clock Port Pin
  177. // GIMSK
  178. INT = 6; // External Interrupt Request 1 Enable
  179. PCIE = 5; //
  180. // EIFR
  181. INTF = 6; // External Interrupt Flags
  182. PCIF = 5; //
  183. // PCMSK2
  184. PCINT = 0; // Pin Change Interrupt Masks
  185. // PCMSK1
  186. // SREG
  187. I = 7; // Global Interrupt Enable
  188. T = 6; // Bit Copy Storage
  189. H = 5; // Half Carry Flag
  190. S = 4; // Sign Bit
  191. V = 3; // Two's Complement Overflow Flag
  192. N = 2; // Negative Flag
  193. Z = 1; // Zero Flag
  194. C = 0; // Carry Flag
  195. // SPMCSR
  196. CTPB = 4; // Clear Temporary Page Buffer
  197. RFLB = 3; // Read Fuse and Lock Bits
  198. PGWRT = 2; // Page Write
  199. PGERS = 1; // Page Erase
  200. SPMEN = 0; // Store Program Memory Enable
  201. // MCUCR
  202. PUD = 7; // Pull-up Disable
  203. SM = 4; // Sleep Mode Select Bits
  204. SE = 5; // Sleep Enable
  205. ISC1 = 2; // Interrupt Sense Control 1 bits
  206. ISC0 = 0; // Interrupt Sense Control 0 bits
  207. // MCUSR
  208. WDRF = 3; // Watchdog Reset Flag
  209. BORF = 2; // Brown-out Reset Flag
  210. EXTRF = 1; // External Reset Flag
  211. PORF = 0; // Power-On Reset Flag
  212. // CLKPR
  213. CLKPCE = 7; // Clock Prescaler Change Enable
  214. CLKPS = 0; // Clock Prescaler Select Bits
  215. // GTCCR
  216. PSR10 = 0; //
  217. // PRR
  218. PRTIM = 2; //
  219. PRUSI = 1; //
  220. PRUSART = 0; //
  221. // BODCR
  222. BPDS = 1; //
  223. BPDSE = 0; //
  224. implementation
  225. {$define RELBRANCHES}
  226. {$i avrcommon.inc}
  227. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  228. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  229. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 3 Timer/Counter1 Capture Event
  230. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 4 Timer/Counter1 Compare Match A
  231. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 5 Timer/Counter1 Overflow
  232. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 6 Timer/Counter0 Overflow
  233. procedure USART__RX_ISR; external name 'USART__RX_ISR'; // Interrupt 7 USART, Rx Complete
  234. procedure USART__UDRE_ISR; external name 'USART__UDRE_ISR'; // Interrupt 8 USART Data Register Empty
  235. procedure USART__TX_ISR; external name 'USART__TX_ISR'; // Interrupt 9 USART, Tx Complete
  236. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 10 Analog Comparator
  237. procedure PCINT_B_ISR; external name 'PCINT_B_ISR'; // Interrupt 11 Pin Change Interrupt Request B
  238. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 12
  239. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 13
  240. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 14
  241. procedure USI_START_ISR; external name 'USI_START_ISR'; // Interrupt 15 USI Start Condition
  242. procedure USI_OVERFLOW_ISR; external name 'USI_OVERFLOW_ISR'; // Interrupt 16 USI Overflow
  243. procedure EEPROM_Ready_ISR; external name 'EEPROM_Ready_ISR'; // Interrupt 17
  244. procedure WDT_OVERFLOW_ISR; external name 'WDT_OVERFLOW_ISR'; // Interrupt 18 Watchdog Timer Overflow
  245. procedure PCINT_A_ISR; external name 'PCINT_A_ISR'; // Interrupt 19 Pin Change Interrupt Request A
  246. procedure PCINT_D_ISR; external name 'PCINT_D_ISR'; // Interrupt 20 Pin Change Interrupt Request D
  247. procedure _FPC_start; assembler; nostackframe;
  248. label
  249. _start;
  250. asm
  251. .init
  252. .globl _start
  253. rjmp _start
  254. rjmp INT0_ISR
  255. rjmp INT1_ISR
  256. rjmp TIMER1_CAPT_ISR
  257. rjmp TIMER1_COMPA_ISR
  258. rjmp TIMER1_OVF_ISR
  259. rjmp TIMER0_OVF_ISR
  260. rjmp USART__RX_ISR
  261. rjmp USART__UDRE_ISR
  262. rjmp USART__TX_ISR
  263. rjmp ANA_COMP_ISR
  264. rjmp PCINT_B_ISR
  265. rjmp TIMER1_COMPB_ISR
  266. rjmp TIMER0_COMPA_ISR
  267. rjmp TIMER0_COMPB_ISR
  268. rjmp USI_START_ISR
  269. rjmp USI_OVERFLOW_ISR
  270. rjmp EEPROM_Ready_ISR
  271. rjmp WDT_OVERFLOW_ISR
  272. rjmp PCINT_A_ISR
  273. rjmp PCINT_D_ISR
  274. {$i start.inc}
  275. .weak INT0_ISR
  276. .weak INT1_ISR
  277. .weak TIMER1_CAPT_ISR
  278. .weak TIMER1_COMPA_ISR
  279. .weak TIMER1_OVF_ISR
  280. .weak TIMER0_OVF_ISR
  281. .weak USART__RX_ISR
  282. .weak USART__UDRE_ISR
  283. .weak USART__TX_ISR
  284. .weak ANA_COMP_ISR
  285. .weak PCINT_B_ISR
  286. .weak TIMER1_COMPB_ISR
  287. .weak TIMER0_COMPA_ISR
  288. .weak TIMER0_COMPB_ISR
  289. .weak USI_START_ISR
  290. .weak USI_OVERFLOW_ISR
  291. .weak EEPROM_Ready_ISR
  292. .weak WDT_OVERFLOW_ISR
  293. .weak PCINT_A_ISR
  294. .weak PCINT_D_ISR
  295. .set INT0_ISR, Default_IRQ_handler
  296. .set INT1_ISR, Default_IRQ_handler
  297. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  298. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  299. .set TIMER1_OVF_ISR, Default_IRQ_handler
  300. .set TIMER0_OVF_ISR, Default_IRQ_handler
  301. .set USART__RX_ISR, Default_IRQ_handler
  302. .set USART__UDRE_ISR, Default_IRQ_handler
  303. .set USART__TX_ISR, Default_IRQ_handler
  304. .set ANA_COMP_ISR, Default_IRQ_handler
  305. .set PCINT_B_ISR, Default_IRQ_handler
  306. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  307. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  308. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  309. .set USI_START_ISR, Default_IRQ_handler
  310. .set USI_OVERFLOW_ISR, Default_IRQ_handler
  311. .set EEPROM_Ready_ISR, Default_IRQ_handler
  312. .set WDT_OVERFLOW_ISR, Default_IRQ_handler
  313. .set PCINT_A_ISR, Default_IRQ_handler
  314. .set PCINT_D_ISR, Default_IRQ_handler
  315. end;
  316. end.