attiny24.pp 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. unit ATtiny24;
  2. {$goto on}
  3. interface
  4. var
  5. // PORTA
  6. PORTA : byte absolute $00+$3B; // Port A Data Register
  7. DDRA : byte absolute $00+$3A; // Port A Data Direction Register
  8. PINA : byte absolute $00+$39; // Port A Input Pins
  9. // PORTB
  10. PORTB : byte absolute $00+$38; // Data Register, Port B
  11. DDRB : byte absolute $00+$37; // Data Direction Register, Port B
  12. PINB : byte absolute $00+$36; // Input Pins, Port B
  13. // ANALOG_COMPARATOR
  14. ADCSRB : byte absolute $00+$23; // ADC Control and Status Register B
  15. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  16. DIDR0 : byte absolute $00+$21; //
  17. // AD_CONVERTER
  18. ADMUX : byte absolute $00+$27; // ADC Multiplexer Selection Register
  19. ADCSRA : byte absolute $00+$26; // ADC Control and Status Register A
  20. ADC : word absolute $00+$24; // ADC Data Register Bytes
  21. ADCL : byte absolute $00+$24; // ADC Data Register Bytes
  22. ADCH : byte absolute $00+$24+1; // ADC Data Register Bytes
  23. // USI
  24. USIBR : byte absolute $00+$30; // USI Buffer Register
  25. USIDR : byte absolute $00+$2F; // USI Data Register
  26. USISR : byte absolute $00+$2E; // USI Status Register
  27. USICR : byte absolute $00+$2D; // USI Control Register
  28. // EXTERNAL_INTERRUPT
  29. MCUCR : byte absolute $00+$55; // MCU Control Register
  30. GIMSK : byte absolute $00+$5B; // General Interrupt Mask Register
  31. GIFR : byte absolute $00+$5A; // General Interrupt Flag register
  32. PCMSK1 : byte absolute $00+$40; // Pin Change Enable Mask 1
  33. PCMSK0 : byte absolute $00+$32; // Pin Change Enable Mask 0
  34. // EEPROM
  35. EEAR : word absolute $00+$3E; // EEPROM Address Register Bytes
  36. EEARL : byte absolute $00+$3E; // EEPROM Address Register Bytes
  37. EEARH : byte absolute $00+$3E+1; // EEPROM Address Register Bytes
  38. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  39. EECR : byte absolute $00+$3C; // EEPROM Control Register
  40. // WATCHDOG
  41. WDTCSR : byte absolute $00+$41; // Watchdog Timer Control Register
  42. // TIMER_COUNTER_0
  43. TIMSK0 : byte absolute $00+$59; // Timer/Counter Interrupt Mask Register
  44. TIFR0 : byte absolute $00+$58; // Timer/Counter0 Interrupt Flag Register
  45. TCCR0A : byte absolute $00+$50; // Timer/Counter Control Register A
  46. TCCR0B : byte absolute $00+$53; // Timer/Counter Control Register B
  47. TCNT0 : byte absolute $00+$52; // Timer/Counter0
  48. OCR0A : byte absolute $00+$56; // Timer/Counter0 Output Compare Register A
  49. OCR0B : byte absolute $00+$5C; // Timer/Counter0 Output Compare Register B
  50. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  51. // TIMER_COUNTER_1
  52. TIMSK1 : byte absolute $00+$2C; // Timer/Counter1 Interrupt Mask Register
  53. TIFR1 : byte absolute $00+$2B; // Timer/Counter Interrupt Flag register
  54. TCCR1A : byte absolute $00+$4F; // Timer/Counter1 Control Register A
  55. TCCR1B : byte absolute $00+$4E; // Timer/Counter1 Control Register B
  56. TCCR1C : byte absolute $00+$42; // Timer/Counter1 Control Register C
  57. TCNT1 : word absolute $00+$4C; // Timer/Counter1 Bytes
  58. TCNT1L : byte absolute $00+$4C; // Timer/Counter1 Bytes
  59. TCNT1H : byte absolute $00+$4C+1; // Timer/Counter1 Bytes
  60. OCR1A : word absolute $00+$4A; // Timer/Counter1 Output Compare Register A Bytes
  61. OCR1AL : byte absolute $00+$4A; // Timer/Counter1 Output Compare Register A Bytes
  62. OCR1AH : byte absolute $00+$4A+1; // Timer/Counter1 Output Compare Register A Bytes
  63. OCR1B : word absolute $00+$48; // Timer/Counter1 Output Compare Register B Bytes
  64. OCR1BL : byte absolute $00+$48; // Timer/Counter1 Output Compare Register B Bytes
  65. OCR1BH : byte absolute $00+$48+1; // Timer/Counter1 Output Compare Register B Bytes
  66. ICR1 : word absolute $00+$44; // Timer/Counter1 Input Capture Register Bytes
  67. ICR1L : byte absolute $00+$44; // Timer/Counter1 Input Capture Register Bytes
  68. ICR1H : byte absolute $00+$44+1; // Timer/Counter1 Input Capture Register Bytes
  69. // CPU
  70. PRR : byte absolute $00+$20; // Power Reduction Register
  71. OSCCAL : byte absolute $00+$51; // Oscillator Calibration Value
  72. CLKPR : byte absolute $00+$46; // Clock Prescale Register
  73. SREG : byte absolute $00+$5F; // Status Register
  74. SPL : byte absolute $00+$5D; // Stack Pointer Low
  75. MCUSR : byte absolute $00+$54; // MCU Status Register
  76. GPIOR2 : byte absolute $00+$35; // General Purpose I/O Register 2
  77. GPIOR1 : byte absolute $00+$34; // General Purpose I/O Register 1
  78. GPIOR0 : byte absolute $00+$33; // General Purpose I/O Register 0
  79. // BOOT_LOAD
  80. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  81. const
  82. // ADCSRB
  83. ACME = 6; // Analog Comparator Multiplexer Enable
  84. // ACSR
  85. ACD = 7; // Analog Comparator Disable
  86. ACBG = 6; // Analog Comparator Bandgap Select
  87. ACO = 5; // Analog Compare Output
  88. ACI = 4; // Analog Comparator Interrupt Flag
  89. ACIE = 3; // Analog Comparator Interrupt Enable
  90. ACIC = 2; // Analog Comparator Input Capture Enable
  91. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  92. // DIDR0
  93. ADC1D = 1; // ADC 1 Digital input buffer disable
  94. ADC0D = 0; // ADC 0 Digital input buffer disable
  95. // ADCSRA
  96. ADEN = 7; // ADC Enable
  97. ADSC = 6; // ADC Start Conversion
  98. ADATE = 5; // ADC Auto Trigger Enable
  99. ADIF = 4; // ADC Interrupt Flag
  100. ADIE = 3; // ADC Interrupt Enable
  101. ADPS = 0; // ADC Prescaler Select Bits
  102. // ADCSRB
  103. BIN = 7; // Bipolar Input Mode
  104. ADLAR = 4; // ADC Left Adjust Result
  105. ADTS = 0; // ADC Auto Trigger Source bits
  106. // USISR
  107. USISIF = 7; // Start Condition Interrupt Flag
  108. USIOIF = 6; // Counter Overflow Interrupt Flag
  109. USIPF = 5; // Stop Condition Flag
  110. USIDC = 4; // Data Output Collision
  111. USICNT = 0; // USI Counter Value Bits
  112. // USICR
  113. USISIE = 7; // Start Condition Interrupt Enable
  114. USIOIE = 6; // Counter Overflow Interrupt Enable
  115. USIWM = 4; // USI Wire Mode Bits
  116. USICS = 2; // USI Clock Source Select Bits
  117. USICLK = 1; // Clock Strobe
  118. USITC = 0; // Toggle Clock Port Pin
  119. // MCUCR
  120. ISC01 = 1; // Interrupt Sense Control 0 Bit 1
  121. ISC00 = 0; // Interrupt Sense Control 0 Bit 0
  122. // GIMSK
  123. INT0 = 6; // External Interrupt Request 0 Enable
  124. PCIE = 4; // Pin Change Interrupt Enables
  125. // GIFR
  126. INTF0 = 6; // External Interrupt Flag 0
  127. PCIF = 4; // Pin Change Interrupt Flags
  128. // EECR
  129. EEPM = 4; // EEPROM Programming Mode Bits
  130. EERIE = 3; // EEPROM Ready Interrupt Enable
  131. EEMPE = 2; // EEPROM Master Write Enable
  132. EEPE = 1; // EEPROM Write Enable
  133. EERE = 0; // EEPROM Read Enable
  134. // WDTCSR
  135. WDIF = 7; // Watchdog Timeout Interrupt Flag
  136. WDIE = 6; // Watchdog Timeout Interrupt Enable
  137. WDP = 0; // Watchdog Timer Prescaler Bits
  138. WDCE = 4; // Watchdog Change Enable
  139. WDE = 3; // Watch Dog Enable
  140. // TIMSK0
  141. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  142. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  143. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  144. // TIFR0
  145. OCF0B = 2; // Timer/Counter0 Output Compare Flag B
  146. OCF0A = 1; // Timer/Counter0 Output Compare Flag A
  147. TOV0 = 0; // Timer/Counter0 Overflow Flag
  148. // TCCR0A
  149. COM0A = 6; // Compare Match Output A Mode bits
  150. COM0B = 4; // Compare Match Output B Mode bits
  151. WGM0 = 0; // Waveform Generation Mode bits
  152. // TCCR0B
  153. FOC0A = 7; // Force Output Compare A
  154. FOC0B = 6; // Force Output Compare B
  155. WGM02 = 3; // Waveform Generation Mode bit 2
  156. CS0 = 0; // Clock Select bits
  157. // GTCCR
  158. TSM = 7; // Timer/Counter Synchronization Mode
  159. PSR10 = 0; // Prescaler Reset Timer/CounterN
  160. // TIMSK1
  161. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  162. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  163. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  164. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  165. // TIFR1
  166. ICF1 = 5; // Timer/Counter1 Input Capture Flag
  167. OCF1B = 2; // Timer/Counter1 Output Compare B Match Flag
  168. OCF1A = 1; // Timer/Counter1 Output Compare A Match Flag
  169. TOV1 = 0; // Timer/Counter1 Overflow Flag
  170. // TCCR1A
  171. COM1A = 6; // Compare Output Mode 1A, bits
  172. COM1B = 4; // Compare Output Mode 1B, bits
  173. WGM1 = 0; // Pulse Width Modulator Select Bits
  174. // TCCR1B
  175. ICNC1 = 7; // Input Capture 1 Noise Canceler
  176. ICES1 = 6; // Input Capture 1 Edge Select
  177. CS1 = 0; // Clock Select1 bits
  178. // TCCR1C
  179. FOC1A = 7; // Force Output Compare for Channel A
  180. FOC1B = 6; // Force Output Compare for Channel B
  181. // PRR
  182. PRTIM1 = 3; // Power Reduction Timer/Counter1
  183. PRTIM0 = 2; // Power Reduction Timer/Counter0
  184. PRUSI = 1; // Power Reduction USI
  185. PRADC = 0; // Power Reduction ADC
  186. // CLKPR
  187. CLKPCE = 7; // Clock Prescaler Change Enable
  188. CLKPS = 0; // Clock Prescaler Select Bits
  189. // SREG
  190. I = 7; // Global Interrupt Enable
  191. T = 6; // Bit Copy Storage
  192. H = 5; // Half Carry Flag
  193. S = 4; // Sign Bit
  194. V = 3; // Two's Complement Overflow Flag
  195. N = 2; // Negative Flag
  196. Z = 1; // Zero Flag
  197. C = 0; // Carry Flag
  198. // MCUCR
  199. PUD = 6; //
  200. SE = 5; // Sleep Enable
  201. SM = 3; // Sleep Mode Select Bits
  202. // MCUSR
  203. WDRF = 3; // Watchdog Reset Flag
  204. BORF = 2; // Brown-out Reset Flag
  205. EXTRF = 1; // External Reset Flag
  206. PORF = 0; // Power-on reset flag
  207. // SPMCSR
  208. CTPB = 4; // Clear temporary page buffer
  209. RFLB = 3; // Read fuse and lock bits
  210. PGWRT = 2; // Page Write
  211. PGERS = 1; // Page Erase
  212. SPMEN = 0; // Store Program Memory Enable
  213. implementation
  214. {$define RELBRANCHES}
  215. {$i avrcommon.inc}
  216. procedure EXT_INT0_ISR; external name 'EXT_INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  217. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 Pin Change Interrupt Request 0
  218. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 3 Pin Change Interrupt Request 1
  219. procedure WATCHDOG_ISR; external name 'WATCHDOG_ISR'; // Interrupt 4 Watchdog Time-out
  220. procedure TIM1_CAPT_ISR; external name 'TIM1_CAPT_ISR'; // Interrupt 5 Timer/Counter1 Capture Event
  221. procedure TIM1_COMPA_ISR; external name 'TIM1_COMPA_ISR'; // Interrupt 6 Timer/Counter1 Compare Match A
  222. procedure TIM1_COMPB_ISR; external name 'TIM1_COMPB_ISR'; // Interrupt 7 Timer/Counter1 Compare Match B
  223. procedure TIM1_OVF_ISR; external name 'TIM1_OVF_ISR'; // Interrupt 8 Timer/Counter1 Overflow
  224. procedure TIM0_COMPA_ISR; external name 'TIM0_COMPA_ISR'; // Interrupt 9 Timer/Counter0 Compare Match A
  225. procedure TIM0_COMPB_ISR; external name 'TIM0_COMPB_ISR'; // Interrupt 10 Timer/Counter0 Compare Match B
  226. procedure TIM0_OVF_ISR; external name 'TIM0_OVF_ISR'; // Interrupt 11 Timer/Counter0 Overflow
  227. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 12 Analog Comparator
  228. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 13 ADC Conversion Complete
  229. procedure EE_RDY_ISR; external name 'EE_RDY_ISR'; // Interrupt 14 EEPROM Ready
  230. procedure USI_STR_ISR; external name 'USI_STR_ISR'; // Interrupt 15 USI START
  231. procedure USI_OVF_ISR; external name 'USI_OVF_ISR'; // Interrupt 16 USI Overflow
  232. procedure _FPC_start; assembler; nostackframe;
  233. label
  234. _start;
  235. asm
  236. .init
  237. .globl _start
  238. rjmp _start
  239. rjmp EXT_INT0_ISR
  240. rjmp PCINT0_ISR
  241. rjmp PCINT1_ISR
  242. rjmp WATCHDOG_ISR
  243. rjmp TIM1_CAPT_ISR
  244. rjmp TIM1_COMPA_ISR
  245. rjmp TIM1_COMPB_ISR
  246. rjmp TIM1_OVF_ISR
  247. rjmp TIM0_COMPA_ISR
  248. rjmp TIM0_COMPB_ISR
  249. rjmp TIM0_OVF_ISR
  250. rjmp ANA_COMP_ISR
  251. rjmp ADC_ISR
  252. rjmp EE_RDY_ISR
  253. rjmp USI_STR_ISR
  254. rjmp USI_OVF_ISR
  255. {$i start.inc}
  256. .weak EXT_INT0_ISR
  257. .weak PCINT0_ISR
  258. .weak PCINT1_ISR
  259. .weak WATCHDOG_ISR
  260. .weak TIM1_CAPT_ISR
  261. .weak TIM1_COMPA_ISR
  262. .weak TIM1_COMPB_ISR
  263. .weak TIM1_OVF_ISR
  264. .weak TIM0_COMPA_ISR
  265. .weak TIM0_COMPB_ISR
  266. .weak TIM0_OVF_ISR
  267. .weak ANA_COMP_ISR
  268. .weak ADC_ISR
  269. .weak EE_RDY_ISR
  270. .weak USI_STR_ISR
  271. .weak USI_OVF_ISR
  272. .set EXT_INT0_ISR, Default_IRQ_handler
  273. .set PCINT0_ISR, Default_IRQ_handler
  274. .set PCINT1_ISR, Default_IRQ_handler
  275. .set WATCHDOG_ISR, Default_IRQ_handler
  276. .set TIM1_CAPT_ISR, Default_IRQ_handler
  277. .set TIM1_COMPA_ISR, Default_IRQ_handler
  278. .set TIM1_COMPB_ISR, Default_IRQ_handler
  279. .set TIM1_OVF_ISR, Default_IRQ_handler
  280. .set TIM0_COMPA_ISR, Default_IRQ_handler
  281. .set TIM0_COMPB_ISR, Default_IRQ_handler
  282. .set TIM0_OVF_ISR, Default_IRQ_handler
  283. .set ANA_COMP_ISR, Default_IRQ_handler
  284. .set ADC_ISR, Default_IRQ_handler
  285. .set EE_RDY_ISR, Default_IRQ_handler
  286. .set USI_STR_ISR, Default_IRQ_handler
  287. .set USI_OVF_ISR, Default_IRQ_handler
  288. end;
  289. end.