attiny25.pp 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. unit ATtiny25;
  2. {$goto on}
  3. interface
  4. var
  5. // PORTB
  6. PORTB : byte absolute $00+$38; // Data Register, Port B
  7. DDRB : byte absolute $00+$37; // Data Direction Register, Port B
  8. PINB : byte absolute $00+$36; // Input Pins, Port B
  9. // ANALOG_COMPARATOR
  10. ADCSRB : byte absolute $00+$23; // ADC Control and Status Register B
  11. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  12. DIDR0 : byte absolute $00+$34; //
  13. // AD_CONVERTER
  14. ADMUX : byte absolute $00+$27; // The ADC multiplexer Selection Register
  15. ADCSRA : byte absolute $00+$26; // The ADC Control and Status register
  16. ADC : word absolute $00+$24; // ADC Data Register Bytes
  17. ADCL : byte absolute $00+$24; // ADC Data Register Bytes
  18. ADCH : byte absolute $00+$24+1; // ADC Data Register Bytes
  19. // USI
  20. USIBR : byte absolute $00+$30; // USI Buffer Register
  21. USIDR : byte absolute $00+$2F; // USI Data Register
  22. USISR : byte absolute $00+$2E; // USI Status Register
  23. USICR : byte absolute $00+$2D; // USI Control Register
  24. // EXTERNAL_INTERRUPT
  25. MCUCR : byte absolute $00+$55; // MCU Control Register
  26. GIMSK : byte absolute $00+$5B; // General Interrupt Mask Register
  27. GIFR : byte absolute $00+$5A; // General Interrupt Flag register
  28. PCMSK : byte absolute $00+$35; // Pin Change Enable Mask
  29. // EEPROM
  30. EEAR : word absolute $00+$3E; // EEPROM Address Register Bytes
  31. EEARL : byte absolute $00+$3E; // EEPROM Address Register Bytes
  32. EEARH : byte absolute $00+$3E+1; // EEPROM Address Register Bytes
  33. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  34. EECR : byte absolute $00+$3C; // EEPROM Control Register
  35. // WATCHDOG
  36. WDTCR : byte absolute $00+$41; // Watchdog Timer Control Register
  37. // TIMER_COUNTER_0
  38. TIMSK : byte absolute $00+$59; // Timer/Counter Interrupt Mask Register
  39. TIFR : byte absolute $00+$58; // Timer/Counter0 Interrupt Flag register
  40. TCCR0A : byte absolute $00+$4A; // Timer/Counter Control Register A
  41. TCCR0B : byte absolute $00+$53; // Timer/Counter Control Register B
  42. TCNT0 : byte absolute $00+$52; // Timer/Counter0
  43. OCR0A : byte absolute $00+$49; // Timer/Counter0 Output Compare Register
  44. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  45. GTCCR : byte absolute $00+$4C; // General Timer/Counter Control Register
  46. // TIMER_COUNTER_1
  47. TCCR1 : byte absolute $00+$50; // Timer/Counter Control Register
  48. TCNT1 : byte absolute $00+$4F; // Timer/Counter Register
  49. OCR1A : byte absolute $00+$4E; // Output Compare Register
  50. OCR1B : byte absolute $00+$4B; // Output Compare Register
  51. OCR1C : byte absolute $00+$4D; // Output compare register
  52. DTPS : byte absolute $00+$43; // Dead time prescaler register
  53. DT1A : byte absolute $00+$45; // Dead time value register
  54. DT1B : byte absolute $00+$44; // Dead time value B
  55. // BOOT_LOAD
  56. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  57. // CPU
  58. SREG : byte absolute $00+$5F; // Status Register
  59. PRR : byte absolute $00+$40; // Power Reduction Register
  60. SPL : byte absolute $00+$5D; // Stack Pointer Low Byte
  61. MCUSR : byte absolute $00+$54; // MCU Status register
  62. OSCCAL : byte absolute $00+$51; // Oscillator Calibration Register
  63. CLKPR : byte absolute $00+$46; // Clock Prescale Register
  64. PLLCSR : byte absolute $00+$47; // PLL Control and status register
  65. DWDR : byte absolute $00+$42; // debugWire data register
  66. GPIOR2 : byte absolute $00+$33; // General Purpose IO register 2
  67. GPIOR1 : byte absolute $00+$32; // General Purpose register 1
  68. GPIOR0 : byte absolute $00+$31; // General purpose register 0
  69. const
  70. // ADCSRB
  71. ACME = 6; // Analog Comparator Multiplexer Enable
  72. // ACSR
  73. ACD = 7; // Analog Comparator Disable
  74. ACBG = 6; // Analog Comparator Bandgap Select
  75. ACO = 5; // Analog Compare Output
  76. ACI = 4; // Analog Comparator Interrupt Flag
  77. ACIE = 3; // Analog Comparator Interrupt Enable
  78. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  79. // DIDR0
  80. AIN1D = 1; // AIN1 Digital Input Disable
  81. AIN0D = 0; // AIN0 Digital Input Disable
  82. // ADMUX
  83. REFS = 6; // Reference Selection Bits
  84. ADLAR = 5; // Left Adjust Result
  85. REFS2 = 4; // Reference Selection Bit 2
  86. MUX = 0; // Analog Channel and Gain Selection Bits
  87. // ADCSRA
  88. ADEN = 7; // ADC Enable
  89. ADSC = 6; // ADC Start Conversion
  90. ADATE = 5; // ADC Auto Trigger Enable
  91. ADIF = 4; // ADC Interrupt Flag
  92. ADIE = 3; // ADC Interrupt Enable
  93. ADPS = 0; // ADC Prescaler Select Bits
  94. // ADCSRB
  95. BIN = 7; // Bipolar Input Mode
  96. IPR = 5; // Input Polarity Mode
  97. ADTS = 0; // ADC Auto Trigger Sources
  98. // DIDR0
  99. ADC0D = 5; // ADC0 Digital input Disable
  100. ADC2D = 4; // ADC2 Digital input Disable
  101. ADC3D = 3; // ADC3 Digital input Disable
  102. ADC1D = 2; // ADC1 Digital input Disable
  103. // USISR
  104. USISIF = 7; // Start Condition Interrupt Flag
  105. USIOIF = 6; // Counter Overflow Interrupt Flag
  106. USIPF = 5; // Stop Condition Flag
  107. USIDC = 4; // Data Output Collision
  108. USICNT = 0; // USI Counter Value Bits
  109. // USICR
  110. USISIE = 7; // Start Condition Interrupt Enable
  111. USIOIE = 6; // Counter Overflow Interrupt Enable
  112. USIWM = 4; // USI Wire Mode Bits
  113. USICS = 2; // USI Clock Source Select Bits
  114. USICLK = 1; // Clock Strobe
  115. USITC = 0; // Toggle Clock Port Pin
  116. // MCUCR
  117. ISC01 = 1; // Interrupt Sense Control 0 Bit 1
  118. ISC00 = 0; // Interrupt Sense Control 0 Bit 0
  119. // GIMSK
  120. INT0 = 6; // External Interrupt Request 0 Enable
  121. PCIE = 5; // Pin Change Interrupt Enable
  122. // GIFR
  123. INTF0 = 6; // External Interrupt Flag 0
  124. PCIF = 5; // Pin Change Interrupt Flag
  125. // EECR
  126. EEPM = 4; // EEPROM Programming Mode Bits
  127. EERIE = 3; // EEPROM Ready Interrupt Enable
  128. EEMPE = 2; // EEPROM Master Write Enable
  129. EEPE = 1; // EEPROM Write Enable
  130. EERE = 0; // EEPROM Read Enable
  131. // WDTCR
  132. WDIF = 7; // Watchdog Timeout Interrupt Flag
  133. WDIE = 6; // Watchdog Timeout Interrupt Enable
  134. WDP = 0; // Watchdog Timer Prescaler Bits
  135. WDCE = 4; // Watchdog Change Enable
  136. WDE = 3; // Watch Dog Enable
  137. // TIMSK
  138. OCIE0A = 4; // Timer/Counter0 Output Compare Match A Interrupt Enable
  139. OCIE0B = 3; // Timer/Counter0 Output Compare Match B Interrupt Enable
  140. TOIE0 = 1; // Timer/Counter0 Overflow Interrupt Enable
  141. // TIFR
  142. OCF0A = 4; // Timer/Counter0 Output Compare Flag 0A
  143. OCF0B = 3; // Timer/Counter0 Output Compare Flag 0B
  144. TOV0 = 1; // Timer/Counter0 Overflow Flag
  145. // TCCR0A
  146. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  147. COM0B = 4; // Compare Output Mode, Fast PWm
  148. WGM0 = 0; // Waveform Generation Mode
  149. // TCCR0B
  150. FOC0A = 7; // Force Output Compare A
  151. FOC0B = 6; // Force Output Compare B
  152. WGM02 = 3; //
  153. CS0 = 0; // Clock Select
  154. // GTCCR
  155. TSM = 7; // Timer/Counter Synchronization Mode
  156. PSR0 = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  157. // TCCR1
  158. CTC1 = 7; // Clear Timer/Counter on Compare Match
  159. PWM1A = 6; // Pulse Width Modulator Enable
  160. COM1A = 4; // Compare Output Mode, Bits
  161. CS1 = 0; // Clock Select Bits
  162. // TIMSK
  163. OCIE1A = 6; // OCIE1A: Timer/Counter1 Output Compare Interrupt Enable
  164. OCIE1B = 5; // OCIE1A: Timer/Counter1 Output Compare B Interrupt Enable
  165. TOIE1 = 2; // Timer/Counter1 Overflow Interrupt Enable
  166. // TIFR
  167. OCF1A = 6; // Timer/Counter1 Output Compare Flag 1A
  168. OCF1B = 5; // Timer/Counter1 Output Compare Flag 1B
  169. TOV1 = 2; // Timer/Counter1 Overflow Flag
  170. // GTCCR
  171. PWM1B = 6; // Pulse Width Modulator B Enable
  172. COM1B = 4; // Comparator B Output Mode
  173. FOC1B = 3; // Force Output Compare Match 1B
  174. FOC1A = 2; // Force Output Compare 1A
  175. PSR1 = 1; // Prescaler Reset Timer/Counter1
  176. // DTPS
  177. // DT1A
  178. DTVH = 4; //
  179. DTVL = 0; //
  180. // DT1B
  181. // SPMCSR
  182. CTPB = 4; // Clear temporary page buffer
  183. RFLB = 3; // Read fuse and lock bits
  184. PGWRT = 2; // Page Write
  185. PGERS = 1; // Page Erase
  186. SPMEN = 0; // Store Program Memory Enable
  187. // SREG
  188. I = 7; // Global Interrupt Enable
  189. T = 6; // Bit Copy Storage
  190. H = 5; // Half Carry Flag
  191. S = 4; // Sign Bit
  192. V = 3; // Two's Complement Overflow Flag
  193. N = 2; // Negative Flag
  194. Z = 1; // Zero Flag
  195. C = 0; // Carry Flag
  196. // PRR
  197. PRTIM1 = 3; // Power Reduction Timer/Counter1
  198. PRTIM0 = 2; // Power Reduction Timer/Counter0
  199. PRUSI = 1; // Power Reduction USI
  200. PRADC = 0; // Power Reduction ADC
  201. // MCUCR
  202. PUD = 6; // Pull-up Disable
  203. SE = 5; // Sleep Enable
  204. SM = 3; // Sleep Mode Select Bits
  205. ISC0 = 0; // Interrupt Sense Control 0 bits
  206. // MCUSR
  207. WDRF = 3; // Watchdog Reset Flag
  208. BORF = 2; // Brown-out Reset Flag
  209. EXTRF = 1; // External Reset Flag
  210. PORF = 0; // Power-On Reset Flag
  211. // CLKPR
  212. CLKPCE = 7; // Clock Prescaler Change Enable
  213. CLKPS = 0; // Clock Prescaler Select Bits
  214. // PLLCSR
  215. LSM = 7; // Low speed mode
  216. PCKE = 2; // PCK Enable
  217. PLLE = 1; // PLL Enable
  218. PLOCK = 0; // PLL Lock detector
  219. implementation
  220. {$define RELBRANCHES}
  221. {$i avrcommon.inc}
  222. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt 0
  223. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 Pin change Interrupt Request 0
  224. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 3 Timer/Counter1 Compare Match 1A
  225. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 4 Timer/Counter1 Overflow
  226. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 5 Timer/Counter0 Overflow
  227. procedure EE_RDY_ISR; external name 'EE_RDY_ISR'; // Interrupt 6 EEPROM Ready
  228. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 7 Analog comparator
  229. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 8 ADC Conversion ready
  230. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 9 Timer/Counter1 Compare Match B
  231. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 10 Timer/Counter0 Compare Match A
  232. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 11 Timer/Counter0 Compare Match B
  233. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 12 Watchdog Time-out
  234. procedure USI_START_ISR; external name 'USI_START_ISR'; // Interrupt 13 USI START
  235. procedure USI_OVF_ISR; external name 'USI_OVF_ISR'; // Interrupt 14 USI Overflow
  236. procedure _FPC_start; assembler; nostackframe;
  237. label
  238. _start;
  239. asm
  240. .init
  241. .globl _start
  242. rjmp _start
  243. rjmp INT0_ISR
  244. rjmp PCINT0_ISR
  245. rjmp TIMER1_COMPA_ISR
  246. rjmp TIMER1_OVF_ISR
  247. rjmp TIMER0_OVF_ISR
  248. rjmp EE_RDY_ISR
  249. rjmp ANA_COMP_ISR
  250. rjmp ADC_ISR
  251. rjmp TIMER1_COMPB_ISR
  252. rjmp TIMER0_COMPA_ISR
  253. rjmp TIMER0_COMPB_ISR
  254. rjmp WDT_ISR
  255. rjmp USI_START_ISR
  256. rjmp USI_OVF_ISR
  257. {$i start.inc}
  258. .weak INT0_ISR
  259. .weak PCINT0_ISR
  260. .weak TIMER1_COMPA_ISR
  261. .weak TIMER1_OVF_ISR
  262. .weak TIMER0_OVF_ISR
  263. .weak EE_RDY_ISR
  264. .weak ANA_COMP_ISR
  265. .weak ADC_ISR
  266. .weak TIMER1_COMPB_ISR
  267. .weak TIMER0_COMPA_ISR
  268. .weak TIMER0_COMPB_ISR
  269. .weak WDT_ISR
  270. .weak USI_START_ISR
  271. .weak USI_OVF_ISR
  272. .set INT0_ISR, Default_IRQ_handler
  273. .set PCINT0_ISR, Default_IRQ_handler
  274. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  275. .set TIMER1_OVF_ISR, Default_IRQ_handler
  276. .set TIMER0_OVF_ISR, Default_IRQ_handler
  277. .set EE_RDY_ISR, Default_IRQ_handler
  278. .set ANA_COMP_ISR, Default_IRQ_handler
  279. .set ADC_ISR, Default_IRQ_handler
  280. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  281. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  282. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  283. .set WDT_ISR, Default_IRQ_handler
  284. .set USI_START_ISR, Default_IRQ_handler
  285. .set USI_OVF_ISR, Default_IRQ_handler
  286. end;
  287. end.