attiny26.pp 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. unit ATtiny26;
  2. {$goto on}
  3. interface
  4. var
  5. // AD_CONVERTER
  6. ADMUX : byte absolute $00+$27; // The ADC multiplexer Selection Register
  7. ADCSR : byte absolute $00+$26; // The ADC Control and Status register
  8. ADC : word absolute $00+$24; // ADC Data Register Bytes
  9. ADCL : byte absolute $00+$24; // ADC Data Register Bytes
  10. ADCH : byte absolute $00+$24+1; // ADC Data Register Bytes
  11. // ANALOG_COMPARATOR
  12. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  13. // USI
  14. USIDR : byte absolute $00+$2F; // USI Data Register
  15. USISR : byte absolute $00+$2E; // USI Status Register
  16. USICR : byte absolute $00+$2D; // USI Control Register
  17. // PORTA
  18. PORTA : byte absolute $00+$3B; // Port A Data Register
  19. DDRA : byte absolute $00+$3A; // Port A Data Direction Register
  20. PINA : byte absolute $00+$39; // Port A Input Pins
  21. // PORTB
  22. PORTB : byte absolute $00+$38; // Port B Data Register
  23. DDRB : byte absolute $00+$37; // Port B Data Direction Register
  24. PINB : byte absolute $00+$36; // Port B Input Pins
  25. // EEPROM
  26. EEAR : byte absolute $00+$3E; // EEPROM Read/Write Access
  27. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  28. EECR : byte absolute $00+$3C; // EEPROM Control Register
  29. // WATCHDOG
  30. WDTCR : byte absolute $00+$41; // Watchdog Timer Control Register
  31. // CPU
  32. SREG : byte absolute $00+$5F; // Status Register
  33. SP : byte absolute $00+$5D; // Stack Pointer
  34. MCUCR : byte absolute $00+$55; // MCU Control Register
  35. MCUSR : byte absolute $00+$54; // MCU Status register
  36. OSCCAL : byte absolute $00+$51; // Status Register
  37. // TIMER_COUNTER_0
  38. TIMSK : byte absolute $00+$59; // Timer/Counter Interrupt Mask Register
  39. TIFR : byte absolute $00+$58; // Timer/Counter Interrupt Flag register
  40. TCCR0 : byte absolute $00+$53; // Timer/Counter0 Control Register
  41. TCNT0 : byte absolute $00+$52; // Timer Counter 0
  42. // TIMER_COUNTER_1
  43. TCCR1A : byte absolute $00+$50; // Timer/Counter Control Register A
  44. TCCR1B : byte absolute $00+$4F; // Timer/Counter Control Register B
  45. TCNT1 : byte absolute $00+$4E; // Timer/Counter Register
  46. OCR1A : byte absolute $00+$4D; // Output Compare Register
  47. OCR1B : byte absolute $00+$4C; // Output Compare Register
  48. OCR1C : byte absolute $00+$4B; // Output Compare Register
  49. PLLCSR : byte absolute $00+$49; // PLL Control and Status Register
  50. // EXTERNAL_INTERRUPT
  51. GIMSK : byte absolute $00+$5B; // General Interrupt Mask Register
  52. GIFR : byte absolute $00+$5A; // General Interrupt Flag register
  53. const
  54. // ADMUX
  55. REFS = 6; // Reference Selection Bits
  56. ADLAR = 5; // Left Adjust Result
  57. MUX = 0; // Analog Channel and Gain Selection Bits
  58. // ADCSR
  59. ADEN = 7; // ADC Enable
  60. ADSC = 6; // ADC Start Conversion
  61. ADFR = 5; // ADC Free Running Select
  62. ADIF = 4; // ADC Interrupt Flag
  63. ADIE = 3; // ADC Interrupt Enable
  64. ADPS = 0; // ADC Prescaler Select Bits
  65. // ACSR
  66. ACD = 7; // Analog Comparator Disable
  67. ACBG = 6; // Analog Comparator Bandgap Select
  68. ACO = 5; // Analog Compare Output
  69. ACI = 4; // Analog Comparator Interrupt Flag
  70. ACIE = 3; // Analog Comparator Interrupt Enable
  71. ACME = 2; // Analog Comparator Multiplexer Enable
  72. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  73. // USISR
  74. USISIF = 7; // Start Condition Interrupt Flag
  75. USIOIF = 6; // Counter Overflow Interrupt Flag
  76. USIPF = 5; // Stop Condition Flag
  77. USIDC = 4; // Data Output Collision
  78. USICNT = 0; // USI Counter Value Bits
  79. // USICR
  80. USISIE = 7; // Start Condition Interrupt Enable
  81. USIOIE = 6; // Counter Overflow Interrupt Enable
  82. USIWM = 4; // USI Wire Mode Bits
  83. USICS = 2; // USI Clock Source Select Bits
  84. USICLK = 1; // Clock Strobe
  85. USITC = 0; // Toggle Clock Port Pin
  86. // EECR
  87. EERIE = 3; // EEProm Ready Interrupt Enable
  88. EEMWE = 2; // EEPROM Master Write Enable
  89. EEWE = 1; // EEPROM Write Enable
  90. EERE = 0; // EEPROM Read Enable
  91. // WDTCR
  92. WDCE = 4; // Watchdog Change Enable
  93. WDE = 3; // Watch Dog Enable
  94. WDP = 0; // Watch Dog Timer Prescaler bits
  95. // SREG
  96. I = 7; // Global Interrupt Enable
  97. T = 6; // Bit Copy Storage
  98. H = 5; // Half Carry Flag
  99. S = 4; // Sign Bit
  100. V = 3; // Two's Complement Overflow Flag
  101. N = 2; // Negative Flag
  102. Z = 1; // Zero Flag
  103. C = 0; // Carry Flag
  104. // MCUCR
  105. PUD = 6; // Pull-up Disable
  106. SE = 5; // Sleep Enable
  107. SM = 3; // Sleep Mode Select Bits
  108. ISC0 = 0; // Interrupt Sense Control 0 bits
  109. // MCUSR
  110. WDRF = 3; // Watchdog Reset Flag
  111. BORF = 2; // Brown-out Reset Flag
  112. EXTRF = 1; // External Reset Flag
  113. PORF = 0; // Power-On Reset Flag
  114. // TIMSK
  115. TOIE0 = 1; // Timer/Counter0 Overflow Interrupt Enable
  116. // TIFR
  117. TOV0 = 1; // Timer/Counter0 Overflow Flag
  118. // TCCR0
  119. PSR0 = 3; // Prescaler Reset Timer/Counter0
  120. CS0 = 0; // Clock Select0 bits
  121. // TCCR1A
  122. COM1A = 6; // Comparator A Output Mode Bits
  123. COM1B = 4; // Comparator B Output Mode Bits
  124. FOC1A = 3; // Force Output Compare Match 1A
  125. FOC1B = 2; // Force Output Compare Match 1B
  126. PWM1A = 1; // Pulse Width Modulator A Enable
  127. PWM1B = 0; // Pulse Width Modulator B Enable
  128. // TCCR1B
  129. CTC1 = 7; // Clear Timer/Counter on Compare Match
  130. PSR1 = 6; // Prescaler Reset Timer/Counter1
  131. CS1 = 0; // Clock Select Bits
  132. // TIMSK
  133. OCIE1A = 6; // Timer/Counter1 Output Compare Interrupt Enable
  134. OCIE1B = 5; // Timer/Counter1 Output Compare Interrupt Enable
  135. TOIE1 = 2; // Timer/Counter1 Overflow Interrupt Enable
  136. // TIFR
  137. OCF1A = 6; // Timer/Counter1 Output Compare Flag 1A
  138. OCF1B = 5; // Timer/Counter1 Output Compare Flag 1B
  139. TOV1 = 2; // Timer/Counter1 Overflow Flag
  140. // PLLCSR
  141. PCKE = 2; // PCK Enable
  142. PLLE = 1; // PLL Enable
  143. PLOCK = 0; // PLL Lock Detector
  144. // GIMSK
  145. INT0 = 6; // External Interrupt Request 0 Enable
  146. PCIE = 4; // Pin Change Interrupt Enables
  147. // GIFR
  148. INTF0 = 6; // External Interrupt Flag 0
  149. PCIF = 5; // Pin Change Interrupt Flag
  150. implementation
  151. {$define RELBRANCHES}
  152. {$i avrcommon.inc}
  153. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt 0
  154. procedure IO_PINS_ISR; external name 'IO_PINS_ISR'; // Interrupt 2 External Interrupt Request 0
  155. procedure TIMER1_CMPA_ISR; external name 'TIMER1_CMPA_ISR'; // Interrupt 3 Timer/Counter1 Compare Match 1A
  156. procedure TIMER1_CMPB_ISR; external name 'TIMER1_CMPB_ISR'; // Interrupt 4 Timer/Counter1 Compare Match 1B
  157. procedure TIMER1_OVF1_ISR; external name 'TIMER1_OVF1_ISR'; // Interrupt 5 Timer/Counter1 Overflow
  158. procedure TIMER0_OVF0_ISR; external name 'TIMER0_OVF0_ISR'; // Interrupt 6 Timer/Counter0 Overflow
  159. procedure USI_STRT_ISR; external name 'USI_STRT_ISR'; // Interrupt 7 USI Start
  160. procedure USI_OVF_ISR; external name 'USI_OVF_ISR'; // Interrupt 8 USI Overflow
  161. procedure EE_RDY_ISR; external name 'EE_RDY_ISR'; // Interrupt 9 EEPROM Ready
  162. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 10 Analog Comparator
  163. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 11 ADC Conversion Complete
  164. procedure _FPC_start; assembler; nostackframe;
  165. label
  166. _start;
  167. asm
  168. .init
  169. .globl _start
  170. rjmp _start
  171. rjmp INT0_ISR
  172. rjmp IO_PINS_ISR
  173. rjmp TIMER1_CMPA_ISR
  174. rjmp TIMER1_CMPB_ISR
  175. rjmp TIMER1_OVF1_ISR
  176. rjmp TIMER0_OVF0_ISR
  177. rjmp USI_STRT_ISR
  178. rjmp USI_OVF_ISR
  179. rjmp EE_RDY_ISR
  180. rjmp ANA_COMP_ISR
  181. rjmp ADC_ISR
  182. {$i start.inc}
  183. .weak INT0_ISR
  184. .weak IO_PINS_ISR
  185. .weak TIMER1_CMPA_ISR
  186. .weak TIMER1_CMPB_ISR
  187. .weak TIMER1_OVF1_ISR
  188. .weak TIMER0_OVF0_ISR
  189. .weak USI_STRT_ISR
  190. .weak USI_OVF_ISR
  191. .weak EE_RDY_ISR
  192. .weak ANA_COMP_ISR
  193. .weak ADC_ISR
  194. .set INT0_ISR, Default_IRQ_handler
  195. .set IO_PINS_ISR, Default_IRQ_handler
  196. .set TIMER1_CMPA_ISR, Default_IRQ_handler
  197. .set TIMER1_CMPB_ISR, Default_IRQ_handler
  198. .set TIMER1_OVF1_ISR, Default_IRQ_handler
  199. .set TIMER0_OVF0_ISR, Default_IRQ_handler
  200. .set USI_STRT_ISR, Default_IRQ_handler
  201. .set USI_OVF_ISR, Default_IRQ_handler
  202. .set EE_RDY_ISR, Default_IRQ_handler
  203. .set ANA_COMP_ISR, Default_IRQ_handler
  204. .set ADC_ISR, Default_IRQ_handler
  205. end;
  206. end.