attiny3216.pp 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473
  1. unit ATtiny3216;
  2. {$goto on}
  3. interface
  4. type
  5. TAC = object //Analog Comparator
  6. CTRLA: byte; //Control A
  7. Reserved1: byte;
  8. MUXCTRLA: byte; //Mux Control A
  9. Reserved3: byte;
  10. Reserved4: byte;
  11. Reserved5: byte;
  12. INTCTRL: byte; //Interrupt Control
  13. STATUS: byte; //Status
  14. const
  15. // Enable
  16. ENABLEbm = $01;
  17. // AC_HYSMODE
  18. HYSMODEmask = $06;
  19. HYSMODE_OFF = $00;
  20. HYSMODE_10mV = $02;
  21. HYSMODE_25mV = $04;
  22. HYSMODE_50mV = $06;
  23. // AC_INTMODE
  24. INTMODEmask = $30;
  25. INTMODE_BOTHEDGE = $00;
  26. INTMODE_NEGEDGE = $20;
  27. INTMODE_POSEDGE = $30;
  28. // AC_LPMODE
  29. LPMODEmask = $08;
  30. LPMODE_DIS = $00;
  31. LPMODE_EN = $08;
  32. // Output Buffer Enable
  33. OUTENbm = $40;
  34. // Run in Standby Mode
  35. RUNSTDBYbm = $80;
  36. // Analog Comparator 0 Interrupt Enable
  37. CMPbm = $01;
  38. // Invert AC Output
  39. INVERTbm = $80;
  40. // AC_MUXNEG
  41. MUXNEGmask = $03;
  42. MUXNEG_PIN0 = $00;
  43. MUXNEG_PIN1 = $01;
  44. MUXNEG_VREF = $02;
  45. MUXNEG_DAC = $03;
  46. // AC_MUXPOS
  47. MUXPOSmask = $18;
  48. MUXPOS_PIN0 = $00;
  49. MUXPOS_PIN1 = $08;
  50. MUXPOS_PIN2 = $10;
  51. MUXPOS_PIN3 = $18;
  52. // Analog Comparator State
  53. STATEbm = $10;
  54. end;
  55. TADC = object //Analog to Digital Converter
  56. CTRLA: byte; //Control A
  57. CTRLB: byte; //Control B
  58. CTRLC: byte; //Control C
  59. CTRLD: byte; //Control D
  60. CTRLE: byte; //Control E
  61. SAMPCTRL: byte; //Sample Control
  62. MUXPOS: byte; //Positive mux input
  63. Reserved7: byte;
  64. COMMAND: byte; //Command
  65. EVCTRL: byte; //Event Control
  66. INTCTRL: byte; //Interrupt Control
  67. INTFLAGS: byte; //Interrupt Flags
  68. DBGCTRL: byte; //Debug Control
  69. TEMP: byte; //Temporary Data
  70. Reserved14: byte;
  71. Reserved15: byte;
  72. RES: word; //ADC Accumulator Result
  73. WINLT: word; //Window comparator low threshold
  74. WINHT: word; //Window comparator high threshold
  75. CALIB: byte; //Calibration
  76. const
  77. // ADC_DUTYCYC
  78. DUTYCYCmask = $01;
  79. DUTYCYC_DUTY50 = $00;
  80. DUTYCYC_DUTY25 = $01;
  81. // Start Conversion Operation
  82. STCONVbm = $01;
  83. // ADC Enable
  84. ENABLEbm = $01;
  85. // ADC Freerun mode
  86. FREERUNbm = $02;
  87. // ADC_RESSEL
  88. RESSELmask = $04;
  89. RESSEL_10BIT = $00;
  90. RESSEL_8BIT = $04;
  91. // Run standby mode
  92. RUNSTBYbm = $80;
  93. // ADC_SAMPNUM
  94. SAMPNUMmask = $07;
  95. SAMPNUM_ACC1 = $00;
  96. SAMPNUM_ACC2 = $01;
  97. SAMPNUM_ACC4 = $02;
  98. SAMPNUM_ACC8 = $03;
  99. SAMPNUM_ACC16 = $04;
  100. SAMPNUM_ACC32 = $05;
  101. SAMPNUM_ACC64 = $06;
  102. // ADC_PRESC
  103. PRESCmask = $07;
  104. PRESC_DIV2 = $00;
  105. PRESC_DIV4 = $01;
  106. PRESC_DIV8 = $02;
  107. PRESC_DIV16 = $03;
  108. PRESC_DIV32 = $04;
  109. PRESC_DIV64 = $05;
  110. PRESC_DIV128 = $06;
  111. PRESC_DIV256 = $07;
  112. // ADC_REFSEL
  113. REFSELmask = $30;
  114. REFSEL_INTREF = $00;
  115. REFSEL_VDDREF = $10;
  116. REFSEL_VREFA = $20;
  117. // Sample Capacitance Selection
  118. SAMPCAPbm = $40;
  119. // ADC_ASDV
  120. ASDVmask = $10;
  121. ASDV_ASVOFF = $00;
  122. ASDV_ASVON = $10;
  123. // ADC_INITDLY
  124. INITDLYmask = $E0;
  125. INITDLY_DLY0 = $00;
  126. INITDLY_DLY16 = $20;
  127. INITDLY_DLY32 = $40;
  128. INITDLY_DLY64 = $60;
  129. INITDLY_DLY128 = $80;
  130. INITDLY_DLY256 = $A0;
  131. // Sampling Delay Selection
  132. SAMPDLY0bm = $01;
  133. SAMPDLY1bm = $02;
  134. SAMPDLY2bm = $04;
  135. SAMPDLY3bm = $08;
  136. // ADC_WINCM
  137. WINCMmask = $07;
  138. WINCM_NONE = $00;
  139. WINCM_BELOW = $01;
  140. WINCM_ABOVE = $02;
  141. WINCM_INSIDE = $03;
  142. WINCM_OUTSIDE = $04;
  143. // Debug run
  144. DBGRUNbm = $01;
  145. // Start Event Input Enable
  146. STARTEIbm = $01;
  147. // Result Ready Interrupt Enable
  148. RESRDYbm = $01;
  149. // Window Comparator Interrupt Enable
  150. WCMPbm = $02;
  151. // ADC_MUXPOS
  152. MUXPOSmask = $1F;
  153. MUXPOS_AIN0 = $00;
  154. MUXPOS_AIN1 = $01;
  155. MUXPOS_AIN2 = $02;
  156. MUXPOS_AIN3 = $03;
  157. MUXPOS_AIN4 = $04;
  158. MUXPOS_AIN5 = $05;
  159. MUXPOS_AIN6 = $06;
  160. MUXPOS_AIN7 = $07;
  161. MUXPOS_AIN8 = $08;
  162. MUXPOS_AIN9 = $09;
  163. MUXPOS_AIN10 = $0A;
  164. MUXPOS_AIN11 = $0B;
  165. MUXPOS_PTC = $1B;
  166. MUXPOS_DAC0 = $1C;
  167. MUXPOS_INTREF = $1D;
  168. MUXPOS_TEMPSENSE = $1E;
  169. MUXPOS_GND = $1F;
  170. // Sample lenght
  171. SAMPLEN0bm = $01;
  172. SAMPLEN1bm = $02;
  173. SAMPLEN2bm = $04;
  174. SAMPLEN3bm = $08;
  175. SAMPLEN4bm = $10;
  176. // Temporary
  177. TEMP0bm = $01;
  178. TEMP1bm = $02;
  179. TEMP2bm = $04;
  180. TEMP3bm = $08;
  181. TEMP4bm = $10;
  182. TEMP5bm = $20;
  183. TEMP6bm = $40;
  184. TEMP7bm = $80;
  185. end;
  186. TBOD = object //Bod interface
  187. CTRLA: byte; //Control A
  188. CTRLB: byte; //Control B
  189. Reserved2: byte;
  190. Reserved3: byte;
  191. Reserved4: byte;
  192. Reserved5: byte;
  193. Reserved6: byte;
  194. Reserved7: byte;
  195. VLMCTRLA: byte; //Voltage level monitor Control
  196. INTCTRL: byte; //Voltage level monitor interrupt Control
  197. INTFLAGS: byte; //Voltage level monitor interrupt Flags
  198. STATUS: byte; //Voltage level monitor status
  199. const
  200. // BOD_ACTIVE
  201. ACTIVEmask = $0C;
  202. ACTIVE_DIS = $00;
  203. ACTIVE_ENABLED = $04;
  204. ACTIVE_SAMPLED = $08;
  205. ACTIVE_ENWAKE = $0C;
  206. // BOD_SAMPFREQ
  207. SAMPFREQmask = $10;
  208. SAMPFREQ_1KHZ = $00;
  209. SAMPFREQ_125HZ = $10;
  210. // BOD_SLEEP
  211. SLEEPmask = $03;
  212. SLEEP_DIS = $00;
  213. SLEEP_ENABLED = $01;
  214. SLEEP_SAMPLED = $02;
  215. // BOD_LVL
  216. LVLmask = $07;
  217. LVL_BODLEVEL0 = $00;
  218. LVL_BODLEVEL1 = $01;
  219. LVL_BODLEVEL2 = $02;
  220. LVL_BODLEVEL3 = $03;
  221. LVL_BODLEVEL4 = $04;
  222. LVL_BODLEVEL5 = $05;
  223. LVL_BODLEVEL6 = $06;
  224. LVL_BODLEVEL7 = $07;
  225. // BOD_VLMCFG
  226. VLMCFGmask = $06;
  227. VLMCFG_BELOW = $00;
  228. VLMCFG_ABOVE = $02;
  229. VLMCFG_CROSS = $04;
  230. // voltage level monitor interrrupt enable
  231. VLMIEbm = $01;
  232. // Voltage level monitor interrupt flag
  233. VLMIFbm = $01;
  234. // Voltage level monitor status
  235. VLMSbm = $01;
  236. // BOD_VLMLVL
  237. VLMLVLmask = $03;
  238. VLMLVL_5ABOVE = $00;
  239. VLMLVL_15ABOVE = $01;
  240. VLMLVL_25ABOVE = $02;
  241. end;
  242. TCCL = object //Configurable Custom Logic
  243. CTRLA: byte; //Control Register A
  244. SEQCTRL0: byte; //Sequential Control 0
  245. Reserved2: byte;
  246. Reserved3: byte;
  247. Reserved4: byte;
  248. LUT0CTRLA: byte; //LUT Control 0 A
  249. LUT0CTRLB: byte; //LUT Control 0 B
  250. LUT0CTRLC: byte; //LUT Control 0 C
  251. TRUTH0: byte; //Truth 0
  252. LUT1CTRLA: byte; //LUT Control 1 A
  253. LUT1CTRLB: byte; //LUT Control 1 B
  254. LUT1CTRLC: byte; //LUT Control 1 C
  255. TRUTH1: byte; //Truth 1
  256. const
  257. // Enable
  258. ENABLEbm = $01;
  259. // Run in Standby
  260. RUNSTDBYbm = $40;
  261. // Clock Source Selection
  262. CLKSRCbm = $40;
  263. // CCL_EDGEDET
  264. EDGEDETmask = $80;
  265. EDGEDET_DIS = $00;
  266. EDGEDET_EN = $80;
  267. // CCL_FILTSEL
  268. FILTSELmask = $30;
  269. FILTSEL_DISABLE = $00;
  270. FILTSEL_SYNCH = $10;
  271. FILTSEL_FILTER = $20;
  272. // Output Enable
  273. OUTENbm = $08;
  274. // CCL_INSEL0
  275. INSEL0mask = $0F;
  276. INSEL0_MASK = $00;
  277. INSEL0_FEEDBACK = $01;
  278. INSEL0_LINK = $02;
  279. INSEL0_EVENT0 = $03;
  280. INSEL0_EVENT1 = $04;
  281. INSEL0_IO = $05;
  282. INSEL0_AC0 = $06;
  283. INSEL0_TCB0 = $07;
  284. INSEL0_TCA0 = $08;
  285. INSEL0_TCD0 = $09;
  286. INSEL0_USART0 = $0A;
  287. INSEL0_SPI0 = $0B;
  288. // CCL_INSEL1
  289. INSEL1mask = $F0;
  290. INSEL1_MASK = $00;
  291. INSEL1_FEEDBACK = $10;
  292. INSEL1_LINK = $20;
  293. INSEL1_EVENT0 = $30;
  294. INSEL1_EVENT1 = $40;
  295. INSEL1_IO = $50;
  296. INSEL1_AC0 = $60;
  297. INSEL1_TCB0 = $70;
  298. INSEL1_TCA0 = $80;
  299. INSEL1_TCD0 = $90;
  300. INSEL1_USART0 = $A0;
  301. INSEL1_SPI0 = $B0;
  302. // CCL_INSEL2
  303. INSEL2mask = $0F;
  304. INSEL2_MASK = $00;
  305. INSEL2_FEEDBACK = $01;
  306. INSEL2_LINK = $02;
  307. INSEL2_EVENT0 = $03;
  308. INSEL2_EVENT1 = $04;
  309. INSEL2_IO = $05;
  310. INSEL2_AC0 = $06;
  311. INSEL2_TCB0 = $07;
  312. INSEL2_TCA0 = $08;
  313. INSEL2_TCD0 = $09;
  314. INSEL2_SPI0 = $0B;
  315. // CCL_SEQSEL
  316. SEQSELmask = $07;
  317. SEQSEL_DISABLE = $00;
  318. SEQSEL_DFF = $01;
  319. SEQSEL_JK = $02;
  320. SEQSEL_LATCH = $03;
  321. SEQSEL_RS = $04;
  322. end;
  323. TCLKCTRL = object //Clock controller
  324. MCLKCTRLA: byte; //MCLK Control A
  325. MCLKCTRLB: byte; //MCLK Control B
  326. MCLKLOCK: byte; //MCLK Lock
  327. MCLKSTATUS: byte; //MCLK Status
  328. Reserved4: byte;
  329. Reserved5: byte;
  330. Reserved6: byte;
  331. Reserved7: byte;
  332. Reserved8: byte;
  333. Reserved9: byte;
  334. Reserved10: byte;
  335. Reserved11: byte;
  336. Reserved12: byte;
  337. Reserved13: byte;
  338. Reserved14: byte;
  339. Reserved15: byte;
  340. OSC20MCTRLA: byte; //OSC20M Control A
  341. OSC20MCALIBA: byte; //OSC20M Calibration A
  342. OSC20MCALIBB: byte; //OSC20M Calibration B
  343. Reserved19: byte;
  344. Reserved20: byte;
  345. Reserved21: byte;
  346. Reserved22: byte;
  347. Reserved23: byte;
  348. OSC32KCTRLA: byte; //OSC32K Control A
  349. Reserved25: byte;
  350. Reserved26: byte;
  351. Reserved27: byte;
  352. XOSC32KCTRLA: byte; //XOSC32K Control A
  353. const
  354. // System clock out
  355. CLKOUTbm = $80;
  356. // CLKCTRL_CLKSEL
  357. CLKSELmask = $03;
  358. CLKSEL_OSC20M = $00;
  359. CLKSEL_OSCULP32K = $01;
  360. CLKSEL_XOSC32K = $02;
  361. CLKSEL_EXTCLK = $03;
  362. // CLKCTRL_PDIV
  363. PDIVmask = $1E;
  364. PDIV_2X = $00;
  365. PDIV_4X = $02;
  366. PDIV_8X = $04;
  367. PDIV_16X = $06;
  368. PDIV_32X = $08;
  369. PDIV_64X = $0A;
  370. PDIV_6X = $10;
  371. PDIV_10X = $12;
  372. PDIV_12X = $14;
  373. PDIV_24X = $16;
  374. PDIV_48X = $18;
  375. // Prescaler enable
  376. PENbm = $01;
  377. // lock ebable
  378. LOCKENbm = $01;
  379. // External Clock status
  380. EXTSbm = $80;
  381. // 20MHz oscillator status
  382. OSC20MSbm = $10;
  383. // 32KHz oscillator status
  384. OSC32KSbm = $20;
  385. // System Oscillator changing
  386. SOSCbm = $01;
  387. // 32.768 kHz Crystal Oscillator status
  388. XOSC32KSbm = $40;
  389. // Calibration
  390. CAL20M0bm = $01;
  391. CAL20M1bm = $02;
  392. CAL20M2bm = $04;
  393. CAL20M3bm = $08;
  394. CAL20M4bm = $10;
  395. CAL20M5bm = $20;
  396. // Lock
  397. LOCKbm = $80;
  398. // Oscillator temperature coefficient
  399. TEMPCAL20M0bm = $01;
  400. TEMPCAL20M1bm = $02;
  401. TEMPCAL20M2bm = $04;
  402. TEMPCAL20M3bm = $08;
  403. // Run standby
  404. RUNSTDBYbm = $02;
  405. // CLKCTRL_CSUT
  406. CSUTmask = $30;
  407. CSUT_1K = $00;
  408. CSUT_16K = $10;
  409. CSUT_32K = $20;
  410. CSUT_64K = $30;
  411. // Enable
  412. ENABLEbm = $01;
  413. // Select
  414. SELbm = $04;
  415. end;
  416. TCPU = object //CPU
  417. Reserved0: byte;
  418. Reserved1: byte;
  419. Reserved2: byte;
  420. Reserved3: byte;
  421. CCP: byte; //Configuration Change Protection
  422. Reserved5: byte;
  423. Reserved6: byte;
  424. Reserved7: byte;
  425. Reserved8: byte;
  426. Reserved9: byte;
  427. Reserved10: byte;
  428. Reserved11: byte;
  429. Reserved12: byte;
  430. SPL: byte; //Stack Pointer Low
  431. SPH: byte; //Stack Pointer High
  432. SREG: byte; //Status Register
  433. const
  434. // CPU_CCP
  435. CCPmask = $FF;
  436. CCP_SPM = $9D;
  437. CCP_IOREG = $D8;
  438. // Carry Flag
  439. Cbm = $01;
  440. // Half Carry Flag
  441. Hbm = $20;
  442. // Global Interrupt Enable Flag
  443. Ibm = $80;
  444. // Negative Flag
  445. Nbm = $04;
  446. // N Exclusive Or V Flag
  447. Sbm = $10;
  448. // Transfer Bit
  449. Tbm = $40;
  450. // Two's Complement Overflow Flag
  451. Vbm = $08;
  452. // Zero Flag
  453. Zbm = $02;
  454. end;
  455. TCPUINT = object //Interrupt Controller
  456. CTRLA: byte; //Control A
  457. STATUS: byte; //Status
  458. LVL0PRI: byte; //Interrupt Level 0 Priority
  459. LVL1VEC: byte; //Interrupt Level 1 Priority Vector
  460. const
  461. // Compact Vector Table
  462. CVTbm = $20;
  463. // Interrupt Vector Select
  464. IVSELbm = $40;
  465. // Round-robin Scheduling Enable
  466. LVL0RRbm = $01;
  467. // Interrupt Level Priority
  468. LVL0PRI0bm = $01;
  469. LVL0PRI1bm = $02;
  470. LVL0PRI2bm = $04;
  471. LVL0PRI3bm = $08;
  472. LVL0PRI4bm = $10;
  473. LVL0PRI5bm = $20;
  474. LVL0PRI6bm = $40;
  475. LVL0PRI7bm = $80;
  476. // Interrupt Vector with High Priority
  477. LVL1VEC0bm = $01;
  478. LVL1VEC1bm = $02;
  479. LVL1VEC2bm = $04;
  480. LVL1VEC3bm = $08;
  481. LVL1VEC4bm = $10;
  482. LVL1VEC5bm = $20;
  483. LVL1VEC6bm = $40;
  484. LVL1VEC7bm = $80;
  485. // Level 0 Interrupt Executing
  486. LVL0EXbm = $01;
  487. // Level 1 Interrupt Executing
  488. LVL1EXbm = $02;
  489. // Non-maskable Interrupt Executing
  490. NMIEXbm = $80;
  491. end;
  492. TCRCSCAN = object //CRCSCAN
  493. CTRLA: byte; //Control A
  494. CTRLB: byte; //Control B
  495. STATUS: byte; //Status
  496. const
  497. // Enable CRC scan
  498. ENABLEbm = $01;
  499. // Enable NMI Trigger
  500. NMIENbm = $02;
  501. // Reset CRC scan
  502. RESETbm = $80;
  503. // CRCSCAN_SRC
  504. SRCmask = $03;
  505. SRC_FLASH = $00;
  506. SRC_APPLICATION = $01;
  507. SRC_BOOT = $02;
  508. // CRC Busy
  509. BUSYbm = $01;
  510. // CRC Ok
  511. OKbm = $02;
  512. end;
  513. TDAC = object //Digital to Analog Converter
  514. CTRLA: byte; //Control Register A
  515. DATA: byte; //DATA Register
  516. const
  517. // DAC Enable
  518. ENABLEbm = $01;
  519. // Output Buffer Enable
  520. OUTENbm = $40;
  521. // Run in Standby Mode
  522. RUNSTDBYbm = $80;
  523. end;
  524. TEVSYS = object //Event System
  525. ASYNCSTROBE: byte; //Asynchronous Channel Strobe
  526. SYNCSTROBE: byte; //Synchronous Channel Strobe
  527. ASYNCCH0: byte; //Asynchronous Channel 0 Generator Selection
  528. ASYNCCH1: byte; //Asynchronous Channel 1 Generator Selection
  529. ASYNCCH2: byte; //Asynchronous Channel 2 Generator Selection
  530. ASYNCCH3: byte; //Asynchronous Channel 3 Generator Selection
  531. Reserved6: byte;
  532. Reserved7: byte;
  533. Reserved8: byte;
  534. Reserved9: byte;
  535. SYNCCH0: byte; //Synchronous Channel 0 Generator Selection
  536. SYNCCH1: byte; //Synchronous Channel 1 Generator Selection
  537. Reserved12: byte;
  538. Reserved13: byte;
  539. Reserved14: byte;
  540. Reserved15: byte;
  541. Reserved16: byte;
  542. Reserved17: byte;
  543. ASYNCUSER0: byte; //Asynchronous User Ch 0 Input Selection - TCB0
  544. ASYNCUSER1: byte; //Asynchronous User Ch 1 Input Selection - ADC0
  545. ASYNCUSER2: byte; //Asynchronous User Ch 2 Input Selection - CCL LUT0 Event 0
  546. ASYNCUSER3: byte; //Asynchronous User Ch 3 Input Selection - CCL LUT1 Event 0
  547. ASYNCUSER4: byte; //Asynchronous User Ch 4 Input Selection - CCL LUT0 Event 1
  548. ASYNCUSER5: byte; //Asynchronous User Ch 5 Input Selection - CCL LUT1 Event 1
  549. ASYNCUSER6: byte; //Asynchronous User Ch 6 Input Selection - TCD0 Event 0
  550. ASYNCUSER7: byte; //Asynchronous User Ch 7 Input Selection - TCD0 Event 1
  551. ASYNCUSER8: byte; //Asynchronous User Ch 8 Input Selection - Event Out 0
  552. ASYNCUSER9: byte; //Asynchronous User Ch 9 Input Selection - Event Out 1
  553. ASYNCUSER10: byte; //Asynchronous User Ch 10 Input Selection - Event Out 2
  554. ASYNCUSER11: byte; //Asynchronous User Ch 11 Input Selection - TCB1
  555. ASYNCUSER12: byte; //Asynchronous User Ch 12 Input Selection - ADC1
  556. Reserved31: byte;
  557. Reserved32: byte;
  558. Reserved33: byte;
  559. SYNCUSER0: byte; //Synchronous User Ch 0 - TCA0
  560. SYNCUSER1: byte; //Synchronous User Ch 1 - USART0
  561. const
  562. // EVSYS_ASYNCCH0
  563. ASYNCCH0mask = $FF;
  564. ASYNCCH0_OFF = $00;
  565. ASYNCCH0_CCL_LUT0 = $01;
  566. ASYNCCH0_CCL_LUT1 = $02;
  567. ASYNCCH0_AC0_OUT = $03;
  568. ASYNCCH0_TCD0_CMPBCLR = $04;
  569. ASYNCCH0_TCD0_CMPASET = $05;
  570. ASYNCCH0_TCD0_CMPBSET = $06;
  571. ASYNCCH0_TCD0_PROGEV = $07;
  572. ASYNCCH0_RTC_OVF = $08;
  573. ASYNCCH0_RTC_CMP = $09;
  574. ASYNCCH0_PORTA_PIN0 = $0A;
  575. ASYNCCH0_PORTA_PIN1 = $0B;
  576. ASYNCCH0_PORTA_PIN2 = $0C;
  577. ASYNCCH0_PORTA_PIN3 = $0D;
  578. ASYNCCH0_PORTA_PIN4 = $0E;
  579. ASYNCCH0_PORTA_PIN5 = $0F;
  580. ASYNCCH0_PORTA_PIN6 = $10;
  581. ASYNCCH0_PORTA_PIN7 = $11;
  582. ASYNCCH0_UPDI = $12;
  583. ASYNCCH0_AC1_OUT = $13;
  584. ASYNCCH0_AC2_OUT = $14;
  585. // EVSYS_ASYNCCH1
  586. ASYNCCH1mask = $FF;
  587. ASYNCCH1_OFF = $00;
  588. ASYNCCH1_CCL_LUT0 = $01;
  589. ASYNCCH1_CCL_LUT1 = $02;
  590. ASYNCCH1_AC0_OUT = $03;
  591. ASYNCCH1_TCD0_CMPBCLR = $04;
  592. ASYNCCH1_TCD0_CMPASET = $05;
  593. ASYNCCH1_TCD0_CMPBSET = $06;
  594. ASYNCCH1_TCD0_PROGEV = $07;
  595. ASYNCCH1_RTC_OVF = $08;
  596. ASYNCCH1_RTC_CMP = $09;
  597. ASYNCCH1_PORTB_PIN0 = $0A;
  598. ASYNCCH1_PORTB_PIN1 = $0B;
  599. ASYNCCH1_PORTB_PIN2 = $0C;
  600. ASYNCCH1_PORTB_PIN3 = $0D;
  601. ASYNCCH1_PORTB_PIN4 = $0E;
  602. ASYNCCH1_PORTB_PIN5 = $0F;
  603. ASYNCCH1_PORTB_PIN6 = $10;
  604. ASYNCCH1_PORTB_PIN7 = $11;
  605. ASYNCCH1_AC1_OUT = $12;
  606. ASYNCCH1_AC2_OUT = $13;
  607. // EVSYS_ASYNCCH2
  608. ASYNCCH2mask = $FF;
  609. ASYNCCH2_OFF = $00;
  610. ASYNCCH2_CCL_LUT0 = $01;
  611. ASYNCCH2_CCL_LUT1 = $02;
  612. ASYNCCH2_AC0_OUT = $03;
  613. ASYNCCH2_TCD0_CMPBCLR = $04;
  614. ASYNCCH2_TCD0_CMPASET = $05;
  615. ASYNCCH2_TCD0_CMPBSET = $06;
  616. ASYNCCH2_TCD0_PROGEV = $07;
  617. ASYNCCH2_RTC_OVF = $08;
  618. ASYNCCH2_RTC_CMP = $09;
  619. ASYNCCH2_PORTC_PIN0 = $0A;
  620. ASYNCCH2_PORTC_PIN1 = $0B;
  621. ASYNCCH2_PORTC_PIN2 = $0C;
  622. ASYNCCH2_PORTC_PIN3 = $0D;
  623. ASYNCCH2_PORTC_PIN4 = $0E;
  624. ASYNCCH2_PORTC_PIN5 = $0F;
  625. ASYNCCH2_AC1_OUT = $10;
  626. ASYNCCH2_AC2_OUT = $11;
  627. // EVSYS_ASYNCCH3
  628. ASYNCCH3mask = $FF;
  629. ASYNCCH3_OFF = $00;
  630. ASYNCCH3_CCL_LUT0 = $01;
  631. ASYNCCH3_CCL_LUT1 = $02;
  632. ASYNCCH3_AC0_OUT = $03;
  633. ASYNCCH3_TCD0_CMPBCLR = $04;
  634. ASYNCCH3_TCD0_CMPASET = $05;
  635. ASYNCCH3_TCD0_CMPBSET = $06;
  636. ASYNCCH3_TCD0_PROGEV = $07;
  637. ASYNCCH3_RTC_OVF = $08;
  638. ASYNCCH3_RTC_CMP = $09;
  639. ASYNCCH3_PIT_DIV8192 = $0A;
  640. ASYNCCH3_PIT_DIV4096 = $0B;
  641. ASYNCCH3_PIT_DIV2048 = $0C;
  642. ASYNCCH3_PIT_DIV1024 = $0D;
  643. ASYNCCH3_PIT_DIV512 = $0E;
  644. ASYNCCH3_PIT_DIV256 = $0F;
  645. ASYNCCH3_PIT_DIV128 = $10;
  646. ASYNCCH3_PIT_DIV64 = $11;
  647. ASYNCCH3_AC1_OUT = $12;
  648. ASYNCCH3_AC2_OUT = $13;
  649. // EVSYS_ASYNCUSER0
  650. ASYNCUSER0mask = $FF;
  651. ASYNCUSER0_OFF = $00;
  652. ASYNCUSER0_SYNCCH0 = $01;
  653. ASYNCUSER0_SYNCCH1 = $02;
  654. ASYNCUSER0_ASYNCCH0 = $03;
  655. ASYNCUSER0_ASYNCCH1 = $04;
  656. ASYNCUSER0_ASYNCCH2 = $05;
  657. ASYNCUSER0_ASYNCCH3 = $06;
  658. // EVSYS_ASYNCUSER1
  659. ASYNCUSER1mask = $FF;
  660. ASYNCUSER1_OFF = $00;
  661. ASYNCUSER1_SYNCCH0 = $01;
  662. ASYNCUSER1_SYNCCH1 = $02;
  663. ASYNCUSER1_ASYNCCH0 = $03;
  664. ASYNCUSER1_ASYNCCH1 = $04;
  665. ASYNCUSER1_ASYNCCH2 = $05;
  666. ASYNCUSER1_ASYNCCH3 = $06;
  667. // EVSYS_ASYNCUSER2
  668. ASYNCUSER2mask = $FF;
  669. ASYNCUSER2_OFF = $00;
  670. ASYNCUSER2_SYNCCH0 = $01;
  671. ASYNCUSER2_SYNCCH1 = $02;
  672. ASYNCUSER2_ASYNCCH0 = $03;
  673. ASYNCUSER2_ASYNCCH1 = $04;
  674. ASYNCUSER2_ASYNCCH2 = $05;
  675. ASYNCUSER2_ASYNCCH3 = $06;
  676. // EVSYS_ASYNCUSER3
  677. ASYNCUSER3mask = $FF;
  678. ASYNCUSER3_OFF = $00;
  679. ASYNCUSER3_SYNCCH0 = $01;
  680. ASYNCUSER3_SYNCCH1 = $02;
  681. ASYNCUSER3_ASYNCCH0 = $03;
  682. ASYNCUSER3_ASYNCCH1 = $04;
  683. ASYNCUSER3_ASYNCCH2 = $05;
  684. ASYNCUSER3_ASYNCCH3 = $06;
  685. // EVSYS_ASYNCUSER4
  686. ASYNCUSER4mask = $FF;
  687. ASYNCUSER4_OFF = $00;
  688. ASYNCUSER4_SYNCCH0 = $01;
  689. ASYNCUSER4_SYNCCH1 = $02;
  690. ASYNCUSER4_ASYNCCH0 = $03;
  691. ASYNCUSER4_ASYNCCH1 = $04;
  692. ASYNCUSER4_ASYNCCH2 = $05;
  693. ASYNCUSER4_ASYNCCH3 = $06;
  694. // EVSYS_ASYNCUSER5
  695. ASYNCUSER5mask = $FF;
  696. ASYNCUSER5_OFF = $00;
  697. ASYNCUSER5_SYNCCH0 = $01;
  698. ASYNCUSER5_SYNCCH1 = $02;
  699. ASYNCUSER5_ASYNCCH0 = $03;
  700. ASYNCUSER5_ASYNCCH1 = $04;
  701. ASYNCUSER5_ASYNCCH2 = $05;
  702. ASYNCUSER5_ASYNCCH3 = $06;
  703. // EVSYS_ASYNCUSER6
  704. ASYNCUSER6mask = $FF;
  705. ASYNCUSER6_OFF = $00;
  706. ASYNCUSER6_SYNCCH0 = $01;
  707. ASYNCUSER6_SYNCCH1 = $02;
  708. ASYNCUSER6_ASYNCCH0 = $03;
  709. ASYNCUSER6_ASYNCCH1 = $04;
  710. ASYNCUSER6_ASYNCCH2 = $05;
  711. ASYNCUSER6_ASYNCCH3 = $06;
  712. // EVSYS_ASYNCUSER7
  713. ASYNCUSER7mask = $FF;
  714. ASYNCUSER7_OFF = $00;
  715. ASYNCUSER7_SYNCCH0 = $01;
  716. ASYNCUSER7_SYNCCH1 = $02;
  717. ASYNCUSER7_ASYNCCH0 = $03;
  718. ASYNCUSER7_ASYNCCH1 = $04;
  719. ASYNCUSER7_ASYNCCH2 = $05;
  720. ASYNCUSER7_ASYNCCH3 = $06;
  721. // EVSYS_ASYNCUSER8
  722. ASYNCUSER8mask = $FF;
  723. ASYNCUSER8_OFF = $00;
  724. ASYNCUSER8_SYNCCH0 = $01;
  725. ASYNCUSER8_SYNCCH1 = $02;
  726. ASYNCUSER8_ASYNCCH0 = $03;
  727. ASYNCUSER8_ASYNCCH1 = $04;
  728. ASYNCUSER8_ASYNCCH2 = $05;
  729. ASYNCUSER8_ASYNCCH3 = $06;
  730. // EVSYS_ASYNCUSER9
  731. ASYNCUSER9mask = $FF;
  732. ASYNCUSER9_OFF = $00;
  733. ASYNCUSER9_SYNCCH0 = $01;
  734. ASYNCUSER9_SYNCCH1 = $02;
  735. ASYNCUSER9_ASYNCCH0 = $03;
  736. ASYNCUSER9_ASYNCCH1 = $04;
  737. ASYNCUSER9_ASYNCCH2 = $05;
  738. ASYNCUSER9_ASYNCCH3 = $06;
  739. // EVSYS_ASYNCUSER10
  740. ASYNCUSER10mask = $FF;
  741. ASYNCUSER10_OFF = $00;
  742. ASYNCUSER10_SYNCCH0 = $01;
  743. ASYNCUSER10_SYNCCH1 = $02;
  744. ASYNCUSER10_ASYNCCH0 = $03;
  745. ASYNCUSER10_ASYNCCH1 = $04;
  746. ASYNCUSER10_ASYNCCH2 = $05;
  747. ASYNCUSER10_ASYNCCH3 = $06;
  748. // EVSYS_ASYNCUSER11
  749. ASYNCUSER11mask = $FF;
  750. ASYNCUSER11_OFF = $00;
  751. ASYNCUSER11_SYNCCH0 = $01;
  752. ASYNCUSER11_SYNCCH1 = $02;
  753. ASYNCUSER11_ASYNCCH0 = $03;
  754. ASYNCUSER11_ASYNCCH1 = $04;
  755. ASYNCUSER11_ASYNCCH2 = $05;
  756. ASYNCUSER11_ASYNCCH3 = $06;
  757. // EVSYS_ASYNCUSER12
  758. ASYNCUSER12mask = $FF;
  759. ASYNCUSER12_OFF = $00;
  760. ASYNCUSER12_SYNCCH0 = $01;
  761. ASYNCUSER12_SYNCCH1 = $02;
  762. ASYNCUSER12_ASYNCCH0 = $03;
  763. ASYNCUSER12_ASYNCCH1 = $04;
  764. ASYNCUSER12_ASYNCCH2 = $05;
  765. ASYNCUSER12_ASYNCCH3 = $06;
  766. // EVSYS_SYNCCH0
  767. SYNCCH0mask = $FF;
  768. SYNCCH0_OFF = $00;
  769. SYNCCH0_TCB0 = $01;
  770. SYNCCH0_TCA0_OVF_LUNF = $02;
  771. SYNCCH0_TCA0_HUNF = $03;
  772. SYNCCH0_TCA0_CMP0 = $04;
  773. SYNCCH0_TCA0_CMP1 = $05;
  774. SYNCCH0_TCA0_CMP2 = $06;
  775. SYNCCH0_PORTC_PIN0 = $07;
  776. SYNCCH0_PORTC_PIN1 = $08;
  777. SYNCCH0_PORTC_PIN2 = $09;
  778. SYNCCH0_PORTC_PIN3 = $0A;
  779. SYNCCH0_PORTC_PIN4 = $0B;
  780. SYNCCH0_PORTC_PIN5 = $0C;
  781. SYNCCH0_PORTA_PIN0 = $0D;
  782. SYNCCH0_PORTA_PIN1 = $0E;
  783. SYNCCH0_PORTA_PIN2 = $0F;
  784. SYNCCH0_PORTA_PIN3 = $10;
  785. SYNCCH0_PORTA_PIN4 = $11;
  786. SYNCCH0_PORTA_PIN5 = $12;
  787. SYNCCH0_PORTA_PIN6 = $13;
  788. SYNCCH0_PORTA_PIN7 = $14;
  789. SYNCCH0_TCB1 = $15;
  790. // EVSYS_SYNCCH1
  791. SYNCCH1mask = $FF;
  792. SYNCCH1_OFF = $00;
  793. SYNCCH1_TCB0 = $01;
  794. SYNCCH1_TCA0_OVF_LUNF = $02;
  795. SYNCCH1_TCA0_HUNF = $03;
  796. SYNCCH1_TCA0_CMP0 = $04;
  797. SYNCCH1_TCA0_CMP1 = $05;
  798. SYNCCH1_TCA0_CMP2 = $06;
  799. SYNCCH1_PORTB_PIN0 = $08;
  800. SYNCCH1_PORTB_PIN1 = $09;
  801. SYNCCH1_PORTB_PIN2 = $0A;
  802. SYNCCH1_PORTB_PIN3 = $0B;
  803. SYNCCH1_PORTB_PIN4 = $0C;
  804. SYNCCH1_PORTB_PIN5 = $0D;
  805. SYNCCH1_PORTB_PIN6 = $0E;
  806. SYNCCH1_PORTB_PIN7 = $0F;
  807. SYNCCH1_TCB1 = $10;
  808. // EVSYS_SYNCUSER0
  809. SYNCUSER0mask = $FF;
  810. SYNCUSER0_OFF = $00;
  811. SYNCUSER0_SYNCCH0 = $01;
  812. SYNCUSER0_SYNCCH1 = $02;
  813. // EVSYS_SYNCUSER1
  814. SYNCUSER1mask = $FF;
  815. SYNCUSER1_OFF = $00;
  816. SYNCUSER1_SYNCCH0 = $01;
  817. SYNCUSER1_SYNCCH1 = $02;
  818. end;
  819. TFUSE = object //Fuses
  820. WDTCFG: byte; //Watchdog Configuration
  821. BODCFG: byte; //BOD Configuration
  822. OSCCFG: byte; //Oscillator Configuration
  823. Reserved3: byte;
  824. TCD0CFG: byte; //TCD0 Configuration
  825. SYSCFG0: byte; //System Configuration 0
  826. SYSCFG1: byte; //System Configuration 1
  827. APPEND: byte; //Application Code Section End
  828. BOOTEND: byte; //Boot Section End
  829. const
  830. // FUSE_ACTIVE
  831. ACTIVEmask = $0C;
  832. ACTIVE_DIS = $00;
  833. ACTIVE_ENABLED = $04;
  834. ACTIVE_SAMPLED = $08;
  835. ACTIVE_ENWAKE = $0C;
  836. // FUSE_LVL
  837. LVLmask = $E0;
  838. LVL_BODLEVEL0 = $00;
  839. LVL_BODLEVEL1 = $20;
  840. LVL_BODLEVEL2 = $40;
  841. LVL_BODLEVEL3 = $60;
  842. LVL_BODLEVEL4 = $80;
  843. LVL_BODLEVEL5 = $A0;
  844. LVL_BODLEVEL6 = $C0;
  845. LVL_BODLEVEL7 = $E0;
  846. // FUSE_SAMPFREQ
  847. SAMPFREQmask = $10;
  848. SAMPFREQ_1KHZ = $00;
  849. SAMPFREQ_125HZ = $10;
  850. // FUSE_SLEEP
  851. SLEEPmask = $03;
  852. SLEEP_DIS = $00;
  853. SLEEP_ENABLED = $01;
  854. SLEEP_SAMPLED = $02;
  855. // FUSE_FREQSEL
  856. FREQSELmask = $03;
  857. FREQSEL_16MHZ = $01;
  858. FREQSEL_20MHZ = $02;
  859. // Oscillator Lock
  860. OSCLOCKbm = $80;
  861. // FUSE_CRCSRC
  862. CRCSRCmask = $C0;
  863. CRCSRC_FLASH = $00;
  864. CRCSRC_BOOT = $40;
  865. CRCSRC_BOOTAPP = $80;
  866. CRCSRC_NOCRC = $C0;
  867. // EEPROM Save
  868. EESAVEbm = $01;
  869. // FUSE_RSTPINCFG
  870. RSTPINCFGmask = $0C;
  871. RSTPINCFG_GPIO = $00;
  872. RSTPINCFG_UPDI = $04;
  873. RSTPINCFG_RST = $08;
  874. // FUSE_SUT
  875. SUTmask = $07;
  876. SUT_0MS = $00;
  877. SUT_1MS = $01;
  878. SUT_2MS = $02;
  879. SUT_4MS = $03;
  880. SUT_8MS = $04;
  881. SUT_16MS = $05;
  882. SUT_32MS = $06;
  883. SUT_64MS = $07;
  884. // Compare A Default Output Value
  885. CMPAbm = $01;
  886. // Compare A Output Enable
  887. CMPAENbm = $10;
  888. // Compare B Default Output Value
  889. CMPBbm = $02;
  890. // Compare B Output Enable
  891. CMPBENbm = $20;
  892. // Compare C Default Output Value
  893. CMPCbm = $04;
  894. // Compare C Output Enable
  895. CMPCENbm = $40;
  896. // Compare D Default Output Value
  897. CMPDbm = $08;
  898. // Compare D Output Enable
  899. CMPDENbm = $80;
  900. // FUSE_PERIOD
  901. PERIODmask = $0F;
  902. PERIOD_OFF = $00;
  903. PERIOD_8CLK = $01;
  904. PERIOD_16CLK = $02;
  905. PERIOD_32CLK = $03;
  906. PERIOD_64CLK = $04;
  907. PERIOD_128CLK = $05;
  908. PERIOD_256CLK = $06;
  909. PERIOD_512CLK = $07;
  910. PERIOD_1KCLK = $08;
  911. PERIOD_2KCLK = $09;
  912. PERIOD_4KCLK = $0A;
  913. PERIOD_8KCLK = $0B;
  914. // FUSE_WINDOW
  915. WINDOWmask = $F0;
  916. WINDOW_OFF = $00;
  917. WINDOW_8CLK = $10;
  918. WINDOW_16CLK = $20;
  919. WINDOW_32CLK = $30;
  920. WINDOW_64CLK = $40;
  921. WINDOW_128CLK = $50;
  922. WINDOW_256CLK = $60;
  923. WINDOW_512CLK = $70;
  924. WINDOW_1KCLK = $80;
  925. WINDOW_2KCLK = $90;
  926. WINDOW_4KCLK = $A0;
  927. WINDOW_8KCLK = $B0;
  928. end;
  929. TGPIO = object //General Purpose IO
  930. GPIOR0: byte; //General Purpose IO Register 0
  931. GPIOR1: byte; //General Purpose IO Register 1
  932. GPIOR2: byte; //General Purpose IO Register 2
  933. GPIOR3: byte; //General Purpose IO Register 3
  934. end;
  935. TLOCKBIT = object //Lockbit
  936. LOCKBIT: byte; //Lock bits
  937. const
  938. // LOCKBIT_LB
  939. LBmask = $FF;
  940. LB_RWLOCK = $3A;
  941. LB_NOLOCK = $C5;
  942. end;
  943. TNVMCTRL = object //Non-volatile Memory Controller
  944. CTRLA: byte; //Control A
  945. CTRLB: byte; //Control B
  946. STATUS: byte; //Status
  947. INTCTRL: byte; //Interrupt Control
  948. INTFLAGS: byte; //Interrupt Flags
  949. Reserved5: byte;
  950. DATA: word; //Data
  951. ADDR: word; //Address
  952. const
  953. // NVMCTRL_CMD
  954. CMDmask = $07;
  955. CMD_NONE = $00;
  956. CMD_PAGEWRITE = $01;
  957. CMD_PAGEERASE = $02;
  958. CMD_PAGEERASEWRITE = $03;
  959. CMD_PAGEBUFCLR = $04;
  960. CMD_CHIPERASE = $05;
  961. CMD_EEERASE = $06;
  962. CMD_FUSEWRITE = $07;
  963. // Application code write protect
  964. APCWPbm = $01;
  965. // Boot Lock
  966. BOOTLOCKbm = $02;
  967. // EEPROM Ready
  968. EEREADYbm = $01;
  969. // EEPROM busy
  970. EEBUSYbm = $02;
  971. // Flash busy
  972. FBUSYbm = $01;
  973. // Write error
  974. WRERRORbm = $04;
  975. end;
  976. TPORT = object //I/O Ports
  977. DIR: byte; //Data Direction
  978. DIRSET: byte; //Data Direction Set
  979. DIRCLR: byte; //Data Direction Clear
  980. DIRTGL: byte; //Data Direction Toggle
  981. OUT_: byte; //Output Value
  982. OUTSET: byte; //Output Value Set
  983. OUTCLR: byte; //Output Value Clear
  984. OUTTGL: byte; //Output Value Toggle
  985. IN_: byte; //Input Value
  986. INTFLAGS: byte; //Interrupt Flags
  987. Reserved10: byte;
  988. Reserved11: byte;
  989. Reserved12: byte;
  990. Reserved13: byte;
  991. Reserved14: byte;
  992. Reserved15: byte;
  993. PIN0CTRL: byte; //Pin 0 Control
  994. PIN1CTRL: byte; //Pin 1 Control
  995. PIN2CTRL: byte; //Pin 2 Control
  996. PIN3CTRL: byte; //Pin 3 Control
  997. PIN4CTRL: byte; //Pin 4 Control
  998. PIN5CTRL: byte; //Pin 5 Control
  999. PIN6CTRL: byte; //Pin 6 Control
  1000. PIN7CTRL: byte; //Pin 7 Control
  1001. const
  1002. // Pin Interrupt
  1003. INT0bm = $01;
  1004. INT1bm = $02;
  1005. INT2bm = $04;
  1006. INT3bm = $08;
  1007. INT4bm = $10;
  1008. INT5bm = $20;
  1009. INT6bm = $40;
  1010. INT7bm = $80;
  1011. // Inverted I/O Enable
  1012. INVENbm = $80;
  1013. // PORT_ISC
  1014. ISCmask = $07;
  1015. ISC_INTDISABLE = $00;
  1016. ISC_BOTHEDGES = $01;
  1017. ISC_RISING = $02;
  1018. ISC_FALLING = $03;
  1019. ISC_INPUT_DISABLE = $04;
  1020. ISC_LEVEL = $05;
  1021. // Pullup enable
  1022. PULLUPENbm = $08;
  1023. end;
  1024. TPORTMUX = object //Port Multiplexer
  1025. CTRLA: byte; //Port Multiplexer Control A
  1026. CTRLB: byte; //Port Multiplexer Control B
  1027. CTRLC: byte; //Port Multiplexer Control C
  1028. CTRLD: byte; //Port Multiplexer Control D
  1029. const
  1030. // Event Output 0
  1031. EVOUT0bm = $01;
  1032. // Event Output 1
  1033. EVOUT1bm = $02;
  1034. // Event Output 2
  1035. EVOUT2bm = $04;
  1036. // PORTMUX_LUT0
  1037. LUT0mask = $10;
  1038. LUT0_DEFAULT = $00;
  1039. LUT0_ALTERNATE = $10;
  1040. // PORTMUX_LUT1
  1041. LUT1mask = $20;
  1042. LUT1_DEFAULT = $00;
  1043. LUT1_ALTERNATE = $20;
  1044. // PORTMUX_SPI0
  1045. SPI0mask = $04;
  1046. SPI0_DEFAULT = $00;
  1047. SPI0_ALTERNATE = $04;
  1048. // PORTMUX_TWI0
  1049. TWI0mask = $10;
  1050. TWI0_DEFAULT = $00;
  1051. TWI0_ALTERNATE = $10;
  1052. // PORTMUX_USART0
  1053. USART0mask = $01;
  1054. USART0_DEFAULT = $00;
  1055. USART0_ALTERNATE = $01;
  1056. // PORTMUX_TCA00
  1057. TCA00mask = $01;
  1058. TCA00_DEFAULT = $00;
  1059. TCA00_ALTERNATE = $01;
  1060. // PORTMUX_TCA01
  1061. TCA01mask = $02;
  1062. TCA01_DEFAULT = $00;
  1063. TCA01_ALTERNATE = $02;
  1064. // PORTMUX_TCA02
  1065. TCA02mask = $04;
  1066. TCA02_DEFAULT = $00;
  1067. TCA02_ALTERNATE = $04;
  1068. // PORTMUX_TCA03
  1069. TCA03mask = $08;
  1070. TCA03_DEFAULT = $00;
  1071. TCA03_ALTERNATE = $08;
  1072. // PORTMUX_TCA04
  1073. TCA04mask = $10;
  1074. TCA04_DEFAULT = $00;
  1075. TCA04_ALTERNATE = $10;
  1076. // PORTMUX_TCA05
  1077. TCA05mask = $20;
  1078. TCA05_DEFAULT = $00;
  1079. TCA05_ALTERNATE = $20;
  1080. // PORTMUX_TCB0
  1081. TCB0mask = $01;
  1082. TCB0_DEFAULT = $00;
  1083. TCB0_ALTERNATE = $01;
  1084. // PORTMUX_TCB1
  1085. TCB1mask = $02;
  1086. TCB1_DEFAULT = $00;
  1087. TCB1_ALTERNATE = $02;
  1088. end;
  1089. TRSTCTRL = object //Reset controller
  1090. RSTFR: byte; //Reset Flags
  1091. SWRR: byte; //Software Reset
  1092. const
  1093. // Brown out detector Reset flag
  1094. BORFbm = $02;
  1095. // External Reset flag
  1096. EXTRFbm = $04;
  1097. // Power on Reset flag
  1098. PORFbm = $01;
  1099. // Software Reset flag
  1100. SWRFbm = $10;
  1101. // UPDI Reset flag
  1102. UPDIRFbm = $20;
  1103. // Watch dog Reset flag
  1104. WDRFbm = $08;
  1105. // Software reset enable
  1106. SWREbm = $01;
  1107. end;
  1108. TRTC = object //Real-Time Counter
  1109. CTRLA: byte; //Control A
  1110. STATUS: byte; //Status
  1111. INTCTRL: byte; //Interrupt Control
  1112. INTFLAGS: byte; //Interrupt Flags
  1113. TEMP: byte; //Temporary
  1114. DBGCTRL: byte; //Debug control
  1115. Reserved6: byte;
  1116. CLKSEL: byte; //Clock Select
  1117. CNT: word; //Counter
  1118. PER: word; //Period
  1119. CMP: word; //Compare
  1120. Reserved14: byte;
  1121. Reserved15: byte;
  1122. PITCTRLA: byte; //PIT Control A
  1123. PITSTATUS: byte; //PIT Status
  1124. PITINTCTRL: byte; //PIT Interrupt Control
  1125. PITINTFLAGS: byte; //PIT Interrupt Flags
  1126. Reserved20: byte;
  1127. PITDBGCTRL: byte; //PIT Debug control
  1128. const
  1129. // RTC_CLKSEL
  1130. CLKSELmask = $03;
  1131. CLKSEL_INT32K = $00;
  1132. CLKSEL_INT1K = $01;
  1133. CLKSEL_TOSC32K = $02;
  1134. CLKSEL_EXTCLK = $03;
  1135. // RTC_PRESCALER
  1136. PRESCALERmask = $78;
  1137. PRESCALER_DIV1 = $00;
  1138. PRESCALER_DIV2 = $08;
  1139. PRESCALER_DIV4 = $10;
  1140. PRESCALER_DIV8 = $18;
  1141. PRESCALER_DIV16 = $20;
  1142. PRESCALER_DIV32 = $28;
  1143. PRESCALER_DIV64 = $30;
  1144. PRESCALER_DIV128 = $38;
  1145. PRESCALER_DIV256 = $40;
  1146. PRESCALER_DIV512 = $48;
  1147. PRESCALER_DIV1024 = $50;
  1148. PRESCALER_DIV2048 = $58;
  1149. PRESCALER_DIV4096 = $60;
  1150. PRESCALER_DIV8192 = $68;
  1151. PRESCALER_DIV16384 = $70;
  1152. PRESCALER_DIV32768 = $78;
  1153. // Enable
  1154. RTCENbm = $01;
  1155. // Run In Standby
  1156. RUNSTDBYbm = $80;
  1157. // Run in debug
  1158. DBGRUNbm = $01;
  1159. // Compare Match Interrupt enable
  1160. CMPbm = $02;
  1161. // Overflow Interrupt enable
  1162. OVFbm = $01;
  1163. // RTC_PERIOD
  1164. PERIODmask = $78;
  1165. PERIOD_OFF = $00;
  1166. PERIOD_CYC4 = $08;
  1167. PERIOD_CYC8 = $10;
  1168. PERIOD_CYC16 = $18;
  1169. PERIOD_CYC32 = $20;
  1170. PERIOD_CYC64 = $28;
  1171. PERIOD_CYC128 = $30;
  1172. PERIOD_CYC256 = $38;
  1173. PERIOD_CYC512 = $40;
  1174. PERIOD_CYC1024 = $48;
  1175. PERIOD_CYC2048 = $50;
  1176. PERIOD_CYC4096 = $58;
  1177. PERIOD_CYC8192 = $60;
  1178. PERIOD_CYC16384 = $68;
  1179. PERIOD_CYC32768 = $70;
  1180. // Enable
  1181. PITENbm = $01;
  1182. // Periodic Interrupt
  1183. PIbm = $01;
  1184. // CTRLA Synchronization Busy Flag
  1185. CTRLBUSYbm = $01;
  1186. // Comparator Synchronization Busy Flag
  1187. CMPBUSYbm = $08;
  1188. // Count Synchronization Busy Flag
  1189. CNTBUSYbm = $02;
  1190. // CTRLA Synchronization Busy Flag
  1191. CTRLABUSYbm = $01;
  1192. // Period Synchronization Busy Flag
  1193. PERBUSYbm = $04;
  1194. end;
  1195. TSIGROW = object //Signature row
  1196. DEVICEID0: byte; //Device ID Byte 0
  1197. DEVICEID1: byte; //Device ID Byte 1
  1198. DEVICEID2: byte; //Device ID Byte 2
  1199. SERNUM0: byte; //Serial Number Byte 0
  1200. SERNUM1: byte; //Serial Number Byte 1
  1201. SERNUM2: byte; //Serial Number Byte 2
  1202. SERNUM3: byte; //Serial Number Byte 3
  1203. SERNUM4: byte; //Serial Number Byte 4
  1204. SERNUM5: byte; //Serial Number Byte 5
  1205. SERNUM6: byte; //Serial Number Byte 6
  1206. SERNUM7: byte; //Serial Number Byte 7
  1207. SERNUM8: byte; //Serial Number Byte 8
  1208. SERNUM9: byte; //Serial Number Byte 9
  1209. Reserved13: byte;
  1210. Reserved14: byte;
  1211. Reserved15: byte;
  1212. Reserved16: byte;
  1213. Reserved17: byte;
  1214. Reserved18: byte;
  1215. Reserved19: byte;
  1216. Reserved20: byte;
  1217. Reserved21: byte;
  1218. Reserved22: byte;
  1219. Reserved23: byte;
  1220. Reserved24: byte;
  1221. Reserved25: byte;
  1222. Reserved26: byte;
  1223. Reserved27: byte;
  1224. Reserved28: byte;
  1225. Reserved29: byte;
  1226. Reserved30: byte;
  1227. Reserved31: byte;
  1228. TEMPSENSE0: byte; //Temperature Sensor Calibration Byte 0
  1229. TEMPSENSE1: byte; //Temperature Sensor Calibration Byte 1
  1230. OSC16ERR3V: byte; //OSC16 error at 3V
  1231. OSC16ERR5V: byte; //OSC16 error at 5V
  1232. OSC20ERR3V: byte; //OSC20 error at 3V
  1233. OSC20ERR5V: byte; //OSC20 error at 5V
  1234. end;
  1235. TSLPCTRL = object //Sleep Controller
  1236. CTRLA: byte; //Control
  1237. const
  1238. // Sleep enable
  1239. SENbm = $01;
  1240. // SLPCTRL_SMODE
  1241. SMODEmask = $06;
  1242. SMODE_IDLE = $00;
  1243. SMODE_STDBY = $02;
  1244. SMODE_PDOWN = $04;
  1245. end;
  1246. TSPI = object //Serial Peripheral Interface
  1247. CTRLA: byte; //Control A
  1248. CTRLB: byte; //Control B
  1249. INTCTRL: byte; //Interrupt Control
  1250. INTFLAGS: byte; //Interrupt Flags
  1251. DATA: byte; //Data
  1252. const
  1253. // Enable Double Speed
  1254. CLK2Xbm = $10;
  1255. // Data Order Setting
  1256. DORDbm = $40;
  1257. // Enable Module
  1258. ENABLEbm = $01;
  1259. // Master Operation Enable
  1260. MASTERbm = $20;
  1261. // SPI_PRESC
  1262. PRESCmask = $06;
  1263. PRESC_DIV4 = $00;
  1264. PRESC_DIV16 = $02;
  1265. PRESC_DIV64 = $04;
  1266. PRESC_DIV128 = $06;
  1267. // Buffer Mode Enable
  1268. BUFENbm = $80;
  1269. // Buffer Write Mode
  1270. BUFWRbm = $40;
  1271. // SPI_MODE
  1272. MODEmask = $03;
  1273. MODE_0 = $00;
  1274. MODE_1 = $01;
  1275. MODE_2 = $02;
  1276. MODE_3 = $03;
  1277. // Slave Select Disable
  1278. SSDbm = $04;
  1279. // Data Register Empty Interrupt Enable
  1280. DREIEbm = $20;
  1281. // Interrupt Enable
  1282. IEbm = $01;
  1283. // Receive Complete Interrupt Enable
  1284. RXCIEbm = $80;
  1285. // Slave Select Trigger Interrupt Enable
  1286. SSIEbm = $10;
  1287. // Transfer Complete Interrupt Enable
  1288. TXCIEbm = $40;
  1289. // Buffer Overflow
  1290. BUFOVFbm = $01;
  1291. // Data Register Empty Interrupt Flag
  1292. DREIFbm = $20;
  1293. // Receive Complete Interrupt Flag
  1294. RXCIFbm = $80;
  1295. // Slave Select Trigger Interrupt Flag
  1296. SSIFbm = $10;
  1297. // Transfer Complete Interrupt Flag
  1298. TXCIFbm = $40;
  1299. // Interrupt Flag
  1300. IFbm = $80;
  1301. // Write Collision
  1302. WRCOLbm = $40;
  1303. end;
  1304. TSYSCFG = object //System Configuration Registers
  1305. Reserved0: byte;
  1306. REVID: byte; //Revision ID
  1307. EXTBRK: byte; //External Break
  1308. const
  1309. // External break enable
  1310. ENEXTBRKbm = $01;
  1311. end;
  1312. TTCA_SINGLE = object //16-bit Timer/Counter Type A - Single Mode
  1313. CTRLA: byte; //Control A
  1314. CTRLB: byte; //Control B
  1315. CTRLC: byte; //Control C
  1316. CTRLD: byte; //Control D
  1317. CTRLECLR: byte; //Control E Clear
  1318. CTRLESET: byte; //Control E Set
  1319. CTRLFCLR: byte; //Control F Clear
  1320. CTRLFSET: byte; //Control F Set
  1321. Reserved8: byte;
  1322. EVCTRL: byte; //Event Control
  1323. INTCTRL: byte; //Interrupt Control
  1324. INTFLAGS: byte; //Interrupt Flags
  1325. Reserved12: byte;
  1326. Reserved13: byte;
  1327. DBGCTRL: byte; //Degbug Control
  1328. TEMP: byte; //Temporary data for 16-bit Access
  1329. Reserved16: byte;
  1330. Reserved17: byte;
  1331. Reserved18: byte;
  1332. Reserved19: byte;
  1333. Reserved20: byte;
  1334. Reserved21: byte;
  1335. Reserved22: byte;
  1336. Reserved23: byte;
  1337. Reserved24: byte;
  1338. Reserved25: byte;
  1339. Reserved26: byte;
  1340. Reserved27: byte;
  1341. Reserved28: byte;
  1342. Reserved29: byte;
  1343. Reserved30: byte;
  1344. Reserved31: byte;
  1345. CNT: word; //Count
  1346. Reserved34: byte;
  1347. Reserved35: byte;
  1348. Reserved36: byte;
  1349. Reserved37: byte;
  1350. PER: word; //Period
  1351. CMP0: word; //Compare 0
  1352. CMP1: word; //Compare 1
  1353. CMP2: word; //Compare 2
  1354. Reserved46: byte;
  1355. Reserved47: byte;
  1356. Reserved48: byte;
  1357. Reserved49: byte;
  1358. Reserved50: byte;
  1359. Reserved51: byte;
  1360. Reserved52: byte;
  1361. Reserved53: byte;
  1362. PERBUF: word; //Period Buffer
  1363. CMP0BUF: word; //Compare 0 Buffer
  1364. CMP1BUF: word; //Compare 1 Buffer
  1365. CMP2BUF: word; //Compare 2 Buffer
  1366. const
  1367. // TCA_SINGLE_CLKSEL
  1368. SINGLE_CLKSELmask = $0E;
  1369. SINGLE_CLKSEL_DIV1 = $00;
  1370. SINGLE_CLKSEL_DIV2 = $02;
  1371. SINGLE_CLKSEL_DIV4 = $04;
  1372. SINGLE_CLKSEL_DIV8 = $06;
  1373. SINGLE_CLKSEL_DIV16 = $08;
  1374. SINGLE_CLKSEL_DIV64 = $0A;
  1375. SINGLE_CLKSEL_DIV256 = $0C;
  1376. SINGLE_CLKSEL_DIV1024 = $0E;
  1377. // Module Enable
  1378. ENABLEbm = $01;
  1379. // Auto Lock Update
  1380. ALUPDbm = $08;
  1381. // Compare 0 Enable
  1382. CMP0ENbm = $10;
  1383. // Compare 1 Enable
  1384. CMP1ENbm = $20;
  1385. // Compare 2 Enable
  1386. CMP2ENbm = $40;
  1387. // TCA_SINGLE_WGMODE
  1388. SINGLE_WGMODEmask = $07;
  1389. SINGLE_WGMODE_NORMAL = $00;
  1390. SINGLE_WGMODE_FRQ = $01;
  1391. SINGLE_WGMODE_SINGLESLOPE = $03;
  1392. SINGLE_WGMODE_DSTOP = $05;
  1393. SINGLE_WGMODE_DSBOTH = $06;
  1394. SINGLE_WGMODE_DSBOTTOM = $07;
  1395. // Compare 0 Waveform Output Value
  1396. CMP0OVbm = $01;
  1397. // Compare 1 Waveform Output Value
  1398. CMP1OVbm = $02;
  1399. // Compare 2 Waveform Output Value
  1400. CMP2OVbm = $04;
  1401. // Split Mode Enable
  1402. SPLITMbm = $01;
  1403. // TCA_SINGLE_CMD
  1404. SINGLE_CMDmask = $0C;
  1405. SINGLE_CMD_NONE = $00;
  1406. SINGLE_CMD_UPDATE = $04;
  1407. SINGLE_CMD_RESTART = $08;
  1408. SINGLE_CMD_RESET = $0C;
  1409. // Direction
  1410. DIRbm = $01;
  1411. // Lock Update
  1412. LUPDbm = $02;
  1413. // Compare 0 Buffer Valid
  1414. CMP0BVbm = $02;
  1415. // Compare 1 Buffer Valid
  1416. CMP1BVbm = $04;
  1417. // Compare 2 Buffer Valid
  1418. CMP2BVbm = $08;
  1419. // Period Buffer Valid
  1420. PERBVbm = $01;
  1421. // Debug Run
  1422. DBGRUNbm = $01;
  1423. // Count on Event Input
  1424. CNTEIbm = $01;
  1425. // TCA_SINGLE_EVACT
  1426. SINGLE_EVACTmask = $06;
  1427. SINGLE_EVACT_POSEDGE = $00;
  1428. SINGLE_EVACT_ANYEDGE = $02;
  1429. SINGLE_EVACT_HIGHLVL = $04;
  1430. SINGLE_EVACT_UPDOWN = $06;
  1431. // Compare 0 Interrupt
  1432. CMP0bm = $10;
  1433. // Compare 1 Interrupt
  1434. CMP1bm = $20;
  1435. // Compare 2 Interrupt
  1436. CMP2bm = $40;
  1437. // Overflow Interrupt
  1438. OVFbm = $01;
  1439. end;
  1440. TTCA_SPLIT = object //16-bit Timer/Counter Type A - Split Mode
  1441. CTRLA: byte; //Control A
  1442. CTRLB: byte; //Control B
  1443. CTRLC: byte; //Control C
  1444. CTRLD: byte; //Control D
  1445. CTRLECLR: byte; //Control E Clear
  1446. CTRLESET: byte; //Control E Set
  1447. Reserved6: byte;
  1448. Reserved7: byte;
  1449. Reserved8: byte;
  1450. Reserved9: byte;
  1451. INTCTRL: byte; //Interrupt Control
  1452. INTFLAGS: byte; //Interrupt Flags
  1453. Reserved12: byte;
  1454. Reserved13: byte;
  1455. DBGCTRL: byte; //Degbug Control
  1456. Reserved15: byte;
  1457. Reserved16: byte;
  1458. Reserved17: byte;
  1459. Reserved18: byte;
  1460. Reserved19: byte;
  1461. Reserved20: byte;
  1462. Reserved21: byte;
  1463. Reserved22: byte;
  1464. Reserved23: byte;
  1465. Reserved24: byte;
  1466. Reserved25: byte;
  1467. Reserved26: byte;
  1468. Reserved27: byte;
  1469. Reserved28: byte;
  1470. Reserved29: byte;
  1471. Reserved30: byte;
  1472. Reserved31: byte;
  1473. LCNT: byte; //Low Count
  1474. HCNT: byte; //High Count
  1475. Reserved34: byte;
  1476. Reserved35: byte;
  1477. Reserved36: byte;
  1478. Reserved37: byte;
  1479. LPER: byte; //Low Period
  1480. HPER: byte; //High Period
  1481. LCMP0: byte; //Low Compare
  1482. HCMP0: byte; //High Compare
  1483. LCMP1: byte; //Low Compare
  1484. HCMP1: byte; //High Compare
  1485. LCMP2: byte; //Low Compare
  1486. HCMP2: byte; //High Compare
  1487. const
  1488. // TCA_SPLIT_CLKSEL
  1489. SPLIT_CLKSELmask = $0E;
  1490. SPLIT_CLKSEL_DIV1 = $00;
  1491. SPLIT_CLKSEL_DIV2 = $02;
  1492. SPLIT_CLKSEL_DIV4 = $04;
  1493. SPLIT_CLKSEL_DIV8 = $06;
  1494. SPLIT_CLKSEL_DIV16 = $08;
  1495. SPLIT_CLKSEL_DIV64 = $0A;
  1496. SPLIT_CLKSEL_DIV256 = $0C;
  1497. SPLIT_CLKSEL_DIV1024 = $0E;
  1498. // Module Enable
  1499. ENABLEbm = $01;
  1500. // High Compare 0 Enable
  1501. HCMP0ENbm = $10;
  1502. // High Compare 1 Enable
  1503. HCMP1ENbm = $20;
  1504. // High Compare 2 Enable
  1505. HCMP2ENbm = $40;
  1506. // Low Compare 0 Enable
  1507. LCMP0ENbm = $01;
  1508. // Low Compare 1 Enable
  1509. LCMP1ENbm = $02;
  1510. // Low Compare 2 Enable
  1511. LCMP2ENbm = $04;
  1512. // High Compare 0 Output Value
  1513. HCMP0OVbm = $10;
  1514. // High Compare 1 Output Value
  1515. HCMP1OVbm = $20;
  1516. // High Compare 2 Output Value
  1517. HCMP2OVbm = $40;
  1518. // Low Compare 0 Output Value
  1519. LCMP0OVbm = $01;
  1520. // Low Compare 1 Output Value
  1521. LCMP1OVbm = $02;
  1522. // Low Compare 2 Output Value
  1523. LCMP2OVbm = $04;
  1524. // Split Mode Enable
  1525. SPLITMbm = $01;
  1526. // TCA_SPLIT_CMD
  1527. SPLIT_CMDmask = $0C;
  1528. SPLIT_CMD_NONE = $00;
  1529. SPLIT_CMD_UPDATE = $04;
  1530. SPLIT_CMD_RESTART = $08;
  1531. SPLIT_CMD_RESET = $0C;
  1532. // Debug Run
  1533. DBGRUNbm = $01;
  1534. // High Underflow Interrupt Enable
  1535. HUNFbm = $02;
  1536. // Low Compare 0 Interrupt Enable
  1537. LCMP0bm = $10;
  1538. // Low Compare 1 Interrupt Enable
  1539. LCMP1bm = $20;
  1540. // Low Compare 2 Interrupt Enable
  1541. LCMP2bm = $40;
  1542. // Low Underflow Interrupt Enable
  1543. LUNFbm = $01;
  1544. end;
  1545. TTCA = record //16-bit Timer/Counter Type A
  1546. case byte of
  1547. 0: (SINGLE: TTCA_SINGLE);
  1548. 1: (SPLIT: TTCA_SPLIT);
  1549. end;
  1550. TTCB = object //16-bit Timer Type B
  1551. CTRLA: byte; //Control A
  1552. CTRLB: byte; //Control Register B
  1553. Reserved2: byte;
  1554. Reserved3: byte;
  1555. EVCTRL: byte; //Event Control
  1556. INTCTRL: byte; //Interrupt Control
  1557. INTFLAGS: byte; //Interrupt Flags
  1558. STATUS: byte; //Status
  1559. DBGCTRL: byte; //Debug Control
  1560. TEMP: byte; //Temporary Value
  1561. CNT: word; //Count
  1562. CCMP: word; //Compare or Capture
  1563. const
  1564. // TCB_CLKSEL
  1565. CLKSELmask = $06;
  1566. CLKSEL_CLKDIV1 = $00;
  1567. CLKSEL_CLKDIV2 = $02;
  1568. CLKSEL_CLKTCA = $04;
  1569. // Enable
  1570. ENABLEbm = $01;
  1571. // Run Standby
  1572. RUNSTDBYbm = $40;
  1573. // Synchronize Update
  1574. SYNCUPDbm = $10;
  1575. // Asynchronous Enable
  1576. ASYNCbm = $40;
  1577. // Pin Output Enable
  1578. CCMPENbm = $10;
  1579. // Pin Initial State
  1580. CCMPINITbm = $20;
  1581. // TCB_CNTMODE
  1582. CNTMODEmask = $07;
  1583. CNTMODE_INT = $00;
  1584. CNTMODE_TIMEOUT = $01;
  1585. CNTMODE_CAPT = $02;
  1586. CNTMODE_FRQ = $03;
  1587. CNTMODE_PW = $04;
  1588. CNTMODE_FRQPW = $05;
  1589. CNTMODE_SINGLE = $06;
  1590. CNTMODE_PWM8 = $07;
  1591. // Debug Run
  1592. DBGRUNbm = $01;
  1593. // Event Input Enable
  1594. CAPTEIbm = $01;
  1595. // Event Edge
  1596. EDGEbm = $10;
  1597. // Input Capture Noise Cancellation Filter
  1598. FILTERbm = $40;
  1599. // Capture or Timeout
  1600. CAPTbm = $01;
  1601. // Run
  1602. RUNbm = $01;
  1603. end;
  1604. TTCD = object //Timer Counter D
  1605. CTRLA: byte; //Control A
  1606. CTRLB: byte; //Control B
  1607. CTRLC: byte; //Control C
  1608. CTRLD: byte; //Control D
  1609. CTRLE: byte; //Control E
  1610. Reserved5: byte;
  1611. Reserved6: byte;
  1612. Reserved7: byte;
  1613. EVCTRLA: byte; //EVCTRLA
  1614. EVCTRLB: byte; //EVCTRLB
  1615. Reserved10: byte;
  1616. Reserved11: byte;
  1617. INTCTRL: byte; //Interrupt Control
  1618. INTFLAGS: byte; //Interrupt Flags
  1619. STATUS: byte; //Status
  1620. Reserved15: byte;
  1621. INPUTCTRLA: byte; //Input Control A
  1622. INPUTCTRLB: byte; //Input Control B
  1623. FAULTCTRL: byte; //Fault Control
  1624. Reserved19: byte;
  1625. DLYCTRL: byte; //Delay Control
  1626. DLYVAL: byte; //Delay value
  1627. Reserved22: byte;
  1628. Reserved23: byte;
  1629. DITCTRL: byte; //Dither Control A
  1630. DITVAL: byte; //Dither value
  1631. Reserved26: byte;
  1632. Reserved27: byte;
  1633. Reserved28: byte;
  1634. Reserved29: byte;
  1635. DBGCTRL: byte; //Debug Control
  1636. Reserved31: byte;
  1637. Reserved32: byte;
  1638. Reserved33: byte;
  1639. CAPTUREA: word; //Capture A
  1640. CAPTUREB: word; //Capture B
  1641. Reserved38: byte;
  1642. Reserved39: byte;
  1643. CMPASET: word; //Compare A Set
  1644. CMPACLR: word; //Compare A Clear
  1645. CMPBSET: word; //Compare B Set
  1646. CMPBCLR: word; //Compare B Clear
  1647. const
  1648. // TCD_CLKSEL
  1649. CLKSELmask = $60;
  1650. CLKSEL_20MHZ = $00;
  1651. CLKSEL_EXTCLK = $40;
  1652. CLKSEL_SYSCLK = $60;
  1653. // TCD_CNTPRES
  1654. CNTPRESmask = $18;
  1655. CNTPRES_DIV1 = $00;
  1656. CNTPRES_DIV4 = $08;
  1657. CNTPRES_DIV32 = $10;
  1658. // Enable
  1659. ENABLEbm = $01;
  1660. // TCD_SYNCPRES
  1661. SYNCPRESmask = $06;
  1662. SYNCPRES_DIV1 = $00;
  1663. SYNCPRES_DIV2 = $02;
  1664. SYNCPRES_DIV4 = $04;
  1665. SYNCPRES_DIV8 = $06;
  1666. // TCD_WGMODE
  1667. WGMODEmask = $03;
  1668. WGMODE_ONERAMP = $00;
  1669. WGMODE_TWORAMP = $01;
  1670. WGMODE_FOURRAMP = $02;
  1671. WGMODE_DS = $03;
  1672. // Auto update
  1673. AUPDATEbm = $02;
  1674. // TCD_CMPCSEL
  1675. CMPCSELmask = $40;
  1676. CMPCSEL_PWMA = $00;
  1677. CMPCSEL_PWMB = $40;
  1678. // TCD_CMPDSEL
  1679. CMPDSELmask = $80;
  1680. CMPDSEL_PWMA = $00;
  1681. CMPDSEL_PWMB = $80;
  1682. // Compare output value override
  1683. CMPOVRbm = $01;
  1684. // Fifty percent waveform
  1685. FIFTYbm = $08;
  1686. // Compare A value
  1687. CMPAVAL0bm = $01;
  1688. CMPAVAL1bm = $02;
  1689. CMPAVAL2bm = $04;
  1690. CMPAVAL3bm = $08;
  1691. // Compare B value
  1692. CMPBVAL0bm = $10;
  1693. CMPBVAL1bm = $20;
  1694. CMPBVAL2bm = $40;
  1695. CMPBVAL3bm = $80;
  1696. // Disable at end of cycle
  1697. DISEOCbm = $80;
  1698. // Restart strobe
  1699. RESTARTbm = $04;
  1700. // Software Capture A Strobe
  1701. SCAPTUREAbm = $08;
  1702. // Software Capture B Strobe
  1703. SCAPTUREBbm = $10;
  1704. // synchronize strobe
  1705. SYNCbm = $02;
  1706. // synchronize end of cycle strobe
  1707. SYNCEOCbm = $01;
  1708. // Debug run
  1709. DBGRUNbm = $01;
  1710. // Fault detection
  1711. FAULTDETbm = $04;
  1712. // TCD_DITHERSEL
  1713. DITHERSELmask = $03;
  1714. DITHERSEL_ONTIMEB = $00;
  1715. DITHERSEL_ONTIMEAB = $01;
  1716. DITHERSEL_DEADTIMEB = $02;
  1717. DITHERSEL_DEADTIMEAB = $03;
  1718. // Dither value
  1719. DITHER0bm = $01;
  1720. DITHER1bm = $02;
  1721. DITHER2bm = $04;
  1722. DITHER3bm = $08;
  1723. // TCD_DLYPRESC
  1724. DLYPRESCmask = $30;
  1725. DLYPRESC_DIV1 = $00;
  1726. DLYPRESC_DIV2 = $10;
  1727. DLYPRESC_DIV4 = $20;
  1728. DLYPRESC_DIV8 = $30;
  1729. // TCD_DLYSEL
  1730. DLYSELmask = $03;
  1731. DLYSEL_OFF = $00;
  1732. DLYSEL_INBLANK = $01;
  1733. DLYSEL_EVENT = $02;
  1734. // TCD_DLYTRIG
  1735. DLYTRIGmask = $0C;
  1736. DLYTRIG_CMPASET = $00;
  1737. DLYTRIG_CMPACLR = $04;
  1738. DLYTRIG_CMPBSET = $08;
  1739. DLYTRIG_CMPBCLR = $0C;
  1740. // Delay value
  1741. DLYVAL0bm = $01;
  1742. DLYVAL1bm = $02;
  1743. DLYVAL2bm = $04;
  1744. DLYVAL3bm = $08;
  1745. DLYVAL4bm = $10;
  1746. DLYVAL5bm = $20;
  1747. DLYVAL6bm = $40;
  1748. DLYVAL7bm = $80;
  1749. // TCD_ACTION
  1750. ACTIONmask = $04;
  1751. ACTION_FAULT = $00;
  1752. ACTION_CAPTURE = $04;
  1753. // TCD_CFG
  1754. CFGmask = $C0;
  1755. CFG_NEITHER = $00;
  1756. CFG_FILTER = $40;
  1757. CFG_ASYNC = $80;
  1758. // TCD_EDGE
  1759. EDGEmask = $10;
  1760. EDGE_FALL_LOW = $00;
  1761. EDGE_RISE_HIGH = $10;
  1762. // Trigger event enable
  1763. TRIGEIbm = $01;
  1764. // Compare A value
  1765. CMPAbm = $01;
  1766. // Compare A enable
  1767. CMPAENbm = $10;
  1768. // Compare B value
  1769. CMPBbm = $02;
  1770. // Compare B enable
  1771. CMPBENbm = $20;
  1772. // Compare C value
  1773. CMPCbm = $04;
  1774. // Compare C enable
  1775. CMPCENbm = $40;
  1776. // Compare D vaule
  1777. CMPDbm = $08;
  1778. // Compare D enable
  1779. CMPDENbm = $80;
  1780. // TCD_INPUTMODE
  1781. INPUTMODEmask = $0F;
  1782. INPUTMODE_NONE = $00;
  1783. INPUTMODE_JMPWAIT = $01;
  1784. INPUTMODE_EXECWAIT = $02;
  1785. INPUTMODE_EXECFAULT = $03;
  1786. INPUTMODE_FREQ = $04;
  1787. INPUTMODE_EXECDT = $05;
  1788. INPUTMODE_WAIT = $06;
  1789. INPUTMODE_WAITSW = $07;
  1790. INPUTMODE_EDGETRIG = $08;
  1791. INPUTMODE_EDGETRIGFREQ = $09;
  1792. INPUTMODE_LVLTRIGFREQ = $0A;
  1793. // Overflow interrupt enable
  1794. OVFbm = $01;
  1795. // Trigger A interrupt enable
  1796. TRIGAbm = $04;
  1797. // Trigger B interrupt enable
  1798. TRIGBbm = $08;
  1799. // Command ready
  1800. CMDRDYbm = $02;
  1801. // Enable ready
  1802. ENRDYbm = $01;
  1803. // PWM activity on A
  1804. PWMACTAbm = $40;
  1805. // PWM activity on B
  1806. PWMACTBbm = $80;
  1807. end;
  1808. TTWI = object //Two-Wire Interface
  1809. CTRLA: byte; //Control A
  1810. Reserved1: byte;
  1811. DBGCTRL: byte; //Debug Control Register
  1812. MCTRLA: byte; //Master Control A
  1813. MCTRLB: byte; //Master Control B
  1814. MSTATUS: byte; //Master Status
  1815. MBAUD: byte; //Master Baurd Rate Control
  1816. MADDR: byte; //Master Address
  1817. MDATA: byte; //Master Data
  1818. SCTRLA: byte; //Slave Control A
  1819. SCTRLB: byte; //Slave Control B
  1820. SSTATUS: byte; //Slave Status
  1821. SADDR: byte; //Slave Address
  1822. SDATA: byte; //Slave Data
  1823. SADDRMASK: byte; //Slave Address Mask
  1824. const
  1825. // FM Plus Enable
  1826. FMPENbm = $02;
  1827. // TWI_DEFAULT_SDAHOLD
  1828. DEFAULT_SDAHOLDmask = $0C;
  1829. DEFAULT_SDAHOLD_OFF = $00;
  1830. DEFAULT_SDAHOLD_50NS = $04;
  1831. DEFAULT_SDAHOLD_300NS = $08;
  1832. DEFAULT_SDAHOLD_500NS = $0C;
  1833. // TWI_DEFAULT_SDASETUP
  1834. DEFAULT_SDASETUPmask = $10;
  1835. DEFAULT_SDASETUP_4CYC = $00;
  1836. DEFAULT_SDASETUP_8CYC = $10;
  1837. // Debug Run
  1838. DBGRUNbm = $01;
  1839. // Enable TWI Master
  1840. ENABLEbm = $01;
  1841. // Quick Command Enable
  1842. QCENbm = $10;
  1843. // Read Interrupt Enable
  1844. RIENbm = $80;
  1845. // Smart Mode Enable
  1846. SMENbm = $02;
  1847. // TWI_TIMEOUT
  1848. TIMEOUTmask = $0C;
  1849. TIMEOUT_DISABLED = $00;
  1850. TIMEOUT_50US = $04;
  1851. TIMEOUT_100US = $08;
  1852. TIMEOUT_200US = $0C;
  1853. // Write Interrupt Enable
  1854. WIENbm = $40;
  1855. // TWI_ACKACT
  1856. ACKACTmask = $04;
  1857. ACKACT_ACK = $00;
  1858. ACKACT_NACK = $04;
  1859. // Flush
  1860. FLUSHbm = $08;
  1861. // TWI_MCMD
  1862. MCMDmask = $03;
  1863. MCMD_NOACT = $00;
  1864. MCMD_REPSTART = $01;
  1865. MCMD_RECVTRANS = $02;
  1866. MCMD_STOP = $03;
  1867. // Arbitration Lost
  1868. ARBLOSTbm = $08;
  1869. // Bus Error
  1870. BUSERRbm = $04;
  1871. // TWI_BUSSTATE
  1872. BUSSTATEmask = $03;
  1873. BUSSTATE_UNKNOWN = $00;
  1874. BUSSTATE_IDLE = $01;
  1875. BUSSTATE_OWNER = $02;
  1876. BUSSTATE_BUSY = $03;
  1877. // Clock Hold
  1878. CLKHOLDbm = $20;
  1879. // Read Interrupt Flag
  1880. RIFbm = $80;
  1881. // Received Acknowledge
  1882. RXACKbm = $10;
  1883. // Write Interrupt Flag
  1884. WIFbm = $40;
  1885. // Address Enable
  1886. ADDRENbm = $01;
  1887. // Address Mask
  1888. ADDRMASK0bm = $02;
  1889. ADDRMASK1bm = $04;
  1890. ADDRMASK2bm = $08;
  1891. ADDRMASK3bm = $10;
  1892. ADDRMASK4bm = $20;
  1893. ADDRMASK5bm = $40;
  1894. ADDRMASK6bm = $80;
  1895. // Address/Stop Interrupt Enable
  1896. APIENbm = $40;
  1897. // Data Interrupt Enable
  1898. DIENbm = $80;
  1899. // Stop Interrupt Enable
  1900. PIENbm = $20;
  1901. // Promiscuous Mode Enable
  1902. PMENbm = $04;
  1903. // TWI_SCMD
  1904. SCMDmask = $03;
  1905. SCMD_NOACT = $00;
  1906. SCMD_COMPTRANS = $02;
  1907. SCMD_RESPONSE = $03;
  1908. // TWI_AP
  1909. APmask = $01;
  1910. AP_STOP = $00;
  1911. AP_ADR = $01;
  1912. // Address/Stop Interrupt Flag
  1913. APIFbm = $40;
  1914. // Collision
  1915. COLLbm = $08;
  1916. // Data Interrupt Flag
  1917. DIFbm = $80;
  1918. // Read/Write Direction
  1919. DIRbm = $02;
  1920. end;
  1921. TUSART = object //Universal Synchronous and Asynchronous Receiver and Transmitter
  1922. RXDATAL: byte; //Receive Data Low Byte
  1923. RXDATAH: byte; //Receive Data High Byte
  1924. TXDATAL: byte; //Transmit Data Low Byte
  1925. TXDATAH: byte; //Transmit Data High Byte
  1926. STATUS: byte; //Status
  1927. CTRLA: byte; //Control A
  1928. CTRLB: byte; //Control B
  1929. CTRLC: byte; //Control C
  1930. BAUD: word; //Baud Rate
  1931. Reserved10: byte;
  1932. DBGCTRL: byte; //Debug Control
  1933. EVCTRL: byte; //Event Control
  1934. TXPLCTRL: byte; //IRCOM Transmitter Pulse Length Control
  1935. RXPLCTRL: byte; //IRCOM Receiver Pulse Length Control
  1936. const
  1937. // Auto-baud Error Interrupt Enable
  1938. ABEIEbm = $04;
  1939. // Data Register Empty Interrupt Enable
  1940. DREIEbm = $20;
  1941. // Loop-back Mode Enable
  1942. LBMEbm = $08;
  1943. // USART_RS485
  1944. RS485mask = $03;
  1945. RS485_OFF = $00;
  1946. RS485_EXT = $01;
  1947. RS485_INT = $02;
  1948. // Receive Complete Interrupt Enable
  1949. RXCIEbm = $80;
  1950. // Receiver Start Frame Interrupt Enable
  1951. RXSIEbm = $10;
  1952. // Transmit Complete Interrupt Enable
  1953. TXCIEbm = $40;
  1954. // Multi-processor Communication Mode
  1955. MPCMbm = $01;
  1956. // Open Drain Mode Enable
  1957. ODMEbm = $08;
  1958. // Reciever enable
  1959. RXENbm = $80;
  1960. // USART_RXMODE
  1961. RXMODEmask = $06;
  1962. RXMODE_NORMAL = $00;
  1963. RXMODE_CLK2X = $02;
  1964. RXMODE_GENAUTO = $04;
  1965. RXMODE_LINAUTO = $06;
  1966. // Start Frame Detection Enable
  1967. SFDENbm = $10;
  1968. // Transmitter Enable
  1969. TXENbm = $40;
  1970. // USART_MSPI_CMODE
  1971. MSPI_CMODEmask = $C0;
  1972. MSPI_CMODE_ASYNCHRONOUS = $00;
  1973. MSPI_CMODE_SYNCHRONOUS = $40;
  1974. MSPI_CMODE_IRCOM = $80;
  1975. MSPI_CMODE_MSPI = $C0;
  1976. // SPI Master Mode, Clock Phase
  1977. UCPHAbm = $02;
  1978. // SPI Master Mode, Data Order
  1979. UDORDbm = $04;
  1980. // USART_NORMAL_CHSIZE
  1981. NORMAL_CHSIZEmask = $07;
  1982. NORMAL_CHSIZE_5BIT = $00;
  1983. NORMAL_CHSIZE_6BIT = $01;
  1984. NORMAL_CHSIZE_7BIT = $02;
  1985. NORMAL_CHSIZE_8BIT = $03;
  1986. NORMAL_CHSIZE_9BITL = $06;
  1987. NORMAL_CHSIZE_9BITH = $07;
  1988. // USART_NORMAL_CMODE
  1989. NORMAL_CMODEmask = $C0;
  1990. NORMAL_CMODE_ASYNCHRONOUS = $00;
  1991. NORMAL_CMODE_SYNCHRONOUS = $40;
  1992. NORMAL_CMODE_IRCOM = $80;
  1993. NORMAL_CMODE_MSPI = $C0;
  1994. // USART_NORMAL_PMODE
  1995. NORMAL_PMODEmask = $30;
  1996. NORMAL_PMODE_DISABLED = $00;
  1997. NORMAL_PMODE_EVEN = $20;
  1998. NORMAL_PMODE_ODD = $30;
  1999. // USART_NORMAL_SBMODE
  2000. NORMAL_SBMODEmask = $08;
  2001. NORMAL_SBMODE_1BIT = $00;
  2002. NORMAL_SBMODE_2BIT = $08;
  2003. // Autobaud majority voter bypass
  2004. ABMBPbm = $80;
  2005. // Debug Run
  2006. DBGRUNbm = $01;
  2007. // IrDA Event Input Enable
  2008. IREIbm = $01;
  2009. // Buffer Overflow
  2010. BUFOVFbm = $40;
  2011. // Receiver Data Register
  2012. DATA8bm = $01;
  2013. // Frame Error
  2014. FERRbm = $04;
  2015. // Parity Error
  2016. PERRbm = $02;
  2017. // Receive Complete Interrupt Flag
  2018. RXCIFbm = $80;
  2019. // RX Data
  2020. DATA0bm = $01;
  2021. DATA1bm = $02;
  2022. DATA2bm = $04;
  2023. DATA3bm = $08;
  2024. DATA4bm = $10;
  2025. DATA5bm = $20;
  2026. DATA6bm = $40;
  2027. DATA7bm = $80;
  2028. // Receiver Pulse Lenght
  2029. RXPL0bm = $01;
  2030. RXPL1bm = $02;
  2031. RXPL2bm = $04;
  2032. RXPL3bm = $08;
  2033. RXPL4bm = $10;
  2034. RXPL5bm = $20;
  2035. RXPL6bm = $40;
  2036. // Break Detected Flag
  2037. BDFbm = $02;
  2038. // Data Register Empty Flag
  2039. DREIFbm = $20;
  2040. // Inconsistent Sync Field Interrupt Flag
  2041. ISFIFbm = $08;
  2042. // Receive Start Interrupt
  2043. RXSIFbm = $10;
  2044. // Transmit Interrupt Flag
  2045. TXCIFbm = $40;
  2046. // Wait For Break
  2047. WFBbm = $01;
  2048. // Transmit pulse length
  2049. TXPL0bm = $01;
  2050. TXPL1bm = $02;
  2051. TXPL2bm = $04;
  2052. TXPL3bm = $08;
  2053. TXPL4bm = $10;
  2054. TXPL5bm = $20;
  2055. TXPL6bm = $40;
  2056. TXPL7bm = $80;
  2057. end;
  2058. TUSERROW = object //User Row
  2059. USERROW0: byte; //User Row Byte 0
  2060. USERROW1: byte; //User Row Byte 1
  2061. USERROW2: byte; //User Row Byte 2
  2062. USERROW3: byte; //User Row Byte 3
  2063. USERROW4: byte; //User Row Byte 4
  2064. USERROW5: byte; //User Row Byte 5
  2065. USERROW6: byte; //User Row Byte 6
  2066. USERROW7: byte; //User Row Byte 7
  2067. USERROW8: byte; //User Row Byte 8
  2068. USERROW9: byte; //User Row Byte 9
  2069. USERROW10: byte; //User Row Byte 10
  2070. USERROW11: byte; //User Row Byte 11
  2071. USERROW12: byte; //User Row Byte 12
  2072. USERROW13: byte; //User Row Byte 13
  2073. USERROW14: byte; //User Row Byte 14
  2074. USERROW15: byte; //User Row Byte 15
  2075. USERROW16: byte; //User Row Byte 16
  2076. USERROW17: byte; //User Row Byte 17
  2077. USERROW18: byte; //User Row Byte 18
  2078. USERROW19: byte; //User Row Byte 19
  2079. USERROW20: byte; //User Row Byte 20
  2080. USERROW21: byte; //User Row Byte 21
  2081. USERROW22: byte; //User Row Byte 22
  2082. USERROW23: byte; //User Row Byte 23
  2083. USERROW24: byte; //User Row Byte 24
  2084. USERROW25: byte; //User Row Byte 25
  2085. USERROW26: byte; //User Row Byte 26
  2086. USERROW27: byte; //User Row Byte 27
  2087. USERROW28: byte; //User Row Byte 28
  2088. USERROW29: byte; //User Row Byte 29
  2089. USERROW30: byte; //User Row Byte 30
  2090. USERROW31: byte; //User Row Byte 31
  2091. USERROW32: byte; //User Row Byte 32
  2092. USERROW33: byte; //User Row Byte 33
  2093. USERROW34: byte; //User Row Byte 34
  2094. USERROW35: byte; //User Row Byte 35
  2095. USERROW36: byte; //User Row Byte 36
  2096. USERROW37: byte; //User Row Byte 37
  2097. USERROW38: byte; //User Row Byte 38
  2098. USERROW39: byte; //User Row Byte 39
  2099. USERROW40: byte; //User Row Byte 40
  2100. USERROW41: byte; //User Row Byte 41
  2101. USERROW42: byte; //User Row Byte 42
  2102. USERROW43: byte; //User Row Byte 43
  2103. USERROW44: byte; //User Row Byte 44
  2104. USERROW45: byte; //User Row Byte 45
  2105. USERROW46: byte; //User Row Byte 46
  2106. USERROW47: byte; //User Row Byte 47
  2107. USERROW48: byte; //User Row Byte 48
  2108. USERROW49: byte; //User Row Byte 49
  2109. USERROW50: byte; //User Row Byte 50
  2110. USERROW51: byte; //User Row Byte 51
  2111. USERROW52: byte; //User Row Byte 52
  2112. USERROW53: byte; //User Row Byte 53
  2113. USERROW54: byte; //User Row Byte 54
  2114. USERROW55: byte; //User Row Byte 55
  2115. USERROW56: byte; //User Row Byte 56
  2116. USERROW57: byte; //User Row Byte 57
  2117. USERROW58: byte; //User Row Byte 58
  2118. USERROW59: byte; //User Row Byte 59
  2119. USERROW60: byte; //User Row Byte 60
  2120. USERROW61: byte; //User Row Byte 61
  2121. USERROW62: byte; //User Row Byte 62
  2122. USERROW63: byte; //User Row Byte 63
  2123. end;
  2124. TVPORT = object //Virtual Ports
  2125. DIR: byte; //Data Direction
  2126. OUT_: byte; //Output Value
  2127. IN_: byte; //Input Value
  2128. INTFLAGS: byte; //Interrupt Flags
  2129. const
  2130. // Pin Interrupt
  2131. INT0bm = $01;
  2132. INT1bm = $02;
  2133. INT2bm = $04;
  2134. INT3bm = $08;
  2135. INT4bm = $10;
  2136. INT5bm = $20;
  2137. INT6bm = $40;
  2138. INT7bm = $80;
  2139. end;
  2140. TVREF = object //Voltage reference
  2141. CTRLA: byte; //Control A
  2142. CTRLB: byte; //Control B
  2143. CTRLC: byte; //Control C
  2144. CTRLD: byte; //Control D
  2145. const
  2146. // VREF_ADC0REFSEL
  2147. ADC0REFSELmask = $70;
  2148. ADC0REFSEL_0V55 = $00;
  2149. ADC0REFSEL_1V1 = $10;
  2150. ADC0REFSEL_2V5 = $20;
  2151. ADC0REFSEL_4V34 = $30;
  2152. ADC0REFSEL_1V5 = $40;
  2153. // VREF_DAC0REFSEL
  2154. DAC0REFSELmask = $07;
  2155. DAC0REFSEL_0V55 = $00;
  2156. DAC0REFSEL_1V1 = $01;
  2157. DAC0REFSEL_2V5 = $02;
  2158. DAC0REFSEL_4V34 = $03;
  2159. DAC0REFSEL_1V5 = $04;
  2160. // ADC0 reference enable
  2161. ADC0REFENbm = $02;
  2162. // ADC1 reference enable
  2163. ADC1REFENbm = $10;
  2164. // DAC0/AC0 reference enable
  2165. DAC0REFENbm = $01;
  2166. // DAC1/AC1 reference enable
  2167. DAC1REFENbm = $08;
  2168. // DAC2/AC2 reference enable
  2169. DAC2REFENbm = $20;
  2170. // VREF_ADC1REFSEL
  2171. ADC1REFSELmask = $70;
  2172. ADC1REFSEL_0V55 = $00;
  2173. ADC1REFSEL_1V1 = $10;
  2174. ADC1REFSEL_2V5 = $20;
  2175. ADC1REFSEL_4V34 = $30;
  2176. ADC1REFSEL_1V5 = $40;
  2177. // VREF_DAC1REFSEL
  2178. DAC1REFSELmask = $07;
  2179. DAC1REFSEL_0V55 = $00;
  2180. DAC1REFSEL_1V1 = $01;
  2181. DAC1REFSEL_2V5 = $02;
  2182. DAC1REFSEL_4V34 = $03;
  2183. DAC1REFSEL_1V5 = $04;
  2184. // VREF_DAC2REFSEL
  2185. DAC2REFSELmask = $07;
  2186. DAC2REFSEL_0V55 = $00;
  2187. DAC2REFSEL_1V1 = $01;
  2188. DAC2REFSEL_2V5 = $02;
  2189. DAC2REFSEL_4V34 = $03;
  2190. DAC2REFSEL_1V5 = $04;
  2191. end;
  2192. TWDT = object //Watch-Dog Timer
  2193. CTRLA: byte; //Control A
  2194. STATUS: byte; //Status
  2195. const
  2196. // WDT_PERIOD
  2197. PERIODmask = $0F;
  2198. PERIOD_OFF = $00;
  2199. PERIOD_8CLK = $01;
  2200. PERIOD_16CLK = $02;
  2201. PERIOD_32CLK = $03;
  2202. PERIOD_64CLK = $04;
  2203. PERIOD_128CLK = $05;
  2204. PERIOD_256CLK = $06;
  2205. PERIOD_512CLK = $07;
  2206. PERIOD_1KCLK = $08;
  2207. PERIOD_2KCLK = $09;
  2208. PERIOD_4KCLK = $0A;
  2209. PERIOD_8KCLK = $0B;
  2210. // WDT_WINDOW
  2211. WINDOWmask = $F0;
  2212. WINDOW_OFF = $00;
  2213. WINDOW_8CLK = $10;
  2214. WINDOW_16CLK = $20;
  2215. WINDOW_32CLK = $30;
  2216. WINDOW_64CLK = $40;
  2217. WINDOW_128CLK = $50;
  2218. WINDOW_256CLK = $60;
  2219. WINDOW_512CLK = $70;
  2220. WINDOW_1KCLK = $80;
  2221. WINDOW_2KCLK = $90;
  2222. WINDOW_4KCLK = $A0;
  2223. WINDOW_8KCLK = $B0;
  2224. // Lock enable
  2225. LOCKbm = $80;
  2226. // Syncronization busy
  2227. SYNCBUSYbm = $01;
  2228. end;
  2229. const
  2230. Pin0idx = 0; Pin0bm = 1;
  2231. Pin1idx = 1; Pin1bm = 2;
  2232. Pin2idx = 2; Pin2bm = 4;
  2233. Pin3idx = 3; Pin3bm = 8;
  2234. Pin4idx = 4; Pin4bm = 16;
  2235. Pin5idx = 5; Pin5bm = 32;
  2236. Pin6idx = 6; Pin6bm = 64;
  2237. Pin7idx = 7; Pin7bm = 128;
  2238. var
  2239. VPORTA: TVPORT absolute $0000;
  2240. VPORTB: TVPORT absolute $0004;
  2241. VPORTC: TVPORT absolute $0008;
  2242. GPIO: TGPIO absolute $001C;
  2243. CPU: TCPU absolute $0030;
  2244. RSTCTRL: TRSTCTRL absolute $0040;
  2245. SLPCTRL: TSLPCTRL absolute $0050;
  2246. CLKCTRL: TCLKCTRL absolute $0060;
  2247. BOD: TBOD absolute $0080;
  2248. VREF: TVREF absolute $00A0;
  2249. WDT: TWDT absolute $0100;
  2250. CPUINT: TCPUINT absolute $0110;
  2251. CRCSCAN: TCRCSCAN absolute $0120;
  2252. RTC: TRTC absolute $0140;
  2253. EVSYS: TEVSYS absolute $0180;
  2254. CCL: TCCL absolute $01C0;
  2255. PORTMUX: TPORTMUX absolute $0200;
  2256. PORTA: TPORT absolute $0400;
  2257. PORTB: TPORT absolute $0420;
  2258. PORTC: TPORT absolute $0440;
  2259. ADC0: TADC absolute $0600;
  2260. ADC1: TADC absolute $0640;
  2261. AC0: TAC absolute $0680;
  2262. AC1: TAC absolute $0688;
  2263. AC2: TAC absolute $0690;
  2264. DAC0: TDAC absolute $06A0;
  2265. DAC1: TDAC absolute $06A8;
  2266. DAC2: TDAC absolute $06B0;
  2267. USART0: TUSART absolute $0800;
  2268. TWI0: TTWI absolute $0810;
  2269. SPI0: TSPI absolute $0820;
  2270. TCA0: TTCA absolute $0A00;
  2271. TCB0: TTCB absolute $0A40;
  2272. TCB1: TTCB absolute $0A50;
  2273. TCD0: TTCD absolute $0A80;
  2274. SYSCFG: TSYSCFG absolute $0F00;
  2275. NVMCTRL: TNVMCTRL absolute $1000;
  2276. SIGROW: TSIGROW absolute $1100;
  2277. FUSE: TFUSE absolute $1280;
  2278. LOCKBIT: TLOCKBIT absolute $128A;
  2279. USERROW: TUSERROW absolute $1300;
  2280. implementation
  2281. {$i avrcommon.inc}
  2282. procedure CRCSCAN_NMI_ISR; external name 'CRCSCAN_NMI_ISR'; // Interrupt 1
  2283. procedure BOD_VLM_ISR; external name 'BOD_VLM_ISR'; // Interrupt 2
  2284. procedure PORTA_PORT_ISR; external name 'PORTA_PORT_ISR'; // Interrupt 3
  2285. procedure PORTB_PORT_ISR; external name 'PORTB_PORT_ISR'; // Interrupt 4
  2286. procedure PORTC_PORT_ISR; external name 'PORTC_PORT_ISR'; // Interrupt 5
  2287. procedure RTC_CNT_ISR; external name 'RTC_CNT_ISR'; // Interrupt 6
  2288. procedure RTC_PIT_ISR; external name 'RTC_PIT_ISR'; // Interrupt 7
  2289. procedure TCA0_OVF_ISR; external name 'TCA0_OVF_ISR'; // Interrupt 8
  2290. //procedure TCA0_LUNF_ISR; external name 'TCA0_LUNF_ISR'; // Interrupt 8
  2291. procedure TCA0_HUNF_ISR; external name 'TCA0_HUNF_ISR'; // Interrupt 9
  2292. procedure TCA0_LCMP0_ISR; external name 'TCA0_LCMP0_ISR'; // Interrupt 10
  2293. //procedure TCA0_CMP0_ISR; external name 'TCA0_CMP0_ISR'; // Interrupt 10
  2294. procedure TCA0_LCMP1_ISR; external name 'TCA0_LCMP1_ISR'; // Interrupt 11
  2295. //procedure TCA0_CMP1_ISR; external name 'TCA0_CMP1_ISR'; // Interrupt 11
  2296. procedure TCA0_CMP2_ISR; external name 'TCA0_CMP2_ISR'; // Interrupt 12
  2297. //procedure TCA0_LCMP2_ISR; external name 'TCA0_LCMP2_ISR'; // Interrupt 12
  2298. procedure TCB0_INT_ISR; external name 'TCB0_INT_ISR'; // Interrupt 13
  2299. procedure TCB1_INT_ISR; external name 'TCB1_INT_ISR'; // Interrupt 14
  2300. procedure TCD0_OVF_ISR; external name 'TCD0_OVF_ISR'; // Interrupt 15
  2301. procedure TCD0_TRIG_ISR; external name 'TCD0_TRIG_ISR'; // Interrupt 16
  2302. procedure AC0_AC_ISR; external name 'AC0_AC_ISR'; // Interrupt 17
  2303. procedure AC1_AC_ISR; external name 'AC1_AC_ISR'; // Interrupt 18
  2304. procedure AC2_AC_ISR; external name 'AC2_AC_ISR'; // Interrupt 19
  2305. procedure ADC0_RESRDY_ISR; external name 'ADC0_RESRDY_ISR'; // Interrupt 20
  2306. procedure ADC0_WCOMP_ISR; external name 'ADC0_WCOMP_ISR'; // Interrupt 21
  2307. procedure ADC1_RESRDY_ISR; external name 'ADC1_RESRDY_ISR'; // Interrupt 22
  2308. procedure ADC1_WCOMP_ISR; external name 'ADC1_WCOMP_ISR'; // Interrupt 23
  2309. procedure TWI0_TWIS_ISR; external name 'TWI0_TWIS_ISR'; // Interrupt 24
  2310. procedure TWI0_TWIM_ISR; external name 'TWI0_TWIM_ISR'; // Interrupt 25
  2311. procedure SPI0_INT_ISR; external name 'SPI0_INT_ISR'; // Interrupt 26
  2312. procedure USART0_RXC_ISR; external name 'USART0_RXC_ISR'; // Interrupt 27
  2313. procedure USART0_DRE_ISR; external name 'USART0_DRE_ISR'; // Interrupt 28
  2314. procedure USART0_TXC_ISR; external name 'USART0_TXC_ISR'; // Interrupt 29
  2315. procedure NVMCTRL_EE_ISR; external name 'NVMCTRL_EE_ISR'; // Interrupt 30
  2316. procedure _FPC_start; assembler; nostackframe;
  2317. label
  2318. _start;
  2319. asm
  2320. .init
  2321. .globl _start
  2322. jmp _start
  2323. jmp CRCSCAN_NMI_ISR
  2324. jmp BOD_VLM_ISR
  2325. jmp PORTA_PORT_ISR
  2326. jmp PORTB_PORT_ISR
  2327. jmp PORTC_PORT_ISR
  2328. jmp RTC_CNT_ISR
  2329. jmp RTC_PIT_ISR
  2330. jmp TCA0_OVF_ISR
  2331. // jmp TCA0_LUNF_ISR
  2332. jmp TCA0_HUNF_ISR
  2333. jmp TCA0_LCMP0_ISR
  2334. // jmp TCA0_CMP0_ISR
  2335. jmp TCA0_LCMP1_ISR
  2336. // jmp TCA0_CMP1_ISR
  2337. jmp TCA0_CMP2_ISR
  2338. // jmp TCA0_LCMP2_ISR
  2339. jmp TCB0_INT_ISR
  2340. jmp TCB1_INT_ISR
  2341. jmp TCD0_OVF_ISR
  2342. jmp TCD0_TRIG_ISR
  2343. jmp AC0_AC_ISR
  2344. jmp AC1_AC_ISR
  2345. jmp AC2_AC_ISR
  2346. jmp ADC0_RESRDY_ISR
  2347. jmp ADC0_WCOMP_ISR
  2348. jmp ADC1_RESRDY_ISR
  2349. jmp ADC1_WCOMP_ISR
  2350. jmp TWI0_TWIS_ISR
  2351. jmp TWI0_TWIM_ISR
  2352. jmp SPI0_INT_ISR
  2353. jmp USART0_RXC_ISR
  2354. jmp USART0_DRE_ISR
  2355. jmp USART0_TXC_ISR
  2356. jmp NVMCTRL_EE_ISR
  2357. {$i start.inc}
  2358. .weak CRCSCAN_NMI_ISR
  2359. .weak BOD_VLM_ISR
  2360. .weak PORTA_PORT_ISR
  2361. .weak PORTB_PORT_ISR
  2362. .weak PORTC_PORT_ISR
  2363. .weak RTC_CNT_ISR
  2364. .weak RTC_PIT_ISR
  2365. .weak TCA0_OVF_ISR
  2366. // .weak TCA0_LUNF_ISR
  2367. .weak TCA0_HUNF_ISR
  2368. .weak TCA0_LCMP0_ISR
  2369. // .weak TCA0_CMP0_ISR
  2370. .weak TCA0_LCMP1_ISR
  2371. // .weak TCA0_CMP1_ISR
  2372. .weak TCA0_CMP2_ISR
  2373. // .weak TCA0_LCMP2_ISR
  2374. .weak TCB0_INT_ISR
  2375. .weak TCB1_INT_ISR
  2376. .weak TCD0_OVF_ISR
  2377. .weak TCD0_TRIG_ISR
  2378. .weak AC0_AC_ISR
  2379. .weak AC1_AC_ISR
  2380. .weak AC2_AC_ISR
  2381. .weak ADC0_RESRDY_ISR
  2382. .weak ADC0_WCOMP_ISR
  2383. .weak ADC1_RESRDY_ISR
  2384. .weak ADC1_WCOMP_ISR
  2385. .weak TWI0_TWIS_ISR
  2386. .weak TWI0_TWIM_ISR
  2387. .weak SPI0_INT_ISR
  2388. .weak USART0_RXC_ISR
  2389. .weak USART0_DRE_ISR
  2390. .weak USART0_TXC_ISR
  2391. .weak NVMCTRL_EE_ISR
  2392. .set CRCSCAN_NMI_ISR, Default_IRQ_handler
  2393. .set BOD_VLM_ISR, Default_IRQ_handler
  2394. .set PORTA_PORT_ISR, Default_IRQ_handler
  2395. .set PORTB_PORT_ISR, Default_IRQ_handler
  2396. .set PORTC_PORT_ISR, Default_IRQ_handler
  2397. .set RTC_CNT_ISR, Default_IRQ_handler
  2398. .set RTC_PIT_ISR, Default_IRQ_handler
  2399. .set TCA0_OVF_ISR, Default_IRQ_handler
  2400. // .set TCA0_LUNF_ISR, Default_IRQ_handler
  2401. .set TCA0_HUNF_ISR, Default_IRQ_handler
  2402. .set TCA0_LCMP0_ISR, Default_IRQ_handler
  2403. // .set TCA0_CMP0_ISR, Default_IRQ_handler
  2404. .set TCA0_LCMP1_ISR, Default_IRQ_handler
  2405. // .set TCA0_CMP1_ISR, Default_IRQ_handler
  2406. .set TCA0_CMP2_ISR, Default_IRQ_handler
  2407. // .set TCA0_LCMP2_ISR, Default_IRQ_handler
  2408. .set TCB0_INT_ISR, Default_IRQ_handler
  2409. .set TCB1_INT_ISR, Default_IRQ_handler
  2410. .set TCD0_OVF_ISR, Default_IRQ_handler
  2411. .set TCD0_TRIG_ISR, Default_IRQ_handler
  2412. .set AC0_AC_ISR, Default_IRQ_handler
  2413. .set AC1_AC_ISR, Default_IRQ_handler
  2414. .set AC2_AC_ISR, Default_IRQ_handler
  2415. .set ADC0_RESRDY_ISR, Default_IRQ_handler
  2416. .set ADC0_WCOMP_ISR, Default_IRQ_handler
  2417. .set ADC1_RESRDY_ISR, Default_IRQ_handler
  2418. .set ADC1_WCOMP_ISR, Default_IRQ_handler
  2419. .set TWI0_TWIS_ISR, Default_IRQ_handler
  2420. .set TWI0_TWIM_ISR, Default_IRQ_handler
  2421. .set SPI0_INT_ISR, Default_IRQ_handler
  2422. .set USART0_RXC_ISR, Default_IRQ_handler
  2423. .set USART0_DRE_ISR, Default_IRQ_handler
  2424. .set USART0_TXC_ISR, Default_IRQ_handler
  2425. .set NVMCTRL_EE_ISR, Default_IRQ_handler
  2426. end;
  2427. end.