attiny43u.pp 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. unit ATtiny43U;
  2. {$goto on}
  3. interface
  4. var
  5. // PORTA
  6. PORTA : byte absolute $00+$3B; // Port A Data Register
  7. DDRA : byte absolute $00+$3A; // Port A Data Direction Register
  8. PINA : byte absolute $00+$39; // Port A Input Pins
  9. // USI
  10. USIBR : byte absolute $00+$30; // USI Buffer Register
  11. USIDR : byte absolute $00+$2F; // USI Data Register
  12. USISR : byte absolute $00+$2E; // USI Status Register
  13. USICR : byte absolute $00+$2D; // USI Control Register
  14. // WATCHDOG
  15. WDTCSR : byte absolute $00+$41; // Watchdog Timer Control Register
  16. // TIMER_COUNTER_0
  17. TIMSK0 : byte absolute $00+$59; // Timer/Counter Interrupt Mask Register
  18. TIFR0 : byte absolute $00+$58; // Timer/Counter0 Interrupt Flag Register
  19. TCCR0A : byte absolute $00+$50; // Timer/Counter Control Register A
  20. TCCR0B : byte absolute $00+$53; // Timer/Counter Control Register B
  21. TCNT0 : byte absolute $00+$52; // Timer/Counter0
  22. OCR0A : byte absolute $00+$56; // Timer/Counter0 Output Compare Register A
  23. OCR0B : byte absolute $00+$5C; // Timer/Counter0 Output Compare Register B
  24. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  25. // BOOT_LOAD
  26. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  27. // TIMER_COUNTER_1
  28. TIMSK1 : byte absolute $00+$2C; // Timer/Counter Interrupt Mask Register
  29. TIFR1 : byte absolute $00+$2B; // Timer/Counter1 Interrupt Flag Register
  30. TCCR1A : byte absolute $00+$4F; // Timer/Counter1 Control Register A
  31. TCCR1B : byte absolute $00+$4E; // Timer/Counter Control Register B
  32. TCNT1 : byte absolute $00+$4D; // Timer/Counter1
  33. OCR1A : byte absolute $00+$4C; // Timer/Counter1 Output Compare Register A
  34. OCR1B : byte absolute $00+$4B; // Timer/Counter1 Output Compare Register B
  35. // CPU
  36. PRR : byte absolute $00+$20; // Power Reduction Register
  37. OSCCAL : byte absolute $00+$51; // Oscillator Calibration Value
  38. CLKPR : byte absolute $00+$46; // Clock Prescale Register
  39. SREG : byte absolute $00+$5F; // Status Register
  40. SP : word absolute $00+$5D; // Stack Pointer
  41. SPL : byte absolute $00+$5D; // Stack Pointer
  42. SPH : byte absolute $00+$5D+1; // Stack Pointer
  43. MCUCR : byte absolute $00+$55; // MCU Control Register
  44. MCUSR : byte absolute $00+$54; // MCU Status Register
  45. GPIOR2 : byte absolute $00+$35; // General Purpose I/O Register 2
  46. GPIOR1 : byte absolute $00+$34; // General Purpose I/O Register 1
  47. GPIOR0 : byte absolute $00+$33; // General Purpose I/O Register 0
  48. // EXTERNAL_INTERRUPT
  49. GIMSK : byte absolute $00+$5B; // General Interrupt Mask Register
  50. GIFR : byte absolute $00+$5A; // General Interrupt Flag register
  51. PCMSK1 : byte absolute $00+$40; // Pin Change Enable Mask Byte 1
  52. PCMSK0 : byte absolute $00+$32; // Pin Change Enable Mask Byte 0
  53. // PORTB
  54. PORTB : byte absolute $00+$38; // Port B Data Register
  55. DDRB : byte absolute $00+$37; // Port B Data Direction Register
  56. PINB : byte absolute $00+$36; // Port B Input Pins
  57. // ANALOG_COMPARATOR
  58. ADCSRB : byte absolute $00+$23; // ADC Control and Status Register B
  59. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  60. DIDR0 : byte absolute $00+$21; //
  61. // AD_CONVERTER
  62. ADMUX : byte absolute $00+$27; // ADC Multiplexer Selection Register
  63. ADCSRA : byte absolute $00+$26; // ADC Control and Status Register A
  64. ADC : word absolute $00+$24; // ADC Data Register Bytes
  65. ADCL : byte absolute $00+$24; // ADC Data Register Bytes
  66. ADCH : byte absolute $00+$24+1; // ADC Data Register Bytes
  67. // EEPROM
  68. EEAR : byte absolute $00+$3E; // EEPROM Address Register
  69. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  70. EECR : byte absolute $00+$3C; // EEPROM Control Register
  71. const
  72. // USISR
  73. USISIF = 7; // Start Condition Interrupt Flag
  74. USIOIF = 6; // Counter Overflow Interrupt Flag
  75. USIPF = 5; // Stop Condition Flag
  76. USIDC = 4; // Data Output Collision
  77. USICNT = 0; // USI Counter Value Bits
  78. // USICR
  79. USISIE = 7; // Start Condition Interrupt Enable
  80. USIOIE = 6; // Counter Overflow Interrupt Enable
  81. USIWM = 4; // USI Wire Mode Bits
  82. USICS = 2; // USI Clock Source Select Bits
  83. USICLK = 1; // Clock Strobe
  84. USITC = 0; // Toggle Clock Port Pin
  85. // WDTCSR
  86. WDIF = 7; // Watchdog Timeout Interrupt Flag
  87. WDIE = 6; // Watchdog Timeout Interrupt Enable
  88. WDP = 0; // Watchdog Timer Prescaler Bits
  89. WDCE = 4; // Watchdog Change Enable
  90. WDE = 3; // Watch Dog Enable
  91. // TIMSK0
  92. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  93. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  94. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  95. // TIFR0
  96. OCF0B = 2; // Timer/Counter0 Output Compare Flag B
  97. OCF0A = 1; // Timer/Counter0 Output Compare Flag A
  98. TOV0 = 0; // Timer/Counter0 Overflow Flag
  99. // TCCR0A
  100. COM0A = 6; // Compare Match Output A Mode bits
  101. COM0B = 4; // Compare Match Output B Mode bits
  102. WGM0 = 0; // Waveform Generation Mode bits
  103. // TCCR0B
  104. FOC0A = 7; // Force Output Compare A
  105. FOC0B = 6; // Force Output Compare B
  106. WGM02 = 3; // Waveform Generation Mode bit 2
  107. CS0 = 0; // Clock Select bits
  108. // GTCCR
  109. TSM = 7; // Timer/Counter Synchronization Mode
  110. PSR10 = 0; // Prescaler Reset Timer/CounterN
  111. // SPMCSR
  112. CTPB = 4; // Clear temporary page buffer
  113. RFLB = 3; // Read fuse and lock bits
  114. PGWRT = 2; // Page Write
  115. PGERS = 1; // Page Erase
  116. SPMEN = 0; // Store Program Memory Enable
  117. // TIMSK1
  118. OCIE1B = 2; // Timer/Counter1 Output Compare Match B Interrupt Enable
  119. OCIE1A = 1; // Timer/Counter1 Output Compare Match A Interrupt Enable
  120. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  121. // TIFR1
  122. OCF1B = 2; // Timer/Counter1 Output Compare Flag B
  123. OCF1A = 1; // Timer/Counter1 Output Compare Flag A
  124. TOV1 = 0; // Timer/Counter1 Overflow Flag
  125. // TCCR1A
  126. COM1A = 6; // Compare Match Output A Mode bits
  127. COM1B = 4; // Compare Match Output B Mode bits
  128. WGM1 = 0; // Waveform Generation Mode bits
  129. // TCCR1B
  130. FOC1A = 7; // Force Output Compare A
  131. FOC1B = 6; // Force Output Compare B
  132. WGM12 = 3; // Waveform Generation Mode bit 2
  133. CS1 = 0; // Clock Select bits
  134. // GTCCR
  135. // PRR
  136. PRTIM1 = 3; // Power Reduction Timer/Counter1
  137. PRTIM0 = 2; // Power Reduction Timer/Counter0
  138. PRUSI = 1; // Power Reduction USI
  139. PRADC = 0; // Power Reduction ADC
  140. // CLKPR
  141. CLKPCE = 7; // Clock Prescaler Change Enable
  142. CLKPS = 0; // Clock Prescaler Select Bits
  143. // SREG
  144. I = 7; // Global Interrupt Enable
  145. T = 6; // Bit Copy Storage
  146. H = 5; // Half Carry Flag
  147. S = 4; // Sign Bit
  148. V = 3; // Two's Complement Overflow Flag
  149. N = 2; // Negative Flag
  150. Z = 1; // Zero Flag
  151. C = 0; // Carry Flag
  152. // MCUCR
  153. BODS = 7; // BOD Sleep
  154. PUD = 6; // Pull-Up Disable
  155. SE = 5; // Sleep Enable
  156. SM = 3; // Sleep Mode Select Bits
  157. BODSE = 2; // BOD Sleep Enable
  158. ISC0 = 0; // Interrupt Sense Control 0 Bits
  159. // MCUSR
  160. WDRF = 3; // Watchdog Reset Flag
  161. BORF = 2; // Brown-out Reset Flag
  162. EXTRF = 1; // External Reset Flag
  163. PORF = 0; // Power-on reset flag
  164. // MCUCR
  165. ISC01 = 1; // Interrupt Sense Control 0 Bit 1
  166. ISC00 = 0; // Interrupt Sense Control 0 Bit 0
  167. // GIMSK
  168. INT0 = 6; // External Interrupt Request 0 Enable
  169. PCIE = 4; // Pin Change Interrupt Enables
  170. // GIFR
  171. INTF0 = 6; // External Interrupt Flag 0
  172. PCIF = 4; // Pin Change Interrupt Flags
  173. // ADCSRB
  174. ACME = 6; // Analog Comparator Multiplexer Enable
  175. // ACSR
  176. ACD = 7; // Analog Comparator Disable
  177. ACBG = 6; // Analog Comparator Bandgap Select
  178. ACO = 5; // Analog Compare Output
  179. ACI = 4; // Analog Comparator Interrupt Flag
  180. ACIE = 3; // Analog Comparator Interrupt Enable
  181. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  182. // DIDR0
  183. ADC1D = 1; // ADC 1 Digital input buffer disable
  184. ADC0D = 0; // ADC 0 Digital input buffer disable
  185. // ADMUX
  186. REFS = 6; // Reference Selection Bit
  187. MUX = 0; // Analog Channel Selection Bits
  188. // ADCSRA
  189. ADEN = 7; // ADC Enable
  190. ADSC = 6; // ADC Start Conversion
  191. ADATE = 5; // ADC Auto Trigger Enable
  192. ADIF = 4; // ADC Interrupt Flag
  193. ADIE = 3; // ADC Interrupt Enable
  194. ADPS = 0; // ADC Prescaler Select Bits
  195. // ADCSRB
  196. BVRON = 7; // Boost Regulator Status Bit
  197. ADLAR = 4; // ADC Left Adjust Result
  198. ADTS = 0; // ADC Auto Trigger Source bits
  199. // DIDR0
  200. AIN1D = 5; // Analog Comparator IO
  201. AIN0D = 4; // Analog Comparator IO
  202. ADC3D = 3; // ADC3 Digital Input Disable
  203. ADC2D = 2; // ADC2 Digital Input Disable
  204. // EECR
  205. EEPM = 4; // EEPROM Programming Mode Bits
  206. EERIE = 3; // EEPROM Ready Interrupt Enable
  207. EEMPE = 2; // EEPROM Master Write Enable
  208. EEPE = 1; // EEPROM Write Enable
  209. EERE = 0; // EEPROM Read Enable
  210. implementation
  211. {$define RELBRANCHES}
  212. {$i avrcommon.inc}
  213. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  214. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 Pin Change Interrupt Request 0
  215. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 3 Pin Change Interrupt Request 1
  216. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 4 Watchdog Time-out
  217. procedure TIM1_COMPA_ISR; external name 'TIM1_COMPA_ISR'; // Interrupt 5 Timer/Counter1 Compare Match A
  218. procedure TIM1_COMPB_ISR; external name 'TIM1_COMPB_ISR'; // Interrupt 6 Timer/Counter1 Compare Match B
  219. procedure TIM1_OVF_ISR; external name 'TIM1_OVF_ISR'; // Interrupt 7 Timer/Counter1 Overflow
  220. procedure TIM0_COMPA_ISR; external name 'TIM0_COMPA_ISR'; // Interrupt 8 Timer/Counter0 Compare Match A
  221. procedure TIM0_COMPB_ISR; external name 'TIM0_COMPB_ISR'; // Interrupt 9 Timer/Counter0 Compare Match B
  222. procedure TIM0_OVF_ISR; external name 'TIM0_OVF_ISR'; // Interrupt 10 Timer/Counter0 Overflow
  223. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 11 Analog Comparator
  224. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 12 ADC Conversion Complete
  225. procedure EE_RDY_ISR; external name 'EE_RDY_ISR'; // Interrupt 13 EEPROM Ready
  226. procedure USI_START_ISR; external name 'USI_START_ISR'; // Interrupt 14 USI START
  227. procedure USI_OVF_ISR; external name 'USI_OVF_ISR'; // Interrupt 15 USI Overflow
  228. procedure _FPC_start; assembler; nostackframe;
  229. label
  230. _start;
  231. asm
  232. .init
  233. .globl _start
  234. rjmp _start
  235. rjmp INT0_ISR
  236. rjmp PCINT0_ISR
  237. rjmp PCINT1_ISR
  238. rjmp WDT_ISR
  239. rjmp TIM1_COMPA_ISR
  240. rjmp TIM1_COMPB_ISR
  241. rjmp TIM1_OVF_ISR
  242. rjmp TIM0_COMPA_ISR
  243. rjmp TIM0_COMPB_ISR
  244. rjmp TIM0_OVF_ISR
  245. rjmp ANA_COMP_ISR
  246. rjmp ADC_ISR
  247. rjmp EE_RDY_ISR
  248. rjmp USI_START_ISR
  249. rjmp USI_OVF_ISR
  250. {$i start.inc}
  251. .weak INT0_ISR
  252. .weak PCINT0_ISR
  253. .weak PCINT1_ISR
  254. .weak WDT_ISR
  255. .weak TIM1_COMPA_ISR
  256. .weak TIM1_COMPB_ISR
  257. .weak TIM1_OVF_ISR
  258. .weak TIM0_COMPA_ISR
  259. .weak TIM0_COMPB_ISR
  260. .weak TIM0_OVF_ISR
  261. .weak ANA_COMP_ISR
  262. .weak ADC_ISR
  263. .weak EE_RDY_ISR
  264. .weak USI_START_ISR
  265. .weak USI_OVF_ISR
  266. .set INT0_ISR, Default_IRQ_handler
  267. .set PCINT0_ISR, Default_IRQ_handler
  268. .set PCINT1_ISR, Default_IRQ_handler
  269. .set WDT_ISR, Default_IRQ_handler
  270. .set TIM1_COMPA_ISR, Default_IRQ_handler
  271. .set TIM1_COMPB_ISR, Default_IRQ_handler
  272. .set TIM1_OVF_ISR, Default_IRQ_handler
  273. .set TIM0_COMPA_ISR, Default_IRQ_handler
  274. .set TIM0_COMPB_ISR, Default_IRQ_handler
  275. .set TIM0_OVF_ISR, Default_IRQ_handler
  276. .set ANA_COMP_ISR, Default_IRQ_handler
  277. .set ADC_ISR, Default_IRQ_handler
  278. .set EE_RDY_ISR, Default_IRQ_handler
  279. .set USI_START_ISR, Default_IRQ_handler
  280. .set USI_OVF_ISR, Default_IRQ_handler
  281. end;
  282. end.