attiny44.pp 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305
  1. unit ATtiny44;
  2. {$goto on}
  3. interface
  4. var
  5. // PORTA
  6. PORTA : byte absolute $00+$3B; // Port A Data Register
  7. DDRA : byte absolute $00+$3A; // Port A Data Direction Register
  8. PINA : byte absolute $00+$39; // Port A Input Pins
  9. // PORTB
  10. PORTB : byte absolute $00+$38; // Data Register, Port B
  11. DDRB : byte absolute $00+$37; // Data Direction Register, Port B
  12. PINB : byte absolute $00+$36; // Input Pins, Port B
  13. // ANALOG_COMPARATOR
  14. ADCSRB : byte absolute $00+$23; // ADC Control and Status Register B
  15. ACSR : byte absolute $00+$28; // Analog Comparator Control And Status Register
  16. DIDR0 : byte absolute $00+$21; //
  17. // AD_CONVERTER
  18. ADMUX : byte absolute $00+$27; // ADC Multiplexer Selection Register
  19. ADCSRA : byte absolute $00+$26; // ADC Control and Status Register A
  20. ADC : word absolute $00+$24; // ADC Data Register Bytes
  21. ADCL : byte absolute $00+$24; // ADC Data Register Bytes
  22. ADCH : byte absolute $00+$24+1; // ADC Data Register Bytes
  23. // USI
  24. USIBR : byte absolute $00+$30; // USI Buffer Register
  25. USIDR : byte absolute $00+$2F; // USI Data Register
  26. USISR : byte absolute $00+$2E; // USI Status Register
  27. USICR : byte absolute $00+$2D; // USI Control Register
  28. // EXTERNAL_INTERRUPT
  29. MCUCR : byte absolute $00+$55; // MCU Control Register
  30. GIMSK : byte absolute $00+$5B; // General Interrupt Mask Register
  31. GIFR : byte absolute $00+$5A; // General Interrupt Flag register
  32. PCMSK1 : byte absolute $00+$40; // Pin Change Enable Mask 1
  33. PCMSK0 : byte absolute $00+$32; // Pin Change Enable Mask 0
  34. // EEPROM
  35. EEAR : word absolute $00+$3E; // EEPROM Address Register Bytes
  36. EEARL : byte absolute $00+$3E; // EEPROM Address Register Bytes
  37. EEARH : byte absolute $00+$3E+1; // EEPROM Address Register Bytes
  38. EEDR : byte absolute $00+$3D; // EEPROM Data Register
  39. EECR : byte absolute $00+$3C; // EEPROM Control Register
  40. // WATCHDOG
  41. WDTCSR : byte absolute $00+$41; // Watchdog Timer Control Register
  42. // TIMER_COUNTER_0
  43. TIMSK0 : byte absolute $00+$59; // Timer/Counter Interrupt Mask Register
  44. TIFR0 : byte absolute $00+$58; // Timer/Counter0 Interrupt Flag Register
  45. TCCR0A : byte absolute $00+$50; // Timer/Counter Control Register A
  46. TCCR0B : byte absolute $00+$53; // Timer/Counter Control Register B
  47. TCNT0 : byte absolute $00+$52; // Timer/Counter0
  48. OCR0A : byte absolute $00+$56; // Timer/Counter0 Output Compare Register A
  49. OCR0B : byte absolute $00+$5C; // Timer/Counter0 Output Compare Register B
  50. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  51. // TIMER_COUNTER_1
  52. TIMSK1 : byte absolute $00+$2C; // Timer/Counter1 Interrupt Mask Register
  53. TIFR1 : byte absolute $00+$2B; // Timer/Counter Interrupt Flag register
  54. TCCR1A : byte absolute $00+$4F; // Timer/Counter1 Control Register A
  55. TCCR1B : byte absolute $00+$4E; // Timer/Counter1 Control Register B
  56. TCCR1C : byte absolute $00+$42; // Timer/Counter1 Control Register C
  57. TCNT1 : word absolute $00+$4C; // Timer/Counter1 Bytes
  58. TCNT1L : byte absolute $00+$4C; // Timer/Counter1 Bytes
  59. TCNT1H : byte absolute $00+$4C+1; // Timer/Counter1 Bytes
  60. OCR1A : word absolute $00+$4A; // Timer/Counter1 Output Compare Register A Bytes
  61. OCR1AL : byte absolute $00+$4A; // Timer/Counter1 Output Compare Register A Bytes
  62. OCR1AH : byte absolute $00+$4A+1; // Timer/Counter1 Output Compare Register A Bytes
  63. OCR1B : word absolute $00+$48; // Timer/Counter1 Output Compare Register B Bytes
  64. OCR1BL : byte absolute $00+$48; // Timer/Counter1 Output Compare Register B Bytes
  65. OCR1BH : byte absolute $00+$48+1; // Timer/Counter1 Output Compare Register B Bytes
  66. ICR1 : word absolute $00+$44; // Timer/Counter1 Input Capture Register Bytes
  67. ICR1L : byte absolute $00+$44; // Timer/Counter1 Input Capture Register Bytes
  68. ICR1H : byte absolute $00+$44+1; // Timer/Counter1 Input Capture Register Bytes
  69. // BOOT_LOAD
  70. SPMCSR : byte absolute $00+$57; // Store Program Memory Control Register
  71. // CPU
  72. PRR : byte absolute $00+$20; // Power Reduction Register
  73. OSCCAL : byte absolute $00+$51; // Oscillator Calibration Value
  74. CLKPR : byte absolute $00+$46; // Clock Prescale Register
  75. SREG : byte absolute $00+$5F; // Status Register
  76. SP : word absolute $00+$5D; // Stack Pointer
  77. SPL : byte absolute $00+$5D; // Stack Pointer
  78. SPH : byte absolute $00+$5D+1; // Stack Pointer
  79. MCUSR : byte absolute $00+$54; // MCU Status Register
  80. GPIOR2 : byte absolute $00+$35; // General Purpose I/O Register 2
  81. GPIOR1 : byte absolute $00+$34; // General Purpose I/O Register 1
  82. GPIOR0 : byte absolute $00+$33; // General Purpose I/O Register 0
  83. const
  84. // ADCSRB
  85. ACME = 6; // Analog Comparator Multiplexer Enable
  86. // ACSR
  87. ACD = 7; // Analog Comparator Disable
  88. ACBG = 6; // Analog Comparator Bandgap Select
  89. ACO = 5; // Analog Compare Output
  90. ACI = 4; // Analog Comparator Interrupt Flag
  91. ACIE = 3; // Analog Comparator Interrupt Enable
  92. ACIC = 2; // Analog Comparator Input Capture Enable
  93. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  94. // DIDR0
  95. ADC1D = 1; // ADC 1 Digital input buffer disable
  96. ADC0D = 0; // ADC 0 Digital input buffer disable
  97. // ADCSRA
  98. ADEN = 7; // ADC Enable
  99. ADSC = 6; // ADC Start Conversion
  100. ADATE = 5; // ADC Auto Trigger Enable
  101. ADIF = 4; // ADC Interrupt Flag
  102. ADIE = 3; // ADC Interrupt Enable
  103. ADPS = 0; // ADC Prescaler Select Bits
  104. // ADCSRB
  105. BIN = 7; // Bipolar Input Mode
  106. ADLAR = 4; // ADC Left Adjust Result
  107. ADTS = 0; // ADC Auto Trigger Source bits
  108. // USISR
  109. USISIF = 7; // Start Condition Interrupt Flag
  110. USIOIF = 6; // Counter Overflow Interrupt Flag
  111. USIPF = 5; // Stop Condition Flag
  112. USIDC = 4; // Data Output Collision
  113. USICNT = 0; // USI Counter Value Bits
  114. // USICR
  115. USISIE = 7; // Start Condition Interrupt Enable
  116. USIOIE = 6; // Counter Overflow Interrupt Enable
  117. USIWM = 4; // USI Wire Mode Bits
  118. USICS = 2; // USI Clock Source Select Bits
  119. USICLK = 1; // Clock Strobe
  120. USITC = 0; // Toggle Clock Port Pin
  121. // MCUCR
  122. ISC01 = 1; // Interrupt Sense Control 0 Bit 1
  123. ISC00 = 0; // Interrupt Sense Control 0 Bit 0
  124. // GIMSK
  125. INT0 = 6; // External Interrupt Request 0 Enable
  126. PCIE = 4; // Pin Change Interrupt Enables
  127. // GIFR
  128. INTF0 = 6; // External Interrupt Flag 0
  129. PCIF = 4; // Pin Change Interrupt Flags
  130. // EECR
  131. EEPM = 4; // EEPROM Programming Mode Bits
  132. EERIE = 3; // EEPROM Ready Interrupt Enable
  133. EEMPE = 2; // EEPROM Master Write Enable
  134. EEPE = 1; // EEPROM Write Enable
  135. EERE = 0; // EEPROM Read Enable
  136. // WDTCSR
  137. WDIF = 7; // Watchdog Timeout Interrupt Flag
  138. WDIE = 6; // Watchdog Timeout Interrupt Enable
  139. WDP = 0; // Watchdog Timer Prescaler Bits
  140. WDCE = 4; // Watchdog Change Enable
  141. WDE = 3; // Watch Dog Enable
  142. // TIMSK0
  143. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  144. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  145. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  146. // TIFR0
  147. OCF0B = 2; // Timer/Counter0 Output Compare Flag B
  148. OCF0A = 1; // Timer/Counter0 Output Compare Flag A
  149. TOV0 = 0; // Timer/Counter0 Overflow Flag
  150. // TCCR0A
  151. COM0A = 6; // Compare Match Output A Mode bits
  152. COM0B = 4; // Compare Match Output B Mode bits
  153. WGM0 = 0; // Waveform Generation Mode bits
  154. // TCCR0B
  155. FOC0A = 7; // Force Output Compare A
  156. FOC0B = 6; // Force Output Compare B
  157. WGM02 = 3; // Waveform Generation Mode bit 2
  158. CS0 = 0; // Clock Select bits
  159. // GTCCR
  160. TSM = 7; // Timer/Counter Synchronization Mode
  161. PSR10 = 0; // Prescaler Reset Timer/CounterN
  162. // TIMSK1
  163. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  164. OCIE1B = 2; // Timer/Counter1 Output Compare B Match Interrupt Enable
  165. OCIE1A = 1; // Timer/Counter1 Output Compare A Match Interrupt Enable
  166. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  167. // TIFR1
  168. ICF1 = 5; // Timer/Counter1 Input Capture Flag
  169. OCF1B = 2; // Timer/Counter1 Output Compare B Match Flag
  170. OCF1A = 1; // Timer/Counter1 Output Compare A Match Flag
  171. TOV1 = 0; // Timer/Counter1 Overflow Flag
  172. // TCCR1A
  173. COM1A = 6; // Compare Output Mode 1A, bits
  174. COM1B = 4; // Compare Output Mode 1B, bits
  175. WGM1 = 0; // Pulse Width Modulator Select Bits
  176. // TCCR1B
  177. ICNC1 = 7; // Input Capture 1 Noise Canceler
  178. ICES1 = 6; // Input Capture 1 Edge Select
  179. CS1 = 0; // Clock Select1 bits
  180. // TCCR1C
  181. FOC1A = 7; // Force Output Compare for Channel A
  182. FOC1B = 6; // Force Output Compare for Channel B
  183. // SPMCSR
  184. CTPB = 4; // Clear temporary page buffer
  185. RFLB = 3; // Read fuse and lock bits
  186. PGWRT = 2; // Page Write
  187. PGERS = 1; // Page Erase
  188. SPMEN = 0; // Store Program Memory Enable
  189. // PRR
  190. PRTIM1 = 3; // Power Reduction Timer/Counter1
  191. PRTIM0 = 2; // Power Reduction Timer/Counter0
  192. PRUSI = 1; // Power Reduction USI
  193. PRADC = 0; // Power Reduction ADC
  194. // CLKPR
  195. CLKPCE = 7; // Clock Prescaler Change Enable
  196. CLKPS = 0; // Clock Prescaler Select Bits
  197. // SREG
  198. I = 7; // Global Interrupt Enable
  199. T = 6; // Bit Copy Storage
  200. H = 5; // Half Carry Flag
  201. S = 4; // Sign Bit
  202. V = 3; // Two's Complement Overflow Flag
  203. N = 2; // Negative Flag
  204. Z = 1; // Zero Flag
  205. C = 0; // Carry Flag
  206. // MCUCR
  207. PUD = 6; //
  208. SE = 5; // Sleep Enable
  209. SM = 3; // Sleep Mode Select Bits
  210. // MCUSR
  211. WDRF = 3; // Watchdog Reset Flag
  212. BORF = 2; // Brown-out Reset Flag
  213. EXTRF = 1; // External Reset Flag
  214. PORF = 0; // Power-on reset flag
  215. implementation
  216. {$define RELBRANCHES}
  217. {$i avrcommon.inc}
  218. procedure EXT_INT0_ISR; external name 'EXT_INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  219. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 2 Pin Change Interrupt Request 0
  220. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 3 Pin Change Interrupt Request 1
  221. procedure WATCHDOG_ISR; external name 'WATCHDOG_ISR'; // Interrupt 4 Watchdog Time-out
  222. procedure TIM1_CAPT_ISR; external name 'TIM1_CAPT_ISR'; // Interrupt 5 Timer/Counter1 Capture Event
  223. procedure TIM1_COMPA_ISR; external name 'TIM1_COMPA_ISR'; // Interrupt 6 Timer/Counter1 Compare Match A
  224. procedure TIM1_COMPB_ISR; external name 'TIM1_COMPB_ISR'; // Interrupt 7 Timer/Counter1 Compare Match B
  225. procedure TIM1_OVF_ISR; external name 'TIM1_OVF_ISR'; // Interrupt 8 Timer/Counter1 Overflow
  226. procedure TIM0_COMPA_ISR; external name 'TIM0_COMPA_ISR'; // Interrupt 9 Timer/Counter0 Compare Match A
  227. procedure TIM0_COMPB_ISR; external name 'TIM0_COMPB_ISR'; // Interrupt 10 Timer/Counter0 Compare Match B
  228. procedure TIM0_OVF_ISR; external name 'TIM0_OVF_ISR'; // Interrupt 11 Timer/Counter0 Overflow
  229. procedure ANA_COMP_ISR; external name 'ANA_COMP_ISR'; // Interrupt 12 Analog Comparator
  230. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 13 ADC Conversion Complete
  231. procedure EE_RDY_ISR; external name 'EE_RDY_ISR'; // Interrupt 14 EEPROM Ready
  232. procedure USI_STR_ISR; external name 'USI_STR_ISR'; // Interrupt 15 USI START
  233. procedure USI_OVF_ISR; external name 'USI_OVF_ISR'; // Interrupt 16 USI Overflow
  234. procedure _FPC_start; assembler; nostackframe;
  235. label
  236. _start;
  237. asm
  238. .init
  239. .globl _start
  240. rjmp _start
  241. rjmp EXT_INT0_ISR
  242. rjmp PCINT0_ISR
  243. rjmp PCINT1_ISR
  244. rjmp WATCHDOG_ISR
  245. rjmp TIM1_CAPT_ISR
  246. rjmp TIM1_COMPA_ISR
  247. rjmp TIM1_COMPB_ISR
  248. rjmp TIM1_OVF_ISR
  249. rjmp TIM0_COMPA_ISR
  250. rjmp TIM0_COMPB_ISR
  251. rjmp TIM0_OVF_ISR
  252. rjmp ANA_COMP_ISR
  253. rjmp ADC_ISR
  254. rjmp EE_RDY_ISR
  255. rjmp USI_STR_ISR
  256. rjmp USI_OVF_ISR
  257. {$i start.inc}
  258. .weak EXT_INT0_ISR
  259. .weak PCINT0_ISR
  260. .weak PCINT1_ISR
  261. .weak WATCHDOG_ISR
  262. .weak TIM1_CAPT_ISR
  263. .weak TIM1_COMPA_ISR
  264. .weak TIM1_COMPB_ISR
  265. .weak TIM1_OVF_ISR
  266. .weak TIM0_COMPA_ISR
  267. .weak TIM0_COMPB_ISR
  268. .weak TIM0_OVF_ISR
  269. .weak ANA_COMP_ISR
  270. .weak ADC_ISR
  271. .weak EE_RDY_ISR
  272. .weak USI_STR_ISR
  273. .weak USI_OVF_ISR
  274. .set EXT_INT0_ISR, Default_IRQ_handler
  275. .set PCINT0_ISR, Default_IRQ_handler
  276. .set PCINT1_ISR, Default_IRQ_handler
  277. .set WATCHDOG_ISR, Default_IRQ_handler
  278. .set TIM1_CAPT_ISR, Default_IRQ_handler
  279. .set TIM1_COMPA_ISR, Default_IRQ_handler
  280. .set TIM1_COMPB_ISR, Default_IRQ_handler
  281. .set TIM1_OVF_ISR, Default_IRQ_handler
  282. .set TIM0_COMPA_ISR, Default_IRQ_handler
  283. .set TIM0_COMPB_ISR, Default_IRQ_handler
  284. .set TIM0_OVF_ISR, Default_IRQ_handler
  285. .set ANA_COMP_ISR, Default_IRQ_handler
  286. .set ADC_ISR, Default_IRQ_handler
  287. .set EE_RDY_ISR, Default_IRQ_handler
  288. .set USI_STR_ISR, Default_IRQ_handler
  289. .set USI_OVF_ISR, Default_IRQ_handler
  290. end;
  291. end.