attiny828.pp 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. unit ATtiny828;
  2. {$goto on}
  3. interface
  4. var
  5. // SPI
  6. SPDR : byte absolute $00+$4E; // SPI Data Register
  7. SPSR : byte absolute $00+$4D; // SPI Status Register
  8. SPCR : byte absolute $00+$4C; // SPI Control Register
  9. // PORTA
  10. PUEA : byte absolute $00+$23; // Pull-up Enable Control Register
  11. PORTA : byte absolute $00+$22; // Port A Data Register
  12. DDRA : byte absolute $00+$21; // Data Direction Register, Port A
  13. PINA : byte absolute $00+$20; // Port A Input Pins
  14. // PORTB
  15. PUEB : byte absolute $00+$27; // Pull-up Enable Control Register
  16. PORTB : byte absolute $00+$26; // Port B Data Register
  17. DDRB : byte absolute $00+$25; // Data Direction Register, Port B
  18. PINB : byte absolute $00+$24; // Port B Input Pins
  19. // PORTC
  20. PHDE : byte absolute $00+$34; // Port High Drive Enable Register
  21. PUEC : byte absolute $00+$2B; // Pull-up Enable Control Register
  22. PORTC : byte absolute $00+$2A; // Port C Data Register
  23. DDRC : byte absolute $00+$29; // Data Direction Register, Port C
  24. PINC : byte absolute $00+$28; // Port C Input Pins
  25. // PORTD
  26. PUED : byte absolute $00+$2F; // Pull-up Enable Control Register
  27. PORTD : byte absolute $00+$2E; // Port D Data Register
  28. DDRD : byte absolute $00+$2D; // Data Direction Register, Port D
  29. PIND : byte absolute $00+$2C; // Port D Input Pins
  30. // CPU
  31. PRR : byte absolute $00+$64; // Power Reduction Register
  32. CCP : byte absolute $00+$56; // Configuration Change Protection
  33. OSCCAL0 : byte absolute $00+$66; // Oscillator Calibration Value
  34. OSCCAL1 : byte absolute $00+$67; //
  35. OSCTCAL0A : byte absolute $00+$F0; //
  36. OSCTCAL0B : byte absolute $00+$F1; //
  37. CLKPR : byte absolute $00+$61; // Clock Prescale Register
  38. SREG : byte absolute $00+$5F; // Status Register
  39. SP : word absolute $00+$5D; // Stack Pointer
  40. SPL : byte absolute $00+$5D; // Stack Pointer
  41. SPH : byte absolute $00+$5D+1; // Stack Pointer
  42. MCUCR : byte absolute $00+$55; // MCU Control Register
  43. MCUSR : byte absolute $00+$54; // MCU Status Register
  44. GPIOR2 : byte absolute $00+$4B; // General Purpose I/O Register 2
  45. GPIOR1 : byte absolute $00+$4A; // General Purpose I/O Register 1
  46. GPIOR0 : byte absolute $00+$3E; // General Purpose I/O Register 0
  47. SMCR : byte absolute $00+$53; // Sleep Mode Control Register
  48. SPMCSR : byte absolute $00+$57; // Store Program Memory Control and Status Register
  49. // TIMER_COUNTER_0
  50. OCR0B : byte absolute $00+$48; // Timer/Counter0 Output Compare Register
  51. OCR0A : byte absolute $00+$47; // Timer/Counter0 Output Compare Register
  52. TCNT0 : byte absolute $00+$46; // Timer/Counter0
  53. TCCR0B : byte absolute $00+$45; // Timer/Counter Control Register B
  54. TCCR0A : byte absolute $00+$44; // Timer/Counter Control Register A
  55. TIMSK0 : byte absolute $00+$6E; // Timer/Counter0 Interrupt Mask Register
  56. TIFR0 : byte absolute $00+$35; // Timer/Counter0 Interrupt Flag register
  57. GTCCR : byte absolute $00+$43; // General Timer/Counter Control Register
  58. // TIMER_COUNTER_1
  59. TIMSK1 : byte absolute $00+$6F; // Timer/Counter Interrupt Mask Register
  60. TIFR1 : byte absolute $00+$36; // Timer/Counter Interrupt Flag register
  61. TCCR1A : byte absolute $00+$80; // Timer/Counter1 Control Register A
  62. TCCR1B : byte absolute $00+$81; // Timer/Counter1 Control Register B
  63. TCCR1C : byte absolute $00+$82; // Timer/Counter1 Control Register C
  64. TCNT1 : word absolute $00+$84; // Timer/Counter1 Bytes
  65. TCNT1L : byte absolute $00+$84; // Timer/Counter1 Bytes
  66. TCNT1H : byte absolute $00+$84+1; // Timer/Counter1 Bytes
  67. OCR1A : word absolute $00+$88; // Timer/Counter1 Output Compare Register Bytes
  68. OCR1AL : byte absolute $00+$88; // Timer/Counter1 Output Compare Register Bytes
  69. OCR1AH : byte absolute $00+$88+1; // Timer/Counter1 Output Compare Register Bytes
  70. OCR1B : word absolute $00+$8A; // Timer/Counter1 Output Compare Register Bytes
  71. OCR1BL : byte absolute $00+$8A; // Timer/Counter1 Output Compare Register Bytes
  72. OCR1BH : byte absolute $00+$8A+1; // Timer/Counter1 Output Compare Register Bytes
  73. ICR1 : word absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  74. ICR1L : byte absolute $00+$86; // Timer/Counter1 Input Capture Register Bytes
  75. ICR1H : byte absolute $00+$86+1; // Timer/Counter1 Input Capture Register Bytes
  76. // TOCPM
  77. TOCPMSA1 : byte absolute $00+$E9; // Timer Output Compare Pin Mux Selection 1
  78. TOCPMSA0 : byte absolute $00+$E8; // Timer Output Compare Pin Mux Selection 0
  79. TOCPMCOE : byte absolute $00+$E2; // Timer Output Compare Pin Mux Channel Output Enable
  80. // AD_CONVERTER
  81. ADMUXA : byte absolute $00+$7C; // The ADC multiplexer Selection Register A
  82. ADMUXB : byte absolute $00+$7D; // The ADC multiplexer Selection Register B
  83. ADCSRA : byte absolute $00+$7A; // The ADC Control and Status register
  84. ADC : word absolute $00+$78; // ADC Data Register Bytes
  85. ADCL : byte absolute $00+$78; // ADC Data Register Bytes
  86. ADCH : byte absolute $00+$78+1; // ADC Data Register Bytes
  87. ADCSRB : byte absolute $00+$7B; // ADC Control and Status Register B
  88. DIDR3 : byte absolute $00+$DF; // Digital Input Disable Register 2
  89. DIDR2 : byte absolute $00+$DE; // Digital Input Disable Register 2
  90. DIDR1 : byte absolute $00+$7F; // Digital Input Disable Register 1
  91. DIDR0 : byte absolute $00+$7E; // Digital Input Disable Register 0
  92. // ANALOG_COMPARATOR
  93. ACSRB : byte absolute $00+$4F; // Analog Comparator Control And Status Register B
  94. ACSRA : byte absolute $00+$50; // Analog Comparator Control And Status Register A
  95. // EXTERNAL_INTERRUPT
  96. EICRA : byte absolute $00+$69; // External Interrupt Control Register
  97. EIMSK : byte absolute $00+$3D; // External Interrupt Mask Register
  98. EIFR : byte absolute $00+$3C; // External Interrupt Flag Register
  99. PCICR : byte absolute $00+$68; // Pin Change Interrupt Control Register
  100. PCMSK3 : byte absolute $00+$73; // Pin Change Mask Register 3
  101. PCMSK2 : byte absolute $00+$6D; // Pin Change Mask Register 2
  102. PCMSK1 : byte absolute $00+$6C; // Pin Change Mask Register 1
  103. PCMSK0 : byte absolute $00+$6B; // Pin Change Mask Register 0
  104. PCIFR : byte absolute $00+$3B; // Pin Change Interrupt Flag Register
  105. // WATCHDOG
  106. WDTCSR : byte absolute $00+$60; // Watchdog Timer Control and Status Register
  107. // EEPROM
  108. EEAR : byte absolute $00+$41; // EEPROM Read/Write Access
  109. EEDR : byte absolute $00+$40; // EEPROM Data Register
  110. EECR : byte absolute $00+$3F; // EEPROM Control Register
  111. // TWI
  112. TWSCRA : byte absolute $00+$B8; // TWI Slave Control Register A
  113. TWSCRB : byte absolute $00+$B9; // TWI Slave Control Register B
  114. TWSSRA : byte absolute $00+$BA; // TWI Slave Status Register A
  115. TWSA : byte absolute $00+$BC; // TWI Slave Address Register
  116. TWSD : byte absolute $00+$BD; // TWI Slave Data Register
  117. TWSAM : byte absolute $00+$BB; // TWI Slave Address Mask Register
  118. // USART
  119. UDR : byte absolute $00+$C6; // USART I/O Data Register
  120. UCSRA : byte absolute $00+$C0; // USART Control and Status Register A
  121. UCSRB : byte absolute $00+$C1; // USART Control and Status Register B
  122. UCSRC : byte absolute $00+$C2; // USART Control and Status Register C
  123. UCSRD : byte absolute $00+$C3; // USART Control and Status Register D
  124. UBRR : word absolute $00+$C4; // USART Baud Rate Register Bytes
  125. UBRRL : byte absolute $00+$C4; // USART Baud Rate Register Bytes
  126. UBRRH : byte absolute $00+$C4+1; // USART Baud Rate Register Bytes
  127. const
  128. // SPSR
  129. SPIF = 7; // SPI Interrupt Flag
  130. WCOL = 6; // Write Collision Flag
  131. SPI2X = 0; // Double SPI Speed Bit
  132. // SPCR
  133. SPIE = 7; // SPI Interrupt Enable
  134. SPE = 6; // SPI Enable
  135. DORD = 5; // Data Order
  136. MSTR = 4; // Master/Slave Select
  137. CPOL = 3; // Clock polarity
  138. CPHA = 2; // Clock Phase
  139. SPR = 0; // SPI Clock Rate Selects
  140. // PHDE
  141. PHDEC = 2; // Port C High Drive Enable
  142. // PRR
  143. PRTWI = 7; // Power Reduction TWI
  144. PRTIM0 = 5; // Power Reduction Timer/Counter0
  145. PRTIM1 = 3; // Power Reduction Timer/Counter1
  146. PRSPI = 2; // Power Reduction SPI
  147. PRUSART0 = 1; // Power Reduction USART 0
  148. PRADC = 0; // Power Reduction ADC
  149. // CLKPR
  150. CLKPS = 0; // Clock Prescaler Select Bits
  151. // SREG
  152. I = 7; // Global Interrupt Enable
  153. T = 6; // Bit Copy Storage
  154. H = 5; // Half Carry Flag
  155. S = 4; // Sign Bit
  156. V = 3; // Two's Complement Overflow Flag
  157. N = 2; // Negative Flag
  158. Z = 1; // Zero Flag
  159. C = 0; // Carry Flag
  160. // MCUCR
  161. IVSEL = 1; // Interrupt Vector Select
  162. // MCUSR
  163. WDRF = 3; // Watchdog Reset Flag
  164. BORF = 2; // Brown-out Reset Flag
  165. EXTRF = 1; // External Reset Flag
  166. PORF = 0; // Power-on reset flag
  167. // SMCR
  168. SM = 1; // Sleep Mode Select Bits
  169. SE = 0; // Sleep Enable
  170. // SPMCSR
  171. SPMIE = 7; // SPM Interrupt Enable
  172. RWWSB = 6; // Read-While-Write Section Busy
  173. RSIG = 5; // Read Device Signature Imprint Table
  174. RWWSRE = 4; // Read-While-Write section read enable
  175. RWFLB = 3; // Read/Write Fuse and Lock Bits
  176. PGWRT = 2; // Page Write
  177. PGERS = 1; // Page Erase
  178. SPMEN = 0; // Store Program Memory Enable
  179. // TCCR0B
  180. FOC0A = 7; // Force Output Compare A
  181. FOC0B = 6; // Force Output Compare B
  182. WGM02 = 3; //
  183. CS0 = 0; // Clock Select
  184. // TCCR0A
  185. COM0A = 6; // Compare Output Mode, Phase Correct PWM Mode
  186. COM0B = 4; // Compare Output Mode, Fast PWm
  187. WGM0 = 0; // Waveform Generation Mode
  188. // TIMSK0
  189. OCIE0B = 2; // Timer/Counter0 Output Compare Match B Interrupt Enable
  190. OCIE0A = 1; // Timer/Counter0 Output Compare Match A Interrupt Enable
  191. TOIE0 = 0; // Timer/Counter0 Overflow Interrupt Enable
  192. // TIFR0
  193. OCF0B = 2; // Timer/Counter0 Output Compare Flag 0B
  194. OCF0A = 1; // Timer/Counter0 Output Compare Flag 0A
  195. TOV0 = 0; // Timer/Counter0 Overflow Flag
  196. // GTCCR
  197. TSM = 7; // Timer/Counter Synchronization Mode
  198. PSRSYNC = 0; // Prescaler Reset Timer/Counter1 and Timer/Counter0
  199. // TIMSK1
  200. ICIE1 = 5; // Timer/Counter1 Input Capture Interrupt Enable
  201. OCIE1B = 2; // Timer/Counter1 Output CompareB Match Interrupt Enable
  202. OCIE1A = 1; // Timer/Counter1 Output CompareA Match Interrupt Enable
  203. TOIE1 = 0; // Timer/Counter1 Overflow Interrupt Enable
  204. // TIFR1
  205. ICF1 = 5; // Input Capture Flag 1
  206. OCF1B = 2; // Output Compare Flag 1B
  207. OCF1A = 1; // Output Compare Flag 1A
  208. TOV1 = 0; // Timer/Counter1 Overflow Flag
  209. // TCCR1A
  210. COM1A = 6; // Compare Output Mode 1A, bits
  211. COM1B = 4; // Compare Output Mode 1B, bits
  212. WGM1 = 0; // Waveform Generation Mode
  213. // TCCR1B
  214. ICNC1 = 7; // Input Capture 1 Noise Canceler
  215. ICES1 = 6; // Input Capture 1 Edge Select
  216. CS1 = 0; // Prescaler source of Timer/Counter 1
  217. // TCCR1C
  218. FOC1A = 7; //
  219. FOC1B = 6; //
  220. // GTCCR
  221. // TOCPMSA1
  222. TOCC7S = 6; // Timer Output Compare Channel 7 Selection Bits
  223. TOCC6S = 4; // Timer Output Compare Channel 6 Selection Bits
  224. TOCC5S = 2; // Timer Output Compare Channel 5 Selection Bits
  225. TOCC4S = 0; // Timer Output Compare Channel 4 Selection Bits
  226. // TOCPMSA0
  227. TOCC3S = 6; // Timer Output Compare Channel 3 Selection Bits
  228. TOCC2S = 4; // Timer Output Compare Channel 2 Selection Bits
  229. TOCC1S = 2; // Timer Output Compare Channel 1 Selection Bits
  230. TOCC0S = 0; // Timer Output Compare Channel 0 Selection Bits
  231. // TOCPMCOE
  232. TOCC7OE = 7; // Timer Output Compare Channel 7 Output Enable
  233. TOCC6OE = 6; // Timer Output Compare Channel 6 Output Enable
  234. TOCC5OE = 5; // Timer Output Compare Channel 5 Output Enable
  235. TOCC4OE = 4; // Timer Output Compare Channel 4 Output Enable
  236. TOCC3OE = 3; // Timer Output Compare Channel 3 Output Enable
  237. TOCC2OE = 2; // Timer Output Compare Channel 2 Output Enable
  238. TOCC1OE = 1; // Timer Output Compare Channel 1 Output Enable
  239. TOCC0OE = 0; // Timer Output Compare Channel 0 Output Enable
  240. // ADMUXA
  241. MUX = 0; // Analog Channel Selection Bits 4:0
  242. // ADMUXB
  243. REFS = 5; // Reference Selection Bit
  244. MUX5 = 0; // Analog Channel Selection Bit 5
  245. // ADCSRA
  246. ADEN = 7; // ADC Enable
  247. ADSC = 6; // ADC Start Conversion
  248. ADATE = 5; // ADC Auto Trigger Enable
  249. ADIF = 4; // ADC Interrupt Flag
  250. ADIE = 3; // ADC Interrupt Enable
  251. ADPS = 0; // ADC Prescaler Select Bits
  252. // ADCSRB
  253. ADLAR = 3; //
  254. ADTS = 0; // ADC Auto Trigger Sources
  255. // DIDR3
  256. ADC27D = 3; // ADC27 Digital input Disable
  257. ADC26D = 2; // ADC26 Digital input Disable
  258. ADC25D = 1; // ADC25 Digital input Disable
  259. ADC24D = 0; // ADC24 Digital input Disable
  260. // DIDR2
  261. ADC23D = 7; // ADC23 Digital input Disable
  262. ADC22D = 6; // ADC22 Digital input Disable
  263. ADC21D = 5; // ADC21 Digital input Disable
  264. ADC20D = 4; // ADC20 Digital input Disable
  265. ADC19D = 3; // ADC19 Digital input Disable
  266. ADC18D = 2; // ADC18 Digital input Disable
  267. ADC17D = 1; // ADC17 Digital input Disable
  268. ADC16D = 0; // ADC16 Digital input Disable
  269. // DIDR1
  270. ADC15D = 7; // ADC15 Digital input Disable
  271. ADC14D = 6; // ADC14 Digital input Disable
  272. ADC13D = 5; // ADC13 Digital input Disable
  273. ADC12D = 4; // ADC12 Digital input Disable
  274. ADC11D = 3; // ADC11 Digital input Disable
  275. ADC10D = 2; // ADC10 Digital input Disable
  276. ADC9D = 1; // ADC9 Digital input Disable
  277. ADC8D = 0; // ADC8 Digital input Disable
  278. // DIDR0
  279. ADC7D = 7; // ADC7 Digital input Disable
  280. ADC6D = 6; // ADC6 Digital input Disable
  281. ADC5D = 5; // ADC5 Digital input Disable
  282. ADC4D = 4; // ADC4 Digital input Disable
  283. ADC3D = 3; // ADC3 Digital input Disable
  284. ADC2D = 2; // ADC2 Digital input Disable
  285. ADC1D = 1; // ADC1 Digital input Disable
  286. ADC0D = 0; // ADC0 Digital input Disable
  287. // ACSRB
  288. HSEL = 7; // Hysteresis Select
  289. HLEV = 6; // Hysteresis Level
  290. ACNMUX = 2; // Analog Comparator Negative Input Multiplexer
  291. ACPMUX = 0; // Analog Comparator Positive Input Multiplexer Bits 1:0
  292. // ACSRA
  293. ACD = 7; // Analog Comparator Disable
  294. ACPMUX2 = 6; // Analog Comparator Positive Input Multiplexer Bit 2
  295. ACO = 5; // Analog Compare Output
  296. ACI = 4; // Analog Comparator Interrupt Flag
  297. ACIE = 3; // Analog Comparator Interrupt Enable
  298. ACIC = 2; // Analog Comparator Input Capture Enable
  299. ACIS = 0; // Analog Comparator Interrupt Mode Select bits
  300. // EICRA
  301. ISC1 = 2; // External Interrupt Sense Control 1 Bits
  302. ISC0 = 0; // External Interrupt Sense Control 0 Bits
  303. // EIMSK
  304. INT = 0; // External Interrupt Request Enables
  305. // EIFR
  306. INTF = 0; // External Interrupt Flags
  307. // PCICR
  308. PCIE = 0; // Pin Change Interrupt Enables
  309. // PCMSK3
  310. PCINT = 0; // Pin Change Enable Masks
  311. // PCMSK2
  312. // PCMSK1
  313. // PCMSK0
  314. // PCIFR
  315. PCIF = 0; // Pin Change Interrupt Flags
  316. // WDTCSR
  317. WDIF = 7; // Watchdog Timer Interrupt Flag
  318. WDIE = 6; // Watchdog Timer Interrupt Enable
  319. WDP = 0; // Watchdog Timer Prescaler Bits
  320. WDE = 3; // Watch Dog Enable
  321. // EECR
  322. EEPM = 4; // EEPROM Programming Mode Bits
  323. EERIE = 3; // EEProm Ready Interrupt Enable
  324. EEMPE = 2; // EEPROM Master Write Enable
  325. EEPE = 1; // EEPROM Write Enable
  326. EERE = 0; // EEPROM Read Enable
  327. // TWSCRA
  328. TWSHE = 7; // TWI SDA Hold Time Enable
  329. TWDIE = 5; // TWI Data Interrupt Enable
  330. TWASIE = 4; // TWI Address/Stop Interrupt Enable
  331. TWEN = 3; // Two-Wire Interface Enable
  332. TWSIE = 2; // TWI Stop Interrupt Enable
  333. TWPME = 1; // TWI Promiscuous Mode Enable
  334. TWSME = 0; // TWI Smart Mode Enable
  335. // TWSCRB
  336. TWHNM = 3; // TWI High Noise Mode
  337. TWAA = 2; // TWI Acknowledge Action
  338. TWCMD = 0; //
  339. // TWSSRA
  340. TWDIF = 7; // TWI Data Interrupt Flag.
  341. TWASIF = 6; // TWI Address/Stop Interrupt Flag
  342. TWCH = 5; // TWI Clock Hold
  343. TWRA = 4; // TWI Receive Acknowledge
  344. TWC = 3; // TWI Collision
  345. TWBE = 2; // TWI Bus Error
  346. TWDIR = 1; // TWI Read/Write Direction
  347. TWAS = 0; // TWI Address or Stop
  348. // TWSD
  349. // TWSAM
  350. TWAE = 0; // TWI Address Enable
  351. // UCSRA
  352. RXC = 7; // USART Receive Complete
  353. TXC = 6; // USART Transmitt Complete
  354. UDRE = 5; // USART Data Register Empty
  355. FE = 4; // Framing Error
  356. DOR = 3; // Data overRun
  357. UPE = 2; // Parity Error
  358. U2X = 1; // Double the USART transmission speed
  359. MPCM = 0; // Multi-processor Communication Mode
  360. // UCSRB
  361. RXCIE = 7; // RX Complete Interrupt Enable
  362. TXCIE = 6; // TX Complete Interrupt Enable
  363. UDRIE = 5; // USART Data register Empty Interrupt Enable
  364. RXEN = 4; // Receiver Enable
  365. TXEN = 3; // Transmitter Enable
  366. UCSZ2 = 2; // Character Size
  367. RXB8 = 1; // Receive Data Bit 8
  368. TXB8 = 0; // Transmit Data Bit 8
  369. // UCSRC
  370. UMSEL = 6; // USART Mode Select
  371. UPM = 4; // Parity Mode Bits
  372. USBS = 3; // Stop Bit Select
  373. UCSZ = 1; // Character Size
  374. UCPOL = 0; // Clock Polarity
  375. // UCSRD
  376. RXSIE = 7; // USART RX Start Interrupt Enable
  377. RXS = 6; // USART RX Start Flag
  378. SFDE = 5; // USART RX Start Frame Detection Enable
  379. implementation
  380. {$define RELBRANCHES}
  381. {$i avrcommon.inc}
  382. procedure INT0_ISR; external name 'INT0_ISR'; // Interrupt 1 External Interrupt Request 0
  383. procedure INT1_ISR; external name 'INT1_ISR'; // Interrupt 2 External Interrupt Request 1
  384. procedure PCINT0_ISR; external name 'PCINT0_ISR'; // Interrupt 3 Pin Change Interrupt Request 0
  385. procedure PCINT1_ISR; external name 'PCINT1_ISR'; // Interrupt 4 Pin Change Interrupt Request 1
  386. procedure PCINT2_ISR; external name 'PCINT2_ISR'; // Interrupt 5 Pin Change Interrupt Request 2
  387. procedure PCINT3_ISR; external name 'PCINT3_ISR'; // Interrupt 6 Pin Change Interrupt Request 3
  388. procedure WDT_ISR; external name 'WDT_ISR'; // Interrupt 7 Watchdog Time-out Interrupt
  389. procedure TIMER1_CAPT_ISR; external name 'TIMER1_CAPT_ISR'; // Interrupt 8 Timer/Counter1 Capture Event
  390. procedure TIMER1_COMPA_ISR; external name 'TIMER1_COMPA_ISR'; // Interrupt 9 Timer/Counter1 Compare Match A
  391. procedure TIMER1_COMPB_ISR; external name 'TIMER1_COMPB_ISR'; // Interrupt 10 Timer/Counter1 Compare Match B
  392. procedure TIMER1_OVF_ISR; external name 'TIMER1_OVF_ISR'; // Interrupt 11 Timer/Counter1 Overflow
  393. procedure TIMER0_COMPA_ISR; external name 'TIMER0_COMPA_ISR'; // Interrupt 12 Timer/Counter0 Compare Match A
  394. procedure TIMER0_COMPB_ISR; external name 'TIMER0_COMPB_ISR'; // Interrupt 13 Timer/Counter0 Compare Match B
  395. procedure TIMER0_OVF_ISR; external name 'TIMER0_OVF_ISR'; // Interrupt 14 Timer/Counter0 Overflow
  396. procedure SPI__STC_ISR; external name 'SPI__STC_ISR'; // Interrupt 15 SPI Serial Transfer Complete
  397. procedure USART__START_ISR; external name 'USART__START_ISR'; // Interrupt 16 USART, Start
  398. procedure USART__RX_ISR; external name 'USART__RX_ISR'; // Interrupt 17 USART Rx Complete
  399. procedure USART__UDRE_ISR; external name 'USART__UDRE_ISR'; // Interrupt 18 USART, Data Register Empty
  400. procedure USART__TX_ISR; external name 'USART__TX_ISR'; // Interrupt 19 USART Tx Complete
  401. procedure ADC_ISR; external name 'ADC_ISR'; // Interrupt 20 ADC Conversion Complete
  402. procedure EE_READY_ISR; external name 'EE_READY_ISR'; // Interrupt 21 EEPROM Ready
  403. procedure ANALOG_COMP_ISR; external name 'ANALOG_COMP_ISR'; // Interrupt 22 Analog Comparator
  404. procedure TWI_SLAVE_ISR; external name 'TWI_SLAVE_ISR'; // Interrupt 23 Two-wire Serial Interface
  405. procedure SPM_Ready_ISR; external name 'SPM_Ready_ISR'; // Interrupt 24 Store Program Memory Read
  406. procedure QTRIP_ISR; external name 'QTRIP_ISR'; // Interrupt 25 Touch Sensing
  407. procedure _FPC_start; assembler; nostackframe;
  408. label
  409. _start;
  410. asm
  411. .init
  412. .globl _start
  413. rjmp _start
  414. rjmp INT0_ISR
  415. rjmp INT1_ISR
  416. rjmp PCINT0_ISR
  417. rjmp PCINT1_ISR
  418. rjmp PCINT2_ISR
  419. rjmp PCINT3_ISR
  420. rjmp WDT_ISR
  421. rjmp TIMER1_CAPT_ISR
  422. rjmp TIMER1_COMPA_ISR
  423. rjmp TIMER1_COMPB_ISR
  424. rjmp TIMER1_OVF_ISR
  425. rjmp TIMER0_COMPA_ISR
  426. rjmp TIMER0_COMPB_ISR
  427. rjmp TIMER0_OVF_ISR
  428. rjmp SPI__STC_ISR
  429. rjmp USART__START_ISR
  430. rjmp USART__RX_ISR
  431. rjmp USART__UDRE_ISR
  432. rjmp USART__TX_ISR
  433. rjmp ADC_ISR
  434. rjmp EE_READY_ISR
  435. rjmp ANALOG_COMP_ISR
  436. rjmp TWI_SLAVE_ISR
  437. rjmp SPM_Ready_ISR
  438. rjmp QTRIP_ISR
  439. {$i start.inc}
  440. .weak INT0_ISR
  441. .weak INT1_ISR
  442. .weak PCINT0_ISR
  443. .weak PCINT1_ISR
  444. .weak PCINT2_ISR
  445. .weak PCINT3_ISR
  446. .weak WDT_ISR
  447. .weak TIMER1_CAPT_ISR
  448. .weak TIMER1_COMPA_ISR
  449. .weak TIMER1_COMPB_ISR
  450. .weak TIMER1_OVF_ISR
  451. .weak TIMER0_COMPA_ISR
  452. .weak TIMER0_COMPB_ISR
  453. .weak TIMER0_OVF_ISR
  454. .weak SPI__STC_ISR
  455. .weak USART__START_ISR
  456. .weak USART__RX_ISR
  457. .weak USART__UDRE_ISR
  458. .weak USART__TX_ISR
  459. .weak ADC_ISR
  460. .weak EE_READY_ISR
  461. .weak ANALOG_COMP_ISR
  462. .weak TWI_SLAVE_ISR
  463. .weak SPM_Ready_ISR
  464. .weak QTRIP_ISR
  465. .set INT0_ISR, Default_IRQ_handler
  466. .set INT1_ISR, Default_IRQ_handler
  467. .set PCINT0_ISR, Default_IRQ_handler
  468. .set PCINT1_ISR, Default_IRQ_handler
  469. .set PCINT2_ISR, Default_IRQ_handler
  470. .set PCINT3_ISR, Default_IRQ_handler
  471. .set WDT_ISR, Default_IRQ_handler
  472. .set TIMER1_CAPT_ISR, Default_IRQ_handler
  473. .set TIMER1_COMPA_ISR, Default_IRQ_handler
  474. .set TIMER1_COMPB_ISR, Default_IRQ_handler
  475. .set TIMER1_OVF_ISR, Default_IRQ_handler
  476. .set TIMER0_COMPA_ISR, Default_IRQ_handler
  477. .set TIMER0_COMPB_ISR, Default_IRQ_handler
  478. .set TIMER0_OVF_ISR, Default_IRQ_handler
  479. .set SPI__STC_ISR, Default_IRQ_handler
  480. .set USART__START_ISR, Default_IRQ_handler
  481. .set USART__RX_ISR, Default_IRQ_handler
  482. .set USART__UDRE_ISR, Default_IRQ_handler
  483. .set USART__TX_ISR, Default_IRQ_handler
  484. .set ADC_ISR, Default_IRQ_handler
  485. .set EE_READY_ISR, Default_IRQ_handler
  486. .set ANALOG_COMP_ISR, Default_IRQ_handler
  487. .set TWI_SLAVE_ISR, Default_IRQ_handler
  488. .set SPM_Ready_ISR, Default_IRQ_handler
  489. .set QTRIP_ISR, Default_IRQ_handler
  490. end;
  491. end.