cgcpu.pas 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the SPARC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,cg64f32,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu;
  27. type
  28. TCgSparc=class(tcg)
  29. protected
  30. function IsSimpleRef(const ref:treference):boolean;
  31. public
  32. procedure init_register_allocators;override;
  33. procedure done_register_allocators;override;
  34. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
  35. { sparc special, needed by cg64 }
  36. procedure make_simple_ref(list:TAsmList;var ref: treference);
  37. procedure handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  38. procedure handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:aint;dst:tregister);
  39. { parameter }
  40. procedure a_param_const(list:TAsmList;size:tcgsize;a:aint;const paraloc:TCGPara);override;
  41. procedure a_param_ref(list:TAsmList;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;
  42. procedure a_paramaddr_ref(list:TAsmList;const r:TReference;const paraloc:TCGPara);override;
  43. procedure a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  44. procedure a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  45. procedure a_call_name(list:TAsmList;const s:string);override;
  46. procedure a_call_reg(list:TAsmList;Reg:TRegister);override;
  47. { General purpose instructions }
  48. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  49. procedure a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);override;
  50. procedure a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  51. procedure a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);override;
  52. procedure a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  53. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  54. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  55. { move instructions }
  56. procedure a_load_const_reg(list:TAsmList;size:tcgsize;a:aint;reg:tregister);override;
  57. procedure a_load_const_ref(list:TAsmList;size:tcgsize;a:aint;const ref:TReference);override;
  58. procedure a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  59. procedure a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  60. procedure a_load_reg_reg(list:TAsmList;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  61. procedure a_loadaddr_ref_reg(list:TAsmList;const ref:TReference;r:tregister);override;
  62. { fpu move instructions }
  63. procedure a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);override;
  64. procedure a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);override;
  65. procedure a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);override;
  66. { comparison operations }
  67. procedure a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);override;
  68. procedure a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  69. procedure a_jmp_always(List:TAsmList;l:TAsmLabel);override;
  70. procedure a_jmp_name(list : TAsmList;const s : string);override;
  71. procedure a_jmp_cond(list:TAsmList;cond:TOpCmp;l:tasmlabel);{ override;}
  72. procedure a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);override;
  73. procedure g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  74. procedure g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);override;
  75. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  76. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  77. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  78. procedure g_restore_standard_registers(list:TAsmList);override;
  79. procedure g_save_standard_registers(list : TAsmList);override;
  80. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);override;
  81. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);override;
  82. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  83. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  84. end;
  85. TCg64Sparc=class(tcg64f32)
  86. private
  87. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  88. public
  89. procedure a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);override;
  90. procedure a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);override;
  91. procedure a_param64_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);override;
  92. procedure a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);override;
  93. procedure a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);override;
  94. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  95. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  96. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  97. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  98. end;
  99. const
  100. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  101. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR
  102. );
  103. TOpCG2AsmOpWithFlags : array[topcg] of TAsmOp=(
  104. A_NONE,A_MOV,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc
  105. );
  106. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  107. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  108. );
  109. implementation
  110. uses
  111. globals,verbose,systems,cutils,
  112. paramgr,fmodule,
  113. tgobj,
  114. procinfo,cpupi;
  115. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  116. begin
  117. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  118. InternalError(2002100804);
  119. result :=not(assigned(ref.symbol))and
  120. (((ref.index = NR_NO) and
  121. (ref.offset >= simm13lo) and
  122. (ref.offset <= simm13hi)) or
  123. ((ref.index <> NR_NO) and
  124. (ref.offset = 0)));
  125. end;
  126. procedure tcgsparc.make_simple_ref(list:TAsmList;var ref: treference);
  127. var
  128. tmpreg : tregister;
  129. tmpref : treference;
  130. begin
  131. tmpreg:=NR_NO;
  132. { Be sure to have a base register }
  133. if (ref.base=NR_NO) then
  134. begin
  135. ref.base:=ref.index;
  136. ref.index:=NR_NO;
  137. end;
  138. if (cs_create_pic in current_settings.moduleswitches) and
  139. assigned(ref.symbol) then
  140. begin
  141. tmpreg:=GetIntRegister(list,OS_INT);
  142. reference_reset(tmpref);
  143. tmpref.symbol:=ref.symbol;
  144. tmpref.refaddr:=addr_pic;
  145. if not(pi_needs_got in current_procinfo.flags) then
  146. internalerror(200501161);
  147. tmpref.index:=current_procinfo.got;
  148. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  149. ref.symbol:=nil;
  150. if (ref.index<>NR_NO) then
  151. begin
  152. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  153. ref.index:=tmpreg;
  154. end
  155. else
  156. begin
  157. if ref.base<>NR_NO then
  158. ref.index:=tmpreg
  159. else
  160. ref.base:=tmpreg;
  161. end;
  162. end;
  163. { When need to use SETHI, do it first }
  164. if assigned(ref.symbol) or
  165. (ref.offset<simm13lo) or
  166. (ref.offset>simm13hi) then
  167. begin
  168. tmpreg:=GetIntRegister(list,OS_INT);
  169. reference_reset(tmpref);
  170. tmpref.symbol:=ref.symbol;
  171. tmpref.offset:=ref.offset;
  172. tmpref.refaddr:=addr_hi;
  173. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  174. if (ref.offset=0) and (ref.index=NR_NO) and
  175. (ref.base=NR_NO) then
  176. begin
  177. ref.refaddr:=addr_lo;
  178. end
  179. else
  180. begin
  181. { Load the low part is left }
  182. tmpref.refaddr:=addr_lo;
  183. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  184. ref.offset:=0;
  185. { symbol is loaded }
  186. ref.symbol:=nil;
  187. end;
  188. if (ref.index<>NR_NO) then
  189. begin
  190. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  191. ref.index:=tmpreg;
  192. end
  193. else
  194. begin
  195. if ref.base<>NR_NO then
  196. ref.index:=tmpreg
  197. else
  198. ref.base:=tmpreg;
  199. end;
  200. end;
  201. if (ref.base<>NR_NO) then
  202. begin
  203. if (ref.index<>NR_NO) and
  204. ((ref.offset<>0) or assigned(ref.symbol)) then
  205. begin
  206. if tmpreg=NR_NO then
  207. tmpreg:=GetIntRegister(list,OS_INT);
  208. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  209. ref.base:=tmpreg;
  210. ref.index:=NR_NO;
  211. end;
  212. end;
  213. end;
  214. procedure tcgsparc.handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  215. begin
  216. make_simple_ref(list,ref);
  217. if isstore then
  218. list.concat(taicpu.op_reg_ref(op,reg,ref))
  219. else
  220. list.concat(taicpu.op_ref_reg(op,ref,reg));
  221. end;
  222. procedure tcgsparc.handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:aint;dst:tregister);
  223. var
  224. tmpreg : tregister;
  225. begin
  226. if (a<simm13lo) or
  227. (a>simm13hi) then
  228. begin
  229. tmpreg:=GetIntRegister(list,OS_INT);
  230. a_load_const_reg(list,OS_INT,a,tmpreg);
  231. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  232. end
  233. else
  234. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  235. end;
  236. {****************************************************************************
  237. Assembler code
  238. ****************************************************************************}
  239. procedure Tcgsparc.init_register_allocators;
  240. begin
  241. inherited init_register_allocators;
  242. if (cs_create_pic in current_settings.moduleswitches) and
  243. (pi_needs_got in current_procinfo.flags) then
  244. begin
  245. current_procinfo.got:=NR_L7;
  246. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  247. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  248. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6],
  249. first_int_imreg,[]);
  250. end
  251. else
  252. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  253. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  254. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  255. first_int_imreg,[]);
  256. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  257. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  258. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  259. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  260. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  261. first_fpu_imreg,[]);
  262. { needs at least one element for rgobj not to crash }
  263. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  264. [RS_L0],first_mm_imreg,[]);
  265. end;
  266. procedure Tcgsparc.done_register_allocators;
  267. begin
  268. rg[R_INTREGISTER].free;
  269. rg[R_FPUREGISTER].free;
  270. rg[R_MMREGISTER].free;
  271. inherited done_register_allocators;
  272. end;
  273. function tcgsparc.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  274. begin
  275. if size=OS_F64 then
  276. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  277. else
  278. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  279. end;
  280. procedure TCgSparc.a_param_const(list:TAsmList;size:tcgsize;a:aint;const paraloc:TCGPara);
  281. var
  282. Ref:TReference;
  283. begin
  284. paraloc.check_simple_location;
  285. case paraloc.location^.loc of
  286. LOC_REGISTER,LOC_CREGISTER:
  287. a_load_const_reg(list,size,a,paraloc.location^.register);
  288. LOC_REFERENCE:
  289. begin
  290. { Code conventions need the parameters being allocated in %o6+92 }
  291. with paraloc.location^.Reference do
  292. begin
  293. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  294. InternalError(2002081104);
  295. reference_reset_base(ref,index,offset);
  296. end;
  297. a_load_const_ref(list,size,a,ref);
  298. end;
  299. else
  300. InternalError(2002122200);
  301. end;
  302. end;
  303. procedure TCgSparc.a_param_ref(list:TAsmList;sz:TCgSize;const r:TReference;const paraloc:TCGPara);
  304. var
  305. ref: treference;
  306. tmpreg:TRegister;
  307. begin
  308. paraloc.check_simple_location;
  309. with paraloc.location^ do
  310. begin
  311. case loc of
  312. LOC_REGISTER,LOC_CREGISTER :
  313. a_load_ref_reg(list,sz,sz,r,Register);
  314. LOC_REFERENCE:
  315. begin
  316. { Code conventions need the parameters being allocated in %o6+92 }
  317. with Reference do
  318. begin
  319. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  320. InternalError(2002081104);
  321. reference_reset_base(ref,index,offset);
  322. end;
  323. tmpreg:=GetIntRegister(list,OS_INT);
  324. a_load_ref_reg(list,sz,sz,r,tmpreg);
  325. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  326. end;
  327. else
  328. internalerror(2002081103);
  329. end;
  330. end;
  331. end;
  332. procedure TCgSparc.a_paramaddr_ref(list:TAsmList;const r:TReference;const paraloc:TCGPara);
  333. var
  334. Ref:TReference;
  335. TmpReg:TRegister;
  336. begin
  337. paraloc.check_simple_location;
  338. with paraloc.location^ do
  339. begin
  340. case loc of
  341. LOC_REGISTER,LOC_CREGISTER:
  342. a_loadaddr_ref_reg(list,r,register);
  343. LOC_REFERENCE:
  344. begin
  345. reference_reset(ref);
  346. ref.base := reference.index;
  347. ref.offset := reference.offset;
  348. tmpreg:=GetAddressRegister(list);
  349. a_loadaddr_ref_reg(list,r,tmpreg);
  350. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  351. end;
  352. else
  353. internalerror(2002080701);
  354. end;
  355. end;
  356. end;
  357. procedure tcgsparc.a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  358. var
  359. href,href2 : treference;
  360. hloc : pcgparalocation;
  361. begin
  362. href:=ref;
  363. hloc:=paraloc.location;
  364. while assigned(hloc) do
  365. begin
  366. case hloc^.loc of
  367. LOC_REGISTER :
  368. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  369. LOC_REFERENCE :
  370. begin
  371. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset);
  372. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  373. end;
  374. else
  375. internalerror(200408241);
  376. end;
  377. inc(href.offset,tcgsize2size[hloc^.size]);
  378. hloc:=hloc^.next;
  379. end;
  380. end;
  381. procedure tcgsparc.a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  382. var
  383. href : treference;
  384. begin
  385. tg.GetTemp(list,TCGSize2Size[size],tt_normal,href);
  386. a_loadfpu_reg_ref(list,size,size,r,href);
  387. a_paramfpu_ref(list,size,href,paraloc);
  388. tg.Ungettemp(list,href);
  389. end;
  390. procedure TCgSparc.a_call_name(list:TAsmList;const s:string);
  391. begin
  392. list.concat(taicpu.op_sym(A_CALL,current_asmdata.RefAsmSymbol(s)));
  393. { Delay slot }
  394. list.concat(taicpu.op_none(A_NOP));
  395. end;
  396. procedure TCgSparc.a_call_reg(list:TAsmList;Reg:TRegister);
  397. begin
  398. list.concat(taicpu.op_reg(A_CALL,reg));
  399. { Delay slot }
  400. list.concat(taicpu.op_none(A_NOP));
  401. end;
  402. {********************** load instructions ********************}
  403. procedure TCgSparc.a_load_const_reg(list : TAsmList;size : TCGSize;a : aint;reg : TRegister);
  404. begin
  405. { we don't use the set instruction here because it could be evalutated to two
  406. instructions which would cause problems with the delay slot (FK) }
  407. if (a=0) then
  408. list.concat(taicpu.op_reg(A_CLR,reg))
  409. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  410. else if (a and aint($1fff))=0 then
  411. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg))
  412. else if (a>=simm13lo) and (a<=simm13hi) then
  413. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  414. else
  415. begin
  416. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg));
  417. list.concat(taicpu.op_reg_const_reg(A_OR,reg,a and aint($3ff),reg));
  418. end;
  419. end;
  420. procedure TCgSparc.a_load_const_ref(list : TAsmList;size : tcgsize;a : aint;const ref : TReference);
  421. begin
  422. if a=0 then
  423. a_load_reg_ref(list,size,size,NR_G0,ref)
  424. else
  425. inherited a_load_const_ref(list,size,a,ref);
  426. end;
  427. procedure TCgSparc.a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  428. var
  429. op : tasmop;
  430. begin
  431. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  432. fromsize := tosize;
  433. if (ref.alignment<>0) and
  434. (ref.alignment<tcgsize2size[tosize]) then
  435. begin
  436. a_load_reg_ref_unaligned(list,FromSize,ToSize,reg,ref);
  437. end
  438. else
  439. begin
  440. case fromsize of
  441. { signed integer registers }
  442. OS_8,
  443. OS_S8:
  444. Op:=A_STB;
  445. OS_16,
  446. OS_S16:
  447. Op:=A_STH;
  448. OS_32,
  449. OS_S32:
  450. Op:=A_ST;
  451. else
  452. InternalError(2002122100);
  453. end;
  454. handle_load_store(list,true,op,reg,ref);
  455. end;
  456. end;
  457. procedure TCgSparc.a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  458. var
  459. op : tasmop;
  460. begin
  461. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  462. fromsize := tosize;
  463. if (ref.alignment<>0) and
  464. (ref.alignment<tcgsize2size[fromsize]) then
  465. begin
  466. a_load_ref_reg_unaligned(list,FromSize,ToSize,ref,reg);
  467. end
  468. else
  469. begin
  470. case fromsize of
  471. OS_S8:
  472. Op:=A_LDSB;{Load Signed Byte}
  473. OS_8:
  474. Op:=A_LDUB;{Load Unsigned Byte}
  475. OS_S16:
  476. Op:=A_LDSH;{Load Signed Halfword}
  477. OS_16:
  478. Op:=A_LDUH;{Load Unsigned Halfword}
  479. OS_S32,
  480. OS_32:
  481. Op:=A_LD;{Load Word}
  482. OS_S64,
  483. OS_64:
  484. Op:=A_LDD;{Load a Long Word}
  485. else
  486. InternalError(2002122101);
  487. end;
  488. handle_load_store(list,false,op,reg,ref);
  489. end;
  490. end;
  491. procedure TCgSparc.a_load_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  492. var
  493. instr : taicpu;
  494. begin
  495. if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  496. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and
  497. (fromsize <> tosize)) or
  498. { needs to mask out the sign in the top 16 bits }
  499. ((fromsize = OS_S8) and
  500. (tosize = OS_16)) then
  501. case tosize of
  502. OS_8 :
  503. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  504. OS_16 :
  505. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  506. OS_32,
  507. OS_S32 :
  508. begin
  509. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  510. list.Concat(instr);
  511. { Notify the register allocator that we have written a move instruction so
  512. it can try to eliminate it. }
  513. add_move_instruction(instr);
  514. end;
  515. OS_S8 :
  516. begin
  517. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  518. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  519. end;
  520. OS_S16 :
  521. begin
  522. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  523. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  524. end;
  525. else
  526. internalerror(2002090901);
  527. end
  528. else
  529. begin
  530. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  531. list.Concat(instr);
  532. { Notify the register allocator that we have written a move instruction so
  533. it can try to eliminate it. }
  534. add_move_instruction(instr);
  535. end;
  536. end;
  537. procedure TCgSparc.a_loadaddr_ref_reg(list : TAsmList;const ref : TReference;r : tregister);
  538. var
  539. tmpref,href : treference;
  540. hreg,tmpreg : tregister;
  541. begin
  542. href:=ref;
  543. if (href.base=NR_NO) and (href.index<>NR_NO) then
  544. internalerror(200306171);
  545. if (cs_create_pic in current_settings.moduleswitches) and
  546. assigned(href.symbol) then
  547. begin
  548. tmpreg:=GetIntRegister(list,OS_ADDR);
  549. reference_reset(tmpref);
  550. tmpref.symbol:=href.symbol;
  551. tmpref.refaddr:=addr_pic;
  552. if not(pi_needs_got in current_procinfo.flags) then
  553. internalerror(200501161);
  554. tmpref.base:=current_procinfo.got;
  555. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  556. href.symbol:=nil;
  557. if (href.index<>NR_NO) then
  558. begin
  559. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,href.index,tmpreg));
  560. href.index:=tmpreg;
  561. end
  562. else
  563. begin
  564. if href.base<>NR_NO then
  565. href.index:=tmpreg
  566. else
  567. href.base:=tmpreg;
  568. end;
  569. end;
  570. { At least big offset (need SETHI), maybe base and maybe index }
  571. if assigned(href.symbol) or
  572. (href.offset<simm13lo) or
  573. (href.offset>simm13hi) then
  574. begin
  575. hreg:=GetAddressRegister(list);
  576. reference_reset(tmpref);
  577. tmpref.symbol := href.symbol;
  578. tmpref.offset := href.offset;
  579. tmpref.refaddr := addr_hi;
  580. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  581. { Only the low part is left }
  582. tmpref.refaddr:=addr_lo;
  583. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  584. if href.base<>NR_NO then
  585. begin
  586. if href.index<>NR_NO then
  587. begin
  588. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,hreg));
  589. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  590. end
  591. else
  592. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,r));
  593. end
  594. else
  595. begin
  596. if hreg<>r then
  597. a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);
  598. end;
  599. end
  600. else
  601. { At least small offset, maybe base and maybe index }
  602. if href.offset<>0 then
  603. begin
  604. if href.base<>NR_NO then
  605. begin
  606. if href.index<>NR_NO then
  607. begin
  608. hreg:=GetAddressRegister(list);
  609. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,hreg));
  610. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  611. end
  612. else
  613. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,r));
  614. end
  615. else
  616. list.concat(taicpu.op_const_reg(A_MOV,href.offset,r));
  617. end
  618. else
  619. { Both base and index }
  620. if href.index<>NR_NO then
  621. list.concat(taicpu.op_reg_reg_reg(A_ADD,href.base,href.index,r))
  622. else
  623. { Only base }
  624. if href.base<>NR_NO then
  625. a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r)
  626. else
  627. { only offset, can be generated by absolute }
  628. a_load_const_reg(list,OS_ADDR,href.offset,r);
  629. end;
  630. procedure TCgSparc.a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);
  631. const
  632. FpuMovInstr : Array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  633. ((A_FMOVS,A_FSTOD),(A_FDTOS,A_FMOVD));
  634. var
  635. op: TAsmOp;
  636. instr : taicpu;
  637. begin
  638. op:=fpumovinstr[fromsize,tosize];
  639. instr:=taicpu.op_reg_reg(op,reg1,reg2);
  640. list.Concat(instr);
  641. { Notify the register allocator that we have written a move instruction so
  642. it can try to eliminate it. }
  643. if (op = A_FMOVS) or
  644. (op = A_FMOVD) then
  645. add_move_instruction(instr);
  646. end;
  647. procedure TCgSparc.a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);
  648. const
  649. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  650. (A_LDF,A_LDDF);
  651. var
  652. tmpreg: tregister;
  653. begin
  654. if (fromsize<>tosize) then
  655. begin
  656. tmpreg:=reg;
  657. reg:=getfpuregister(list,fromsize);
  658. end;
  659. handle_load_store(list,false,fpuloadinstr[fromsize],reg,ref);
  660. if (fromsize<>tosize) then
  661. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  662. end;
  663. procedure TCgSparc.a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);
  664. const
  665. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  666. (A_STF,A_STDF);
  667. var
  668. tmpreg: tregister;
  669. begin
  670. if (fromsize<>tosize) then
  671. begin
  672. tmpreg:=getfpuregister(list,tosize);
  673. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  674. reg:=tmpreg;
  675. end;
  676. handle_load_store(list,true,fpuloadinstr[tosize],reg,ref);
  677. end;
  678. procedure tcgsparc.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  679. const
  680. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  681. begin
  682. if (op in overflowops) and
  683. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  684. a_load_reg_reg(list,OS_32,size,dst,dst);
  685. end;
  686. procedure TCgSparc.a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);
  687. begin
  688. if Op in [OP_NEG,OP_NOT] then
  689. internalerror(200306011);
  690. if (a=0) then
  691. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  692. else
  693. handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);
  694. maybeadjustresult(list,op,size,reg);
  695. end;
  696. procedure TCgSparc.a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  697. var
  698. a : aint;
  699. begin
  700. Case Op of
  701. OP_NEG :
  702. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  703. OP_NOT :
  704. begin
  705. case size of
  706. OS_8 :
  707. a:=aint($ffffff00);
  708. OS_16 :
  709. a:=aint($ffff0000);
  710. else
  711. a:=0;
  712. end;
  713. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  714. end;
  715. else
  716. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  717. end;
  718. maybeadjustresult(list,op,size,dst);
  719. end;
  720. procedure TCgSparc.a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);
  721. var
  722. power : longInt;
  723. begin
  724. case op of
  725. OP_MUL,
  726. OP_IMUL:
  727. begin
  728. if ispowerof2(a,power) then
  729. begin
  730. { can be done with a shift }
  731. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  732. exit;
  733. end;
  734. end;
  735. OP_SUB,
  736. OP_ADD :
  737. begin
  738. if (a=0) then
  739. begin
  740. a_load_reg_reg(list,size,size,src,dst);
  741. exit;
  742. end;
  743. end;
  744. end;
  745. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  746. maybeadjustresult(list,op,size,dst);
  747. end;
  748. procedure TCgSparc.a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  749. begin
  750. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  751. maybeadjustresult(list,op,size,dst);
  752. end;
  753. procedure tcgsparc.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  754. var
  755. power : longInt;
  756. tmpreg1,tmpreg2 : tregister;
  757. begin
  758. ovloc.loc:=LOC_VOID;
  759. case op of
  760. OP_SUB,
  761. OP_ADD :
  762. begin
  763. if (a=0) then
  764. begin
  765. a_load_reg_reg(list,size,size,src,dst);
  766. exit;
  767. end;
  768. end;
  769. end;
  770. if setflags then
  771. begin
  772. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[op],src,a,dst);
  773. case op of
  774. OP_MUL:
  775. begin
  776. tmpreg1:=GetIntRegister(list,OS_INT);
  777. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  778. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  779. ovloc.loc:=LOC_FLAGS;
  780. ovloc.resflags:=F_NE;
  781. end;
  782. OP_IMUL:
  783. begin
  784. tmpreg1:=GetIntRegister(list,OS_INT);
  785. tmpreg2:=GetIntRegister(list,OS_INT);
  786. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  787. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  788. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  789. ovloc.loc:=LOC_FLAGS;
  790. ovloc.resflags:=F_NE;
  791. end;
  792. end;
  793. end
  794. else
  795. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  796. maybeadjustresult(list,op,size,dst);
  797. end;
  798. procedure tcgsparc.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  799. var
  800. tmpreg1,tmpreg2 : tregister;
  801. begin
  802. ovloc.loc:=LOC_VOID;
  803. if setflags then
  804. begin
  805. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[op],src2,src1,dst));
  806. case op of
  807. OP_MUL:
  808. begin
  809. tmpreg1:=GetIntRegister(list,OS_INT);
  810. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  811. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  812. ovloc.loc:=LOC_FLAGS;
  813. ovloc.resflags:=F_NE;
  814. end;
  815. OP_IMUL:
  816. begin
  817. tmpreg1:=GetIntRegister(list,OS_INT);
  818. tmpreg2:=GetIntRegister(list,OS_INT);
  819. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  820. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  821. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  822. ovloc.loc:=LOC_FLAGS;
  823. ovloc.resflags:=F_NE;
  824. end;
  825. end;
  826. end
  827. else
  828. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  829. maybeadjustresult(list,op,size,dst);
  830. end;
  831. {*************** compare instructructions ****************}
  832. procedure TCgSparc.a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);
  833. begin
  834. if (a=0) then
  835. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  836. else
  837. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  838. a_jmp_cond(list,cmp_op,l);
  839. end;
  840. procedure TCgSparc.a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  841. begin
  842. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  843. a_jmp_cond(list,cmp_op,l);
  844. end;
  845. procedure TCgSparc.a_jmp_always(List:TAsmList;l:TAsmLabel);
  846. begin
  847. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(l.name)));
  848. { Delay slot }
  849. list.Concat(TAiCpu.Op_none(A_NOP));
  850. end;
  851. procedure tcgsparc.a_jmp_name(list : TAsmList;const s : string);
  852. begin
  853. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(s)));
  854. { Delay slot }
  855. list.Concat(TAiCpu.Op_none(A_NOP));
  856. end;
  857. procedure TCgSparc.a_jmp_cond(list:TAsmList;cond:TOpCmp;l:TAsmLabel);
  858. var
  859. ai:TAiCpu;
  860. begin
  861. ai:=TAiCpu.Op_sym(A_Bxx,l);
  862. ai.SetCondition(TOpCmp2AsmCond[cond]);
  863. list.Concat(ai);
  864. { Delay slot }
  865. list.Concat(TAiCpu.Op_none(A_NOP));
  866. end;
  867. procedure TCgSparc.a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);
  868. var
  869. ai : taicpu;
  870. op : tasmop;
  871. begin
  872. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  873. op:=A_FBxx
  874. else
  875. op:=A_Bxx;
  876. ai := Taicpu.op_sym(op,l);
  877. ai.SetCondition(flags_to_cond(f));
  878. list.Concat(ai);
  879. { Delay slot }
  880. list.Concat(TAiCpu.Op_none(A_NOP));
  881. end;
  882. procedure TCgSparc.g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);
  883. var
  884. hl : tasmlabel;
  885. begin
  886. current_asmdata.getjumplabel(hl);
  887. a_load_const_reg(list,size,1,reg);
  888. a_jmp_flags(list,f,hl);
  889. a_load_const_reg(list,size,0,reg);
  890. a_label(list,hl);
  891. end;
  892. procedure tcgsparc.g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);
  893. var
  894. l : tlocation;
  895. begin
  896. l.loc:=LOC_VOID;
  897. g_overflowCheck_loc(list,loc,def,l);
  898. end;
  899. procedure TCgSparc.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  900. var
  901. hl : tasmlabel;
  902. ai:TAiCpu;
  903. hflags : tresflags;
  904. begin
  905. if not(cs_check_overflow in current_settings.localswitches) then
  906. exit;
  907. current_asmdata.getjumplabel(hl);
  908. case ovloc.loc of
  909. LOC_VOID:
  910. begin
  911. if not((def.typ=pointerdef) or
  912. ((def.typ=orddef) and
  913. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,bool8bit,bool16bit,bool32bit]))) then
  914. begin
  915. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  916. ai.SetCondition(C_NO);
  917. list.Concat(ai);
  918. { Delay slot }
  919. list.Concat(TAiCpu.Op_none(A_NOP));
  920. end
  921. else
  922. a_jmp_cond(list,OC_AE,hl);
  923. end;
  924. LOC_FLAGS:
  925. begin
  926. hflags:=ovloc.resflags;
  927. inverse_flags(hflags);
  928. cg.a_jmp_flags(list,hflags,hl);
  929. end;
  930. else
  931. internalerror(200409281);
  932. end;
  933. a_call_name(list,'FPC_OVERFLOW');
  934. a_label(list,hl);
  935. end;
  936. { *********** entry/exit code and address loading ************ }
  937. procedure TCgSparc.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  938. begin
  939. if nostackframe then
  940. exit;
  941. { Althogh the SPARC architecture require only word alignment, software
  942. convention and the operating system require every stack frame to be double word
  943. aligned }
  944. LocalSize:=align(LocalSize,8);
  945. { Execute the SAVE instruction to get a new register window and create a new
  946. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  947. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  948. after execution of that instruction is the called function stack pointer}
  949. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  950. if LocalSize>4096 then
  951. begin
  952. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  953. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  954. end
  955. else
  956. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  957. if (cs_create_pic in current_settings.moduleswitches) and
  958. (pi_needs_got in current_procinfo.flags) then
  959. begin
  960. current_procinfo.got:=NR_L7;
  961. end;
  962. end;
  963. procedure TCgSparc.g_restore_standard_registers(list:TAsmList);
  964. begin
  965. { The sparc port uses the sparc standard calling convetions so this function has no used }
  966. end;
  967. procedure TCgSparc.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  968. var
  969. hr : treference;
  970. begin
  971. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef.proccalloption) then
  972. begin
  973. reference_reset(hr);
  974. hr.offset:=12;
  975. hr.refaddr:=addr_full;
  976. if nostackframe then
  977. begin
  978. hr.base:=NR_O7;
  979. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  980. list.concat(Taicpu.op_none(A_NOP))
  981. end
  982. else
  983. begin
  984. { We use trivial restore in the delay slot of the JMPL instruction, as we
  985. already set result onto %i0 }
  986. hr.base:=NR_I7;
  987. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  988. list.concat(Taicpu.op_none(A_RESTORE));
  989. end;
  990. end
  991. else
  992. begin
  993. if nostackframe then
  994. begin
  995. { Here we need to use RETL instead of RET so it uses %o7 }
  996. list.concat(Taicpu.op_none(A_RETL));
  997. list.concat(Taicpu.op_none(A_NOP))
  998. end
  999. else
  1000. begin
  1001. { We use trivial restore in the delay slot of the JMPL instruction, as we
  1002. already set result onto %i0 }
  1003. list.concat(Taicpu.op_none(A_RET));
  1004. list.concat(Taicpu.op_none(A_RESTORE));
  1005. end;
  1006. end;
  1007. end;
  1008. procedure TCgSparc.g_save_standard_registers(list : TAsmList);
  1009. begin
  1010. { The sparc port uses the sparc standard calling convetions so this function has no used }
  1011. end;
  1012. { ************* concatcopy ************ }
  1013. procedure tcgsparc.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  1014. var
  1015. paraloc1,paraloc2,paraloc3 : TCGPara;
  1016. begin
  1017. paraloc1.init;
  1018. paraloc2.init;
  1019. paraloc3.init;
  1020. paramanager.getintparaloc(pocall_default,1,paraloc1);
  1021. paramanager.getintparaloc(pocall_default,2,paraloc2);
  1022. paramanager.getintparaloc(pocall_default,3,paraloc3);
  1023. paramanager.allocparaloc(list,paraloc3);
  1024. a_param_const(list,OS_INT,len,paraloc3);
  1025. paramanager.allocparaloc(list,paraloc2);
  1026. a_paramaddr_ref(list,dest,paraloc2);
  1027. paramanager.allocparaloc(list,paraloc2);
  1028. a_paramaddr_ref(list,source,paraloc1);
  1029. paramanager.freeparaloc(list,paraloc3);
  1030. paramanager.freeparaloc(list,paraloc2);
  1031. paramanager.freeparaloc(list,paraloc1);
  1032. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1033. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1034. a_call_name(list,'FPC_MOVE');
  1035. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1036. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1037. paraloc3.done;
  1038. paraloc2.done;
  1039. paraloc1.done;
  1040. end;
  1041. procedure TCgSparc.g_concatcopy(list:TAsmList;const source,dest:treference;len:aint);
  1042. var
  1043. tmpreg1,
  1044. hreg,
  1045. countreg: TRegister;
  1046. src, dst: TReference;
  1047. lab: tasmlabel;
  1048. count, count2: aint;
  1049. begin
  1050. if len>high(longint) then
  1051. internalerror(2002072704);
  1052. { anybody wants to determine a good value here :)? }
  1053. if len>100 then
  1054. g_concatcopy_move(list,source,dest,len)
  1055. else
  1056. begin
  1057. reference_reset(src);
  1058. reference_reset(dst);
  1059. { load the address of source into src.base }
  1060. src.base:=GetAddressRegister(list);
  1061. a_loadaddr_ref_reg(list,source,src.base);
  1062. { load the address of dest into dst.base }
  1063. dst.base:=GetAddressRegister(list);
  1064. a_loadaddr_ref_reg(list,dest,dst.base);
  1065. { generate a loop }
  1066. count:=len div 4;
  1067. if count>4 then
  1068. begin
  1069. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1070. { have to be set to 8. I put an Inc there so debugging may be }
  1071. { easier (should offset be different from zero here, it will be }
  1072. { easy to notice in the generated assembler }
  1073. countreg:=GetIntRegister(list,OS_INT);
  1074. tmpreg1:=GetIntRegister(list,OS_INT);
  1075. a_load_const_reg(list,OS_INT,count,countreg);
  1076. { explicitely allocate R_O0 since it can be used safely here }
  1077. { (for holding date that's being copied) }
  1078. current_asmdata.getjumplabel(lab);
  1079. a_label(list, lab);
  1080. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1081. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1082. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  1083. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  1084. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1085. a_jmp_cond(list,OC_NE,lab);
  1086. list.concat(taicpu.op_none(A_NOP));
  1087. { keep the registers alive }
  1088. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1089. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1090. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1091. len := len mod 4;
  1092. end;
  1093. { unrolled loop }
  1094. count:=len div 4;
  1095. if count>0 then
  1096. begin
  1097. tmpreg1:=GetIntRegister(list,OS_INT);
  1098. for count2 := 1 to count do
  1099. begin
  1100. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1101. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1102. inc(src.offset,4);
  1103. inc(dst.offset,4);
  1104. end;
  1105. len := len mod 4;
  1106. end;
  1107. if (len and 4) <> 0 then
  1108. begin
  1109. hreg:=GetIntRegister(list,OS_INT);
  1110. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  1111. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  1112. inc(src.offset,4);
  1113. inc(dst.offset,4);
  1114. end;
  1115. { copy the leftovers }
  1116. if (len and 2) <> 0 then
  1117. begin
  1118. hreg:=GetIntRegister(list,OS_INT);
  1119. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1120. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1121. inc(src.offset,2);
  1122. inc(dst.offset,2);
  1123. end;
  1124. if (len and 1) <> 0 then
  1125. begin
  1126. hreg:=GetIntRegister(list,OS_INT);
  1127. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1128. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1129. end;
  1130. end;
  1131. end;
  1132. procedure tcgsparc.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);
  1133. var
  1134. src, dst: TReference;
  1135. tmpreg1,
  1136. countreg: TRegister;
  1137. i : aint;
  1138. lab: tasmlabel;
  1139. begin
  1140. if len>31 then
  1141. g_concatcopy_move(list,source,dest,len)
  1142. else
  1143. begin
  1144. reference_reset(src);
  1145. reference_reset(dst);
  1146. { load the address of source into src.base }
  1147. src.base:=GetAddressRegister(list);
  1148. a_loadaddr_ref_reg(list,source,src.base);
  1149. { load the address of dest into dst.base }
  1150. dst.base:=GetAddressRegister(list);
  1151. a_loadaddr_ref_reg(list,dest,dst.base);
  1152. { generate a loop }
  1153. if len>4 then
  1154. begin
  1155. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1156. { have to be set to 8. I put an Inc there so debugging may be }
  1157. { easier (should offset be different from zero here, it will be }
  1158. { easy to notice in the generated assembler }
  1159. countreg:=GetIntRegister(list,OS_INT);
  1160. tmpreg1:=GetIntRegister(list,OS_INT);
  1161. a_load_const_reg(list,OS_INT,len,countreg);
  1162. { explicitely allocate R_O0 since it can be used safely here }
  1163. { (for holding date that's being copied) }
  1164. current_asmdata.getjumplabel(lab);
  1165. a_label(list, lab);
  1166. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1167. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1168. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1169. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1170. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1171. a_jmp_cond(list,OC_NE,lab);
  1172. list.concat(taicpu.op_none(A_NOP));
  1173. { keep the registers alive }
  1174. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1175. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1176. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1177. end
  1178. else
  1179. begin
  1180. { unrolled loop }
  1181. tmpreg1:=GetIntRegister(list,OS_INT);
  1182. for i:=1 to len do
  1183. begin
  1184. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1185. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1186. inc(src.offset);
  1187. inc(dst.offset);
  1188. end;
  1189. end;
  1190. end;
  1191. end;
  1192. procedure tcgsparc.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1193. var
  1194. make_global : boolean;
  1195. href : treference;
  1196. begin
  1197. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1198. Internalerror(200006137);
  1199. if not assigned(procdef._class) or
  1200. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1201. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1202. Internalerror(200006138);
  1203. if procdef.owner.symtabletype<>ObjectSymtable then
  1204. Internalerror(200109191);
  1205. make_global:=false;
  1206. if (not current_module.is_unit) or
  1207. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1208. make_global:=true;
  1209. if make_global then
  1210. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1211. else
  1212. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1213. { set param1 interface to self }
  1214. g_adjust_self_value(list,procdef,ioffset);
  1215. if po_virtualmethod in procdef.procoptions then
  1216. begin
  1217. if (procdef.extnumber=$ffff) then
  1218. Internalerror(200006139);
  1219. { mov 0(%rdi),%rax ; load vmt}
  1220. reference_reset_base(href,NR_O0,0);
  1221. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_L0);
  1222. { jmp *vmtoffs(%eax) ; method offs }
  1223. reference_reset_base(href,NR_L0,procdef._class.vmtmethodoffset(procdef.extnumber));
  1224. list.concat(taicpu.op_ref_reg(A_LD,href,NR_L1));
  1225. list.concat(taicpu.op_reg(A_JMP,NR_L1));
  1226. end
  1227. else
  1228. list.concat(taicpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  1229. { Delay slot }
  1230. list.Concat(TAiCpu.Op_none(A_NOP));
  1231. List.concat(Tai_symbol_end.Createname(labelname));
  1232. end;
  1233. {****************************************************************************
  1234. TCG64Sparc
  1235. ****************************************************************************}
  1236. procedure tcg64sparc.a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);
  1237. var
  1238. tmpref: treference;
  1239. begin
  1240. { Override this function to prevent loading the reference twice }
  1241. tmpref:=ref;
  1242. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  1243. inc(tmpref.offset,4);
  1244. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  1245. end;
  1246. procedure tcg64sparc.a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);
  1247. var
  1248. tmpref: treference;
  1249. begin
  1250. { Override this function to prevent loading the reference twice }
  1251. tmpref:=ref;
  1252. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  1253. inc(tmpref.offset,4);
  1254. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  1255. end;
  1256. procedure tcg64sparc.a_param64_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);
  1257. var
  1258. hreg64 : tregister64;
  1259. begin
  1260. { Override this function to prevent loading the reference twice.
  1261. Use here some extra registers, but those are optimized away by the RA }
  1262. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  1263. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  1264. a_load64_ref_reg(list,r,hreg64);
  1265. a_param64_reg(list,hreg64,paraloc);
  1266. end;
  1267. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  1268. begin
  1269. case op of
  1270. OP_ADD :
  1271. begin
  1272. op1:=A_ADDCC;
  1273. if checkoverflow then
  1274. op2:=A_ADDXCC
  1275. else
  1276. op2:=A_ADDX;
  1277. end;
  1278. OP_SUB :
  1279. begin
  1280. op1:=A_SUBCC;
  1281. if checkoverflow then
  1282. op2:=A_SUBXCC
  1283. else
  1284. op2:=A_SUBX;
  1285. end;
  1286. OP_XOR :
  1287. begin
  1288. op1:=A_XOR;
  1289. op2:=A_XOR;
  1290. end;
  1291. OP_OR :
  1292. begin
  1293. op1:=A_OR;
  1294. op2:=A_OR;
  1295. end;
  1296. OP_AND :
  1297. begin
  1298. op1:=A_AND;
  1299. op2:=A_AND;
  1300. end;
  1301. else
  1302. internalerror(200203241);
  1303. end;
  1304. end;
  1305. procedure TCg64Sparc.a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);
  1306. var
  1307. op1,op2 : TAsmOp;
  1308. begin
  1309. case op of
  1310. OP_NEG :
  1311. begin
  1312. { Use the simple code: y=0-z }
  1313. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1314. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1315. exit;
  1316. end;
  1317. OP_NOT :
  1318. begin
  1319. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1320. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1321. exit;
  1322. end;
  1323. end;
  1324. get_64bit_ops(op,op1,op2,false);
  1325. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1326. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1327. end;
  1328. procedure TCg64Sparc.a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);
  1329. var
  1330. op1,op2:TAsmOp;
  1331. begin
  1332. case op of
  1333. OP_NEG,
  1334. OP_NOT :
  1335. internalerror(200306017);
  1336. end;
  1337. get_64bit_ops(op,op1,op2,false);
  1338. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,aint(lo(value)),regdst.reglo);
  1339. tcgsparc(cg).handle_reg_const_reg(list,op2,regdst.reghi,aint(hi(value)),regdst.reghi);
  1340. end;
  1341. procedure tcg64sparc.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64; regsrc,regdst : tregister64);
  1342. var
  1343. l : tlocation;
  1344. begin
  1345. a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,l);
  1346. end;
  1347. procedure tcg64sparc.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  1348. var
  1349. l : tlocation;
  1350. begin
  1351. a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,l);
  1352. end;
  1353. procedure tcg64sparc.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1354. var
  1355. op1,op2:TAsmOp;
  1356. begin
  1357. case op of
  1358. OP_NEG,
  1359. OP_NOT :
  1360. internalerror(200306017);
  1361. end;
  1362. get_64bit_ops(op,op1,op2,setflags);
  1363. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,aint(lo(value)),regdst.reglo);
  1364. tcgsparc(cg).handle_reg_const_reg(list,op2,regsrc.reghi,aint(hi(value)),regdst.reghi);
  1365. end;
  1366. procedure tcg64sparc.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1367. var
  1368. op1,op2:TAsmOp;
  1369. begin
  1370. case op of
  1371. OP_NEG,
  1372. OP_NOT :
  1373. internalerror(200306017);
  1374. end;
  1375. get_64bit_ops(op,op1,op2,setflags);
  1376. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1377. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1378. end;
  1379. begin
  1380. cg:=TCgSparc.Create;
  1381. cg64:=TCg64Sparc.Create;
  1382. end.