florian 63bf17440c * use volatile registers first 10 lat temu
..
aasmcpu.pas 8445381929 * merged ait_set and ait_thumb_set into a single tai class 10 lat temu
agavrgas.pas 38a72f2ddb * renamed arm->avr to match the cpu 10 lat temu
aoptcpu.pas db63693b7e * tai returned by GetNextInstructionUsingReg must be checked if it is really an instruction 10 lat temu
aoptcpub.pas e33550b67d Added support for X,Y,and Z register aliases plus low/high forms, and post-incrementation in AVR assembler reader. 11 lat temu
aoptcpud.pas bc73f9021c Merged revisions 5891-10167,10169-10180 via svnmerge from 18 lat temu
avrreg.dat 4dee21c60e + NR_DEFAULTFLAGS and RS_DEFAULTFLAGS for all CPUs with flags added 13 lat temu
cgcpu.pas 63bf17440c * use volatile registers first 10 lat temu
cpubase.pas 2b9c0ef3b4 - jmp_instructions shouldn't include call/ret instructions 10 lat temu
cpuinfo.pas dfd4d3656b + avrsim controller target requiring a special avr simulator with a certain memory location handling, see avrsim.pp controller helper unit for what it is needed 10 lat temu
cpunode.pas b57c95043f + support overriding tdef/tsym methods with target-specific functionality: 11 lat temu
cpupara.pas 67b8aceaee * synchronized with privatetrunk till r30095 10 lat temu
cpupi.pas eeb15fc445 * Added virtual method tprocinfo.postprocess_code and moved target-specific processing from base class into target-specific descendant classes (ARM and AVR, other targets still to do). 11 lat temu
cputarg.pas 0e13d07a31 + more avr code 18 lat temu
hlcgcpu.pas b745dcc64c * moved g_external_wrapper() to the hlcg, and also g_intf_wrapper() because 11 lat temu
itcpugas.pas 8d960cb608 + implementation of shifting operations for avr 14 lat temu
navradd.pas 7fe4b13248 Fix broken peephole optimization that was testing the wrong register for modifications. 10 lat temu
navrcnv.pas f419966f06 + generic second_int_to_bool, depends on OP_OR setting flags 15 lat temu
navrmat.pas e7ac66a6c4 * removed nested comments 11 lat temu
raavr.pas 0e13d07a31 + more avr code 18 lat temu
raavrgas.pas 7e3abd4b38 * fixed warning about signed integer to pointer conversion 11 lat temu
ravrcon.inc 4dee21c60e + NR_DEFAULTFLAGS and RS_DEFAULTFLAGS for all CPUs with flags added 13 lat temu
ravrdwa.inc 4dee21c60e + NR_DEFAULTFLAGS and RS_DEFAULTFLAGS for all CPUs with flags added 13 lat temu
ravrnor.inc 4dee21c60e + NR_DEFAULTFLAGS and RS_DEFAULTFLAGS for all CPUs with flags added 13 lat temu
ravrnum.inc 4dee21c60e + NR_DEFAULTFLAGS and RS_DEFAULTFLAGS for all CPUs with flags added 13 lat temu
ravrrni.inc 4dee21c60e + NR_DEFAULTFLAGS and RS_DEFAULTFLAGS for all CPUs with flags added 13 lat temu
ravrsri.inc 4dee21c60e + NR_DEFAULTFLAGS and RS_DEFAULTFLAGS for all CPUs with flags added 13 lat temu
ravrsta.inc 4dee21c60e + NR_DEFAULTFLAGS and RS_DEFAULTFLAGS for all CPUs with flags added 13 lat temu
ravrstd.inc 4dee21c60e + NR_DEFAULTFLAGS and RS_DEFAULTFLAGS for all CPUs with flags added 13 lat temu
ravrsup.inc 4dee21c60e + NR_DEFAULTFLAGS and RS_DEFAULTFLAGS for all CPUs with flags added 13 lat temu
rgcpu.pas 5ef93e85b8 + added extra "orgsupreg" parameter to do_spill_read/do_spill_written/ 12 lat temu
symcpu.pas 02495c17bd Fix a typo. The CPU specific version of "ttypesym" should be called "tcputypesym" and not "tcpuypesym". 11 lat temu