2
0

cgobj.pas 135 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315
  1. {
  2. Copyright (c) 1998-2005 by Florian Klaempfl
  3. Member of the Free Pascal development team
  4. This unit implements the basic code generator object
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. {# @abstract(Abstract code generator unit)
  19. Abstreact code generator unit. This contains the base class
  20. to implement for all new supported processors.
  21. WARNING: None of the routines implemented in these modules,
  22. or their descendants, should use the temp. allocator, as
  23. these routines may be called inside genentrycode, and the
  24. stack frame is already setup!
  25. }
  26. unit cgobj;
  27. {$i fpcdefs.inc}
  28. interface
  29. uses
  30. globtype,constexp,
  31. cpubase,cgbase,cgutils,parabase,
  32. aasmbase,aasmtai,aasmdata,aasmcpu,
  33. symconst,symtype,symdef,rgobj
  34. ;
  35. type
  36. talignment = (AM_NATURAL,AM_NONE,AM_2BYTE,AM_4BYTE,AM_8BYTE);
  37. {# @abstract(Abstract code generator)
  38. This class implements an abstract instruction generator. Some of
  39. the methods of this class are generic, while others must
  40. be overridden for all new processors which will be supported
  41. by Free Pascal. For 32-bit processors, the base class
  42. should be @link(tcg64f32) and not @var(tcg).
  43. }
  44. { tcg }
  45. tcg = class
  46. { how many times is this current code executed }
  47. executionweight : longint;
  48. alignment : talignment;
  49. rg : array[tregistertype] of trgobj;
  50. {$if defined(cpu8bitalu) or defined(cpu16bitalu)}
  51. has_next_reg: bitpacked array[TSuperRegister] of boolean;
  52. {$endif cpu8bitalu or cpu16bitalu}
  53. {$ifdef flowgraph}
  54. aktflownode:word;
  55. {$endif}
  56. {************************************************}
  57. { basic routines }
  58. constructor create;
  59. {# Initialize the register allocators needed for the codegenerator.}
  60. procedure init_register_allocators;virtual;
  61. {# Clean up the register allocators needed for the codegenerator.}
  62. procedure done_register_allocators;virtual;
  63. {# Set whether live_start or live_end should be updated when allocating registers, needed when e.g. generating initcode after the rest of the code. }
  64. procedure set_regalloc_live_range_direction(dir: TRADirection);
  65. {$ifdef flowgraph}
  66. procedure init_flowgraph;
  67. procedure done_flowgraph;
  68. {$endif}
  69. {# Gets a register suitable to do integer operations on.}
  70. function getintregister(list:TAsmList;size:Tcgsize):Tregister;virtual;
  71. {# Gets a register suitable to do integer operations on.}
  72. function getaddressregister(list:TAsmList):Tregister;virtual;
  73. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;virtual;
  74. function getmmregister(list:TAsmList;size:Tcgsize):Tregister;virtual;
  75. function getflagregister(list:TAsmList;size:Tcgsize):Tregister;virtual;
  76. function gettempregister(list:TAsmList):Tregister;virtual;
  77. {Does the generic cg need SIMD registers, like getmmxregister? Or should
  78. the cpu specific child cg object have such a method?}
  79. {$if defined(cpu8bitalu) or defined(cpu16bitalu)}
  80. {# returns the next virtual register }
  81. function GetNextReg(const r: TRegister): TRegister;virtual;
  82. {$endif cpu8bitalu or cpu16bitalu}
  83. {$ifdef cpu8bitalu}
  84. {# returns the register with the offset of ofs of a continuous set of register starting with r }
  85. function GetOffsetReg(const r : TRegister;ofs : shortint) : TRegister;virtual;abstract;
  86. {# returns the register with the offset of ofs of a continuous set of register starting with r and being continued with rhi }
  87. function GetOffsetReg64(const r,rhi: TRegister;ofs : shortint): TRegister;virtual;abstract;
  88. {$endif cpu8bitalu}
  89. procedure add_reg_instruction(instr:Tai;r:tregister);virtual;
  90. procedure add_move_instruction(instr:Taicpu);virtual;
  91. function uses_registers(rt:Tregistertype):boolean;virtual;
  92. {# Get a specific register.}
  93. procedure getcpuregister(list:TAsmList;r:Tregister);virtual;
  94. procedure ungetcpuregister(list:TAsmList;r:Tregister);virtual;
  95. {# Get multiple registers specified.}
  96. procedure alloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);virtual;
  97. {# Free multiple registers specified.}
  98. procedure dealloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);virtual;
  99. procedure allocallcpuregisters(list:TAsmList);virtual;
  100. procedure deallocallcpuregisters(list:TAsmList);virtual;
  101. procedure do_register_allocation(list:TAsmList;headertai:tai);virtual;
  102. procedure translate_register(var reg : tregister);
  103. function makeregsize(list:TAsmList;reg:Tregister;size:Tcgsize):Tregister; virtual;
  104. {# Emit a label to the instruction stream. }
  105. procedure a_label(list : TAsmList;l : tasmlabel);virtual;
  106. {# Allocates register r by inserting a pai_realloc record }
  107. procedure a_reg_alloc(list : TAsmList;r : tregister);
  108. {# Deallocates register r by inserting a pa_regdealloc record}
  109. procedure a_reg_dealloc(list : TAsmList;r : tregister);
  110. { Synchronize register, make sure it is still valid }
  111. procedure a_reg_sync(list : TAsmList;r : tregister);
  112. {# Pass a parameter, which is located in a register, to a routine.
  113. This routine should push/send the parameter to the routine, as
  114. required by the specific processor ABI and routine modifiers.
  115. It must generate register allocation information for the cgpara in
  116. case it consists of cpuregisters.
  117. @param(size size of the operand in the register)
  118. @param(r register source of the operand)
  119. @param(cgpara where the parameter will be stored)
  120. }
  121. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : TCGPara);virtual;
  122. {# Pass a parameter, which is a constant, to a routine.
  123. A generic version is provided. This routine should
  124. be overridden for optimization purposes if the cpu
  125. permits directly sending this type of parameter.
  126. It must generate register allocation information for the cgpara in
  127. case it consists of cpuregisters.
  128. @param(size size of the operand in constant)
  129. @param(a value of constant to send)
  130. @param(cgpara where the parameter will be stored)
  131. }
  132. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : TCGPara);virtual;
  133. {# Pass the value of a parameter, which is located in memory, to a routine.
  134. A generic version is provided. This routine should
  135. be overridden for optimization purposes if the cpu
  136. permits directly sending this type of parameter.
  137. It must generate register allocation information for the cgpara in
  138. case it consists of cpuregisters.
  139. @param(size size of the operand in constant)
  140. @param(r Memory reference of value to send)
  141. @param(cgpara where the parameter will be stored)
  142. }
  143. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : TCGPara);virtual;
  144. protected
  145. procedure a_load_ref_cgparalocref(list: TAsmList; sourcesize: tcgsize; sizeleft: tcgint; const ref, paralocref: treference; const cgpara: tcgpara; const location: PCGParaLocation); virtual;
  146. public
  147. {# Pass the value of a parameter, which can be located either in a register or memory location,
  148. to a routine.
  149. A generic version is provided.
  150. @param(l location of the operand to send)
  151. @param(nr parameter number (starting from one) of routine (from left to right))
  152. @param(cgpara where the parameter will be stored)
  153. }
  154. procedure a_load_loc_cgpara(list : TAsmList;const l : tlocation;const cgpara : TCGPara);
  155. {# Pass the address of a reference to a routine. This routine
  156. will calculate the address of the reference, and pass this
  157. calculated address as a parameter.
  158. It must generate register allocation information for the cgpara in
  159. case it consists of cpuregisters.
  160. A generic version is provided. This routine should
  161. be overridden for optimization purposes if the cpu
  162. permits directly sending this type of parameter.
  163. @param(r reference to get address from)
  164. @param(nr parameter number (starting from one) of routine (from left to right))
  165. }
  166. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : TCGPara);virtual;
  167. {# Load a cgparaloc into a memory reference.
  168. It must generate register allocation information for the cgpara in
  169. case it consists of cpuregisters.
  170. @param(paraloc the source parameter sublocation)
  171. @param(ref the destination reference)
  172. @param(sizeleft indicates the total number of bytes left in all of
  173. the remaining sublocations of this parameter (the current
  174. sublocation and all of the sublocations coming after it).
  175. In case this location is also a reference, it is assumed
  176. to be the final part sublocation of the parameter and that it
  177. contains all of the "sizeleft" bytes).)
  178. @param(align the alignment of the paraloc in case it's a reference)
  179. }
  180. procedure a_load_cgparaloc_ref(list : TAsmList;const paraloc : TCGParaLocation;const ref : treference;sizeleft : tcgint;align : longint);
  181. {# Load a cgparaloc into any kind of register (int, fp, mm).
  182. @param(regsize the size of the destination register)
  183. @param(paraloc the source parameter sublocation)
  184. @param(reg the destination register)
  185. @param(align the alignment of the paraloc in case it's a reference)
  186. }
  187. procedure a_load_cgparaloc_anyreg(list : TAsmList;regsize : tcgsize;const paraloc : TCGParaLocation;reg : tregister;align : longint);
  188. { Remarks:
  189. * If a method specifies a size you have only to take care
  190. of that number of bits, i.e. load_const_reg with OP_8 must
  191. only load the lower 8 bit of the specified register
  192. the rest of the register can be undefined
  193. if necessary the compiler will call a method
  194. to zero or sign extend the register
  195. * The a_load_XX_XX with OP_64 needn't to be
  196. implemented for 32 bit
  197. processors, the code generator takes care of that
  198. * the addr size is for work with the natural pointer
  199. size
  200. * the procedures without fpu/mm are only for integer usage
  201. * normally the first location is the source and the
  202. second the destination
  203. }
  204. {# Emits instruction to call the method specified by symbol name.
  205. This routine must be overridden for each new target cpu.
  206. }
  207. procedure a_call_name(list : TAsmList;const s : string; weak: boolean);virtual; abstract;
  208. procedure a_call_reg(list : TAsmList;reg : tregister);virtual; abstract;
  209. { same as a_call_name, might be overridden on certain architectures to emit
  210. static calls without usage of a got trampoline }
  211. procedure a_call_name_static(list : TAsmList;const s : string);virtual;
  212. { move instructions }
  213. procedure a_load_const_reg(list : TAsmList;size : tcgsize;a : tcgint;register : tregister);virtual; abstract;
  214. procedure a_load_const_ref(list : TAsmList;size : tcgsize;a : tcgint;const ref : treference);virtual;
  215. procedure a_load_const_loc(list : TAsmList;a : tcgint;const loc : tlocation);
  216. procedure a_load_reg_ref(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);virtual; abstract;
  217. procedure a_load_reg_ref_unaligned(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);virtual;
  218. procedure a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);virtual; abstract;
  219. procedure a_load_reg_loc(list : TAsmList;fromsize : tcgsize;reg : tregister;const loc: tlocation);
  220. procedure a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);virtual; abstract;
  221. procedure a_load_ref_reg_unaligned(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);virtual;
  222. procedure a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);virtual;
  223. procedure a_load_loc_reg(list : TAsmList;tosize: tcgsize; const loc: tlocation; reg : tregister);
  224. procedure a_load_loc_ref(list : TAsmList;tosize: tcgsize; const loc: tlocation; const ref : treference);
  225. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);virtual; abstract;
  226. { bit scan instructions }
  227. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: tcgsize; src, dst: TRegister); virtual;
  228. { Multiplication with doubling result size.
  229. dstlo or dsthi may be NR_NO, in which case corresponding half of result is discarded. }
  230. procedure a_mul_reg_reg_pair(list: TAsmList; size: tcgsize; src1,src2,dstlo,dsthi: TRegister);virtual;
  231. { fpu move instructions }
  232. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize:tcgsize; reg1, reg2: tregister); virtual; abstract;
  233. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); virtual; abstract;
  234. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); virtual; abstract;
  235. procedure a_loadfpu_ref_ref(list: TAsmList; fromsize, tosize: tcgsize; const ref1,ref2: treference);
  236. procedure a_loadfpu_loc_reg(list: TAsmList; tosize: tcgsize; const loc: tlocation; const reg: tregister);
  237. procedure a_loadfpu_reg_loc(list: TAsmList; fromsize: tcgsize; const reg: tregister; const loc: tlocation);
  238. procedure a_loadfpu_reg_cgpara(list : TAsmList;size : tcgsize;const r : tregister;const cgpara : TCGPara);virtual;
  239. procedure a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const cgpara : TCGPara);virtual;
  240. procedure a_loadfpu_intreg_reg(list: TAsmList; fromsize, tosize : tcgsize; intreg, fpureg: tregister); virtual;
  241. { vector register move instructions }
  242. procedure a_loadmm_reg_reg(list: TAsmList; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); virtual;
  243. procedure a_loadmm_ref_reg(list: TAsmList; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); virtual;
  244. procedure a_loadmm_reg_ref(list: TAsmList; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); virtual;
  245. procedure a_loadmm_loc_reg(list: TAsmList; size: tcgsize; const loc: tlocation; const reg: tregister;shuffle : pmmshuffle);
  246. procedure a_loadmm_reg_loc(list: TAsmList; size: tcgsize; const reg: tregister; const loc: tlocation;shuffle : pmmshuffle);
  247. procedure a_loadmm_reg_cgpara(list: TAsmList; size: tcgsize; reg: tregister;const cgpara : TCGPara;shuffle : pmmshuffle); virtual;
  248. procedure a_loadmm_ref_cgpara(list: TAsmList; size: tcgsize; const ref: treference;const cgpara : TCGPara;shuffle : pmmshuffle); virtual;
  249. procedure a_loadmm_loc_cgpara(list: TAsmList; const loc: tlocation; const cgpara : TCGPara;shuffle : pmmshuffle); virtual;
  250. procedure a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle); virtual;
  251. procedure a_opmm_ref_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); virtual;
  252. procedure a_opmm_loc_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const loc: tlocation; reg: tregister;shuffle : pmmshuffle); virtual;
  253. procedure a_opmm_reg_ref(list: TAsmList; Op: TOpCG; size : tcgsize;reg: tregister;const ref: treference; shuffle : pmmshuffle); virtual;
  254. procedure a_opmm_loc_reg_reg(list: TAsmList;Op : TOpCG;size : tcgsize;const loc : tlocation;src,dst : tregister;shuffle : pmmshuffle); virtual;
  255. procedure a_opmm_reg_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;src1,src2,dst: tregister;shuffle : pmmshuffle); virtual;
  256. procedure a_opmm_ref_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const ref: treference; src,dst: tregister;shuffle : pmmshuffle); virtual;
  257. procedure a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize : tcgsize; intreg, mmreg: tregister; shuffle: pmmshuffle); virtual;
  258. procedure a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize : tcgsize; mmreg, intreg: tregister; shuffle : pmmshuffle); virtual;
  259. { basic arithmetic operations }
  260. { note: for operators which require only one argument (not, neg), use }
  261. { the op_reg_reg, op_reg_ref or op_reg_loc methods and keep in mind }
  262. { that in this case the *second* operand is used as both source and }
  263. { destination (JM) }
  264. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; reg: TRegister); virtual; abstract;
  265. procedure a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference); virtual;
  266. procedure a_op_const_loc(list : TAsmList; Op: TOpCG; a: tcgint; const loc: tlocation);
  267. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; reg1, reg2: TRegister); virtual; abstract;
  268. procedure a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize; reg: TRegister; const ref: TReference); virtual;
  269. procedure a_op_ref_reg(list : TAsmList; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister); virtual;
  270. procedure a_op_reg_loc(list : TAsmList; Op: TOpCG; reg: tregister; const loc: tlocation);
  271. procedure a_op_loc_reg(list : TAsmList; Op: TOpCG; size: TCGSize; const loc: tlocation; reg: tregister);
  272. procedure a_op_ref_loc(list : TAsmList; Op: TOpCG; const ref: TReference; const loc: tlocation);
  273. { trinary operations for processors that support them, 'emulated' }
  274. { on others. None with "ref" arguments since I don't think there }
  275. { are any processors that support it (JM) }
  276. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister); virtual;
  277. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister); virtual;
  278. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation); virtual;
  279. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation); virtual;
  280. { comparison operations }
  281. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister;
  282. l : tasmlabel); virtual;
  283. procedure a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;const ref : treference;
  284. l : tasmlabel); virtual;
  285. procedure a_cmp_const_loc_label(list: TAsmList; size: tcgsize;cmp_op: topcmp; a: tcgint; const loc: tlocation;
  286. l : tasmlabel);
  287. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); virtual; abstract;
  288. procedure a_cmp_ref_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; const ref: treference; reg : tregister; l : tasmlabel); virtual;
  289. procedure a_cmp_reg_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg : tregister; const ref: treference; l : tasmlabel); virtual;
  290. procedure a_cmp_loc_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; const loc: tlocation; reg : tregister; l : tasmlabel);
  291. procedure a_cmp_reg_loc_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; reg: tregister; const loc: tlocation; l : tasmlabel);
  292. procedure a_cmp_ref_loc_label(list: TAsmList; size: tcgsize;cmp_op: topcmp; const ref: treference; const loc: tlocation;
  293. l : tasmlabel);
  294. procedure a_jmp_name(list : TAsmList;const s : string); virtual; abstract;
  295. procedure a_jmp_always(list : TAsmList;l: tasmlabel); virtual; abstract;
  296. {$ifdef cpuflags}
  297. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); virtual; abstract;
  298. {# Depending on the value to check in the flags, either sets the register reg to one (if the flag is set)
  299. or zero (if the flag is cleared). The size parameter indicates the destination size register.
  300. }
  301. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister); virtual; abstract;
  302. procedure g_flags2ref(list: TAsmList; size: TCgSize; const f: tresflags; const ref:TReference); virtual;
  303. {$endif cpuflags}
  304. {
  305. This routine tries to optimize the op_const_reg/ref opcode, and should be
  306. called at the start of a_op_const_reg/ref. It returns the actual opcode
  307. to emit, and the constant value to emit. This function can opcode OP_NONE to
  308. remove the opcode and OP_MOVE to replace it with a simple load
  309. @param(size Size of the operand in constant)
  310. @param(op The opcode to emit, returns the opcode which must be emitted)
  311. @param(a The constant which should be emitted, returns the constant which must
  312. be emitted)
  313. }
  314. procedure optimize_op_const(size: TCGSize; var op: topcg; var a : tcgint);virtual;
  315. {# This should emit the opcode to copy len bytes from the source
  316. to destination.
  317. It must be overridden for each new target processor.
  318. @param(source Source reference of copy)
  319. @param(dest Destination reference of copy)
  320. }
  321. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);virtual; abstract;
  322. {# This should emit the opcode to copy len bytes from the an unaligned source
  323. to destination.
  324. It must be overridden for each new target processor.
  325. @param(source Source reference of copy)
  326. @param(dest Destination reference of copy)
  327. }
  328. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);virtual;
  329. {# Generates overflow checking code for a node }
  330. procedure g_overflowcheck(list: TAsmList; const Loc:tlocation; def:tdef); virtual;abstract;
  331. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);virtual;
  332. {# Emits instructions when compilation is done in profile
  333. mode (this is set as a command line option). The default
  334. behavior does nothing, should be overridden as required.
  335. }
  336. procedure g_profilecode(list : TAsmList);virtual;
  337. {# Emits instruction for allocating @var(size) bytes at the stackpointer
  338. @param(size Number of bytes to allocate)
  339. }
  340. procedure g_stackpointer_alloc(list : TAsmList;size : longint);virtual;
  341. {# Emits instruction for allocating the locals in entry
  342. code of a routine. This is one of the first
  343. routine called in @var(genentrycode).
  344. @param(localsize Number of bytes to allocate as locals)
  345. }
  346. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);virtual; abstract;
  347. {# Emits instructions for returning from a subroutine.
  348. Should also restore the framepointer and stack.
  349. @param(parasize Number of bytes of parameters to deallocate from stack)
  350. }
  351. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);virtual;abstract;
  352. {# This routine is called when generating the code for the entry point
  353. of a routine. It should save all registers which are not used in this
  354. routine, and which should be declared as saved in the std_saved_registers
  355. set.
  356. This routine is mainly used when linking to code which is generated
  357. by ABI-compliant compilers (like GCC), to make sure that the reserved
  358. registers of that ABI are not clobbered.
  359. @param(usedinproc Registers which are used in the code of this routine)
  360. }
  361. procedure g_save_registers(list:TAsmList);virtual;
  362. {# This routine is called when generating the code for the exit point
  363. of a routine. It should restore all registers which were previously
  364. saved in @var(g_save_standard_registers).
  365. @param(usedinproc Registers which are used in the code of this routine)
  366. }
  367. procedure g_restore_registers(list:TAsmList);virtual;
  368. procedure g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);virtual;
  369. { initialize the pic/got register }
  370. procedure g_maybe_got_init(list: TAsmList); virtual;
  371. { allocallcpuregisters, a_call_name, deallocallcpuregisters sequence }
  372. procedure g_call(list: TAsmList; const s: string);
  373. { Generate code to exit an unwind-protected region. The default implementation
  374. produces a simple jump to destination label. }
  375. procedure g_local_unwind(list: TAsmList; l: TAsmLabel);virtual;
  376. { Generate code for integer division by constant,
  377. generic version is suitable for 3-address CPUs }
  378. procedure g_div_const_reg_reg(list:tasmlist; size: TCgSize; a: tcgint; src,dst: tregister); virtual;
  379. { some CPUs do not support hardware fpu exceptions, this procedure is called after instructions which
  380. might set FPU exception related flags, so it has to check these flags if needed and throw an exeception }
  381. procedure g_check_for_fpu_exception(list : TAsmList; force,clear : boolean); virtual;
  382. procedure maybe_check_for_fpu_exception(list: TAsmList);
  383. { some CPUs do not support hardware fpu exceptions, this procedure is called after instructions which
  384. might set FPU exception related flags, so it has to check these flags if needed and throw an exeception }
  385. procedure g_check_for_fpu_exception(list: TAsmList); virtual;
  386. protected
  387. function g_indirect_sym_load(list:TAsmList;const symname: string; const flags: tindsymflags): tregister;virtual;
  388. end;
  389. {$ifdef cpu64bitalu}
  390. { This class implements an abstract code generator class
  391. for 128 Bit operations, it applies currently only to 64 Bit CPUs and supports only simple operations
  392. }
  393. tcg128 = class
  394. procedure a_load128_reg_reg(list : TAsmList;regsrc,regdst : tregister128);virtual;
  395. procedure a_load128_reg_ref(list : TAsmList;reg : tregister128;const ref : treference);virtual;
  396. procedure a_load128_ref_reg(list : TAsmList;const ref : treference;reg : tregister128);virtual;
  397. procedure a_load128_loc_ref(list : TAsmList;const l : tlocation;const ref : treference);virtual;
  398. procedure a_load128_reg_loc(list : TAsmList;reg : tregister128;const l : tlocation);virtual;
  399. procedure a_load128_const_reg(list : TAsmList;valuelo,valuehi : int64;reg : tregister128);virtual;
  400. procedure a_load128_loc_cgpara(list : TAsmList;const l : tlocation;const paraloc : TCGPara);virtual;
  401. procedure a_load128_ref_cgpara(list: TAsmList; const r: treference;const paraloc: tcgpara);
  402. procedure a_load128_reg_cgpara(list: TAsmList; reg: tregister128;const paraloc: tcgpara);
  403. end;
  404. { Creates a tregister128 record from 2 64 Bit registers. }
  405. function joinreg128(reglo,reghi : tregister) : tregister128;
  406. {$else cpu64bitalu}
  407. {# @abstract(Abstract code generator for 64 Bit operations)
  408. This class implements an abstract code generator class
  409. for 64 Bit operations.
  410. }
  411. tcg64 = class
  412. procedure a_load64_const_ref(list : TAsmList;value : int64;const ref : treference);virtual;abstract;
  413. procedure a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);virtual;abstract;
  414. procedure a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);virtual;abstract;
  415. procedure a_load64_reg_reg(list : TAsmList;regsrc,regdst : tregister64);virtual;abstract;
  416. procedure a_load64_const_reg(list : TAsmList;value : int64;reg : tregister64);virtual;abstract;
  417. procedure a_load64_loc_reg(list : TAsmList;const l : tlocation;reg : tregister64);virtual;abstract;
  418. procedure a_load64_loc_ref(list : TAsmList;const l : tlocation;const ref : treference);virtual;abstract;
  419. procedure a_load64_const_loc(list : TAsmList;value : int64;const l : tlocation);virtual;abstract;
  420. procedure a_load64_reg_loc(list : TAsmList;reg : tregister64;const l : tlocation);virtual;abstract;
  421. procedure a_load64_subsetref_reg(list : TAsmList; const sref: tsubsetreference; destreg: tregister64);virtual;abstract;
  422. procedure a_load64_reg_subsetref(list : TAsmList; fromreg: tregister64; const sref: tsubsetreference);virtual;abstract;
  423. procedure a_load64_const_subsetref(list: TAsmlist; a: int64; const sref: tsubsetreference);virtual;abstract;
  424. procedure a_load64_ref_subsetref(list : TAsmList; const fromref: treference; const sref: tsubsetreference);virtual;abstract;
  425. procedure a_load64_subsetref_subsetref(list: TAsmlist; const fromsref, tosref: tsubsetreference); virtual;abstract;
  426. procedure a_load64_subsetref_ref(list : TAsmList; const sref: tsubsetreference; const destref: treference); virtual;abstract;
  427. procedure a_load64_loc_subsetref(list : TAsmList; const l: tlocation; const sref : tsubsetreference);
  428. procedure a_load64_subsetref_loc(list: TAsmlist; const sref: tsubsetreference; const l: tlocation);
  429. procedure a_load64high_reg_ref(list : TAsmList;reg : tregister;const ref : treference);virtual;abstract;
  430. procedure a_load64low_reg_ref(list : TAsmList;reg : tregister;const ref : treference);virtual;abstract;
  431. procedure a_load64high_ref_reg(list : TAsmList;const ref : treference;reg : tregister);virtual;abstract;
  432. procedure a_load64low_ref_reg(list : TAsmList;const ref : treference;reg : tregister);virtual;abstract;
  433. procedure a_load64high_loc_reg(list : TAsmList;const l : tlocation;reg : tregister);virtual;abstract;
  434. procedure a_load64low_loc_reg(list : TAsmList;const l : tlocation;reg : tregister);virtual;abstract;
  435. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);virtual;abstract;
  436. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);virtual;abstract;
  437. procedure a_op64_reg_ref(list : TAsmList;op:TOpCG;size : tcgsize;regsrc : tregister64;const ref : treference);virtual;abstract;
  438. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;regdst : tregister64);virtual;abstract;
  439. procedure a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);virtual;abstract;
  440. procedure a_op64_const_loc(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const l: tlocation);virtual;abstract;
  441. procedure a_op64_reg_loc(list : TAsmList;op:TOpCG;size : tcgsize;reg : tregister64;const l : tlocation);virtual;abstract;
  442. procedure a_op64_loc_reg(list : TAsmList;op:TOpCG;size : tcgsize;const l : tlocation;reg64 : tregister64);virtual;abstract;
  443. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);virtual;
  444. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);virtual;
  445. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);virtual;
  446. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);virtual;
  447. procedure a_op64_const_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; a : int64; const sref: tsubsetreference);
  448. procedure a_op64_reg_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; reg: tregister64; const sref: tsubsetreference);
  449. procedure a_op64_ref_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; const ref: treference; const sref: tsubsetreference);
  450. procedure a_op64_subsetref_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; const ssref,dsref: tsubsetreference);
  451. procedure a_load64_reg_cgpara(list : TAsmList;reg64 : tregister64;const loc : TCGPara);virtual;abstract;
  452. procedure a_load64_const_cgpara(list : TAsmList;value : int64;const loc : TCGPara);virtual;abstract;
  453. procedure a_load64_ref_cgpara(list : TAsmList;const r : treference;const loc : TCGPara);virtual;abstract;
  454. procedure a_load64_loc_cgpara(list : TAsmList;const l : tlocation;const loc : TCGPara);virtual;abstract;
  455. procedure a_loadmm_intreg64_reg(list: TAsmList; mmsize: tcgsize; intreg: tregister64; mmreg: tregister); virtual;abstract;
  456. procedure a_loadmm_reg_intreg64(list: TAsmList; mmsize: tcgsize; mmreg: tregister; intreg: tregister64); virtual;abstract;
  457. {
  458. This routine tries to optimize the const_reg opcode, and should be
  459. called at the start of a_op64_const_reg. It returns the actual opcode
  460. to emit, and the constant value to emit. If this routine returns
  461. TRUE, @var(no) instruction should be emitted (.eg : imul reg by 1 )
  462. @param(op The opcode to emit, returns the opcode which must be emitted)
  463. @param(a The constant which should be emitted, returns the constant which must
  464. be emitted)
  465. @param(reg The register to emit the opcode with, returns the register with
  466. which the opcode will be emitted)
  467. }
  468. function optimize64_op_const_reg(list: TAsmList; var op: topcg; var a : int64; var reg: tregister64): boolean;virtual;abstract;
  469. { override to catch 64bit rangechecks }
  470. procedure g_rangecheck64(list: TAsmList; const l:tlocation; fromdef,todef: tdef);virtual;abstract;
  471. end;
  472. { Creates a tregister64 record from 2 32 Bit registers. }
  473. function joinreg64(reglo,reghi : tregister) : tregister64;
  474. {$endif cpu64bitalu}
  475. var
  476. { Main code generator class }
  477. cg : tcg;
  478. {$ifdef cpu64bitalu}
  479. { Code generator class for all operations working with 128-Bit operands }
  480. cg128 : tcg128;
  481. {$else cpu64bitalu}
  482. { Code generator class for all operations working with 64-Bit operands }
  483. cg64 : tcg64;
  484. {$endif cpu64bitalu}
  485. function asmsym2indsymflags(sym: TAsmSymbol): tindsymflags;
  486. procedure destroy_codegen;
  487. implementation
  488. uses
  489. globals,systems,
  490. verbose,paramgr,symsym,
  491. tgobj,cutils,procinfo;
  492. {*****************************************************************************
  493. basic functionallity
  494. ******************************************************************************}
  495. constructor tcg.create;
  496. begin
  497. end;
  498. {*****************************************************************************
  499. register allocation
  500. ******************************************************************************}
  501. procedure tcg.init_register_allocators;
  502. begin
  503. {$if defined(cpu8bitalu) or defined(cpu16bitalu)}
  504. fillchar(has_next_reg,sizeof(has_next_reg),0);
  505. {$endif cpu8bitalu or cpu16bitalu}
  506. fillchar(rg,sizeof(rg),0);
  507. add_reg_instruction_hook:=@add_reg_instruction;
  508. executionweight:=100;
  509. end;
  510. procedure tcg.done_register_allocators;
  511. begin
  512. { Safety }
  513. fillchar(rg,sizeof(rg),0);
  514. add_reg_instruction_hook:=nil;
  515. {$if defined(cpu8bitalu) or defined(cpu16bitalu)}
  516. fillchar(has_next_reg,sizeof(has_next_reg),0);
  517. {$endif cpu8bitalu or cpu16bitalu}
  518. end;
  519. {$ifdef flowgraph}
  520. procedure Tcg.init_flowgraph;
  521. begin
  522. aktflownode:=0;
  523. end;
  524. procedure Tcg.done_flowgraph;
  525. begin
  526. end;
  527. {$endif}
  528. function tcg.getintregister(list:TAsmList;size:Tcgsize):Tregister;
  529. {$ifdef cpu8bitalu}
  530. var
  531. tmp1,tmp2,tmp3 : TRegister;
  532. {$endif cpu8bitalu}
  533. begin
  534. if not assigned(rg[R_INTREGISTER]) then
  535. internalerror(200312122);
  536. {$if defined(cpu8bitalu)}
  537. case size of
  538. OS_8,OS_S8:
  539. Result:=rg[R_INTREGISTER].getregister(list,cgsize2subreg(R_INTREGISTER,size));
  540. OS_16,OS_S16:
  541. begin
  542. Result:=getintregister(list, OS_8);
  543. has_next_reg[getsupreg(Result)]:=true;
  544. { ensure that the high register can be retrieved by
  545. GetNextReg
  546. }
  547. if getintregister(list, OS_8)<>GetNextReg(Result) then
  548. internalerror(2011021331);
  549. end;
  550. OS_32,OS_S32:
  551. begin
  552. Result:=getintregister(list, OS_8);
  553. has_next_reg[getsupreg(Result)]:=true;
  554. tmp1:=getintregister(list, OS_8);
  555. has_next_reg[getsupreg(tmp1)]:=true;
  556. { ensure that the high register can be retrieved by
  557. GetNextReg
  558. }
  559. if tmp1<>GetNextReg(Result) then
  560. internalerror(2011021332);
  561. tmp2:=getintregister(list, OS_8);
  562. has_next_reg[getsupreg(tmp2)]:=true;
  563. { ensure that the upper register can be retrieved by
  564. GetNextReg
  565. }
  566. if tmp2<>GetNextReg(tmp1) then
  567. internalerror(2011021333);
  568. tmp3:=getintregister(list, OS_8);
  569. { ensure that the upper register can be retrieved by
  570. GetNextReg
  571. }
  572. if tmp3<>GetNextReg(tmp2) then
  573. internalerror(2011021334);
  574. end;
  575. else
  576. internalerror(2011021330);
  577. end;
  578. {$elseif defined(cpu16bitalu)}
  579. case size of
  580. OS_8, OS_S8,
  581. OS_16, OS_S16:
  582. Result:=rg[R_INTREGISTER].getregister(list,cgsize2subreg(R_INTREGISTER,size));
  583. OS_32, OS_S32:
  584. begin
  585. Result:=getintregister(list, OS_16);
  586. has_next_reg[getsupreg(Result)]:=true;
  587. { ensure that the high register can be retrieved by
  588. GetNextReg
  589. }
  590. if getintregister(list, OS_16)<>GetNextReg(Result) then
  591. internalerror(2013030202);
  592. end;
  593. else
  594. internalerror(2013030201);
  595. end;
  596. {$elseif defined(cpu32bitalu) or defined(cpu64bitalu)}
  597. result:=rg[R_INTREGISTER].getregister(list,cgsize2subreg(R_INTREGISTER,size));
  598. {$endif}
  599. end;
  600. function tcg.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  601. begin
  602. if not assigned(rg[R_FPUREGISTER]) then
  603. internalerror(200312123);
  604. result:=rg[R_FPUREGISTER].getregister(list,cgsize2subreg(R_FPUREGISTER,size));
  605. end;
  606. function tcg.getmmregister(list:TAsmList;size:Tcgsize):Tregister;
  607. begin
  608. if not assigned(rg[R_MMREGISTER]) then
  609. internalerror(2003121214);
  610. result:=rg[R_MMREGISTER].getregister(list,cgsize2subreg(R_MMREGISTER,size));
  611. end;
  612. function tcg.getaddressregister(list:TAsmList):Tregister;
  613. begin
  614. if assigned(rg[R_ADDRESSREGISTER]) then
  615. result:=rg[R_ADDRESSREGISTER].getregister(list,R_SUBWHOLE)
  616. else
  617. begin
  618. if not assigned(rg[R_INTREGISTER]) then
  619. internalerror(200312121);
  620. result:=rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  621. end;
  622. end;
  623. function tcg.gettempregister(list: TAsmList): Tregister;
  624. begin
  625. result:=rg[R_TEMPREGISTER].getregister(list,R_SUBWHOLE);
  626. end;
  627. {$if defined(cpu8bitalu) or defined(cpu16bitalu)}
  628. function tcg.GetNextReg(const r: TRegister): TRegister;
  629. begin
  630. {$ifndef AVR}
  631. { the AVR code generator depends on the fact that it can do GetNextReg also on physical registers }
  632. if getsupreg(r)<first_int_imreg then
  633. internalerror(2013051401);
  634. if not has_next_reg[getsupreg(r)] then
  635. internalerror(2017091103);
  636. {$else AVR}
  637. if (getsupreg(r)>=first_int_imreg) and not(has_next_reg[getsupreg(r)]) then
  638. internalerror(2017091103);
  639. {$endif AVR}
  640. if getregtype(r)<>R_INTREGISTER then
  641. internalerror(2017091101);
  642. if getsubreg(r)<>R_SUBWHOLE then
  643. internalerror(2017091102);
  644. result:=TRegister(longint(r)+1);
  645. end;
  646. {$endif cpu8bitalu or cpu16bitalu}
  647. function Tcg.makeregsize(list:TAsmList;reg:Tregister;size:Tcgsize):Tregister;
  648. var
  649. subreg:Tsubregister;
  650. begin
  651. subreg:=cgsize2subreg(getregtype(reg),size);
  652. result:=reg;
  653. setsubreg(result,subreg);
  654. { notify RA }
  655. if result<>reg then
  656. list.concat(tai_regalloc.resize(result));
  657. end;
  658. procedure tcg.getcpuregister(list:TAsmList;r:Tregister);
  659. begin
  660. if not assigned(rg[getregtype(r)]) then
  661. internalerror(200312125);
  662. rg[getregtype(r)].getcpuregister(list,r);
  663. end;
  664. procedure tcg.ungetcpuregister(list:TAsmList;r:Tregister);
  665. begin
  666. if not assigned(rg[getregtype(r)]) then
  667. internalerror(200312126);
  668. rg[getregtype(r)].ungetcpuregister(list,r);
  669. end;
  670. procedure tcg.alloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);
  671. begin
  672. if assigned(rg[rt]) then
  673. rg[rt].alloccpuregisters(list,r)
  674. else
  675. internalerror(200310092);
  676. end;
  677. procedure tcg.allocallcpuregisters(list:TAsmList);
  678. begin
  679. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  680. if uses_registers(R_ADDRESSREGISTER) then
  681. alloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  682. {$if not(defined(i386)) and not(defined(i8086)) and not(defined(avr))}
  683. if uses_registers(R_FPUREGISTER) then
  684. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  685. {$ifdef cpumm}
  686. if uses_registers(R_MMREGISTER) then
  687. alloccpuregisters(list,R_MMREGISTER,paramanager.get_volatile_registers_mm(pocall_default));
  688. {$endif cpumm}
  689. {$endif not(defined(i386)) and not(defined(i8086)) and not(defined(avr))}
  690. end;
  691. procedure tcg.dealloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);
  692. begin
  693. if assigned(rg[rt]) then
  694. rg[rt].dealloccpuregisters(list,r)
  695. else
  696. internalerror(200310093);
  697. end;
  698. procedure tcg.deallocallcpuregisters(list:TAsmList);
  699. begin
  700. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  701. if uses_registers(R_ADDRESSREGISTER) then
  702. dealloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  703. {$if not(defined(i386)) and not(defined(i8086)) and not(defined(avr))}
  704. if uses_registers(R_FPUREGISTER) then
  705. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  706. {$ifdef cpumm}
  707. if uses_registers(R_MMREGISTER) then
  708. dealloccpuregisters(list,R_MMREGISTER,paramanager.get_volatile_registers_mm(pocall_default));
  709. {$endif cpumm}
  710. {$endif not(defined(i386)) and not(defined(i8086)) and not(defined(avr))}
  711. end;
  712. function tcg.uses_registers(rt:Tregistertype):boolean;
  713. begin
  714. if assigned(rg[rt]) then
  715. result:=rg[rt].uses_registers
  716. else
  717. result:=false;
  718. end;
  719. procedure tcg.add_reg_instruction(instr:Tai;r:tregister);
  720. var
  721. rt : tregistertype;
  722. begin
  723. rt:=getregtype(r);
  724. { Only add it when a register allocator is configured.
  725. No IE can be generated, because the VMT is written
  726. without a valid rg[] }
  727. if assigned(rg[rt]) then
  728. rg[rt].add_reg_instruction(instr,r,executionweight);
  729. end;
  730. procedure tcg.add_move_instruction(instr:Taicpu);
  731. var
  732. rt : tregistertype;
  733. begin
  734. rt:=getregtype(instr.oper[O_MOV_SOURCE]^.reg);
  735. if assigned(rg[rt]) then
  736. rg[rt].add_move_instruction(instr)
  737. else
  738. internalerror(200310095);
  739. end;
  740. procedure tcg.set_regalloc_live_range_direction(dir: TRADirection);
  741. var
  742. rt : tregistertype;
  743. begin
  744. for rt:=low(rg) to high(rg) do
  745. begin
  746. if assigned(rg[rt]) then
  747. rg[rt].live_range_direction:=dir;
  748. end;
  749. end;
  750. procedure tcg.do_register_allocation(list:TAsmList;headertai:tai);
  751. var
  752. rt : tregistertype;
  753. begin
  754. for rt:=R_FPUREGISTER to R_SPECIALREGISTER do
  755. begin
  756. if assigned(rg[rt]) then
  757. rg[rt].do_register_allocation(list,headertai);
  758. end;
  759. { running the other register allocator passes could require addition int/addr. registers
  760. when spilling so run int/addr register allocation at the end }
  761. if assigned(rg[R_INTREGISTER]) then
  762. rg[R_INTREGISTER].do_register_allocation(list,headertai);
  763. if assigned(rg[R_ADDRESSREGISTER]) then
  764. rg[R_ADDRESSREGISTER].do_register_allocation(list,headertai);
  765. end;
  766. procedure tcg.translate_register(var reg : tregister);
  767. var
  768. rt: tregistertype;
  769. begin
  770. { Getting here without assigned rg is possible for an "assembler nostackframe"
  771. function returning x87 float, compiler tries to translate NR_ST which is used for
  772. result. }
  773. rt:=getregtype(reg);
  774. if assigned(rg[rt]) then
  775. rg[rt].translate_register(reg);
  776. end;
  777. procedure tcg.a_reg_alloc(list : TAsmList;r : tregister);
  778. begin
  779. list.concat(tai_regalloc.alloc(r,nil));
  780. end;
  781. procedure tcg.a_reg_dealloc(list : TAsmList;r : tregister);
  782. begin
  783. if (r<>NR_NO) then
  784. list.concat(tai_regalloc.dealloc(r,nil));
  785. end;
  786. procedure tcg.a_reg_sync(list : TAsmList;r : tregister);
  787. var
  788. instr : tai;
  789. begin
  790. instr:=tai_regalloc.sync(r);
  791. list.concat(instr);
  792. add_reg_instruction(instr,r);
  793. end;
  794. procedure tcg.a_label(list : TAsmList;l : tasmlabel);
  795. begin
  796. list.concat(tai_label.create(l));
  797. end;
  798. {*****************************************************************************
  799. for better code generation these methods should be overridden
  800. ******************************************************************************}
  801. procedure tcg.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : TCGPara);
  802. var
  803. ref : treference;
  804. tmpreg : tregister;
  805. begin
  806. if assigned(cgpara.location^.next) then
  807. begin
  808. tg.gethltemp(list,cgpara.def,cgpara.def.size,tt_persistent,ref);
  809. a_load_reg_ref(list,size,size,r,ref);
  810. a_load_ref_cgpara(list,size,ref,cgpara);
  811. tg.ungettemp(list,ref);
  812. exit;
  813. end;
  814. paramanager.alloccgpara(list,cgpara);
  815. if cgpara.location^.shiftval<0 then
  816. begin
  817. tmpreg:=getintregister(list,cgpara.location^.size);
  818. a_op_const_reg_reg(list,OP_SHL,cgpara.location^.size,-cgpara.location^.shiftval,r,tmpreg);
  819. r:=tmpreg;
  820. end;
  821. case cgpara.location^.loc of
  822. LOC_REGISTER,LOC_CREGISTER:
  823. a_load_reg_reg(list,size,cgpara.location^.size,r,cgpara.location^.register);
  824. LOC_REFERENCE,LOC_CREFERENCE:
  825. begin
  826. reference_reset_base(ref,cgpara.location^.reference.index,cgpara.location^.reference.offset,ctempposinvalid,cgpara.alignment,[]);
  827. a_load_reg_ref(list,size,cgpara.location^.size,r,ref);
  828. end;
  829. LOC_MMREGISTER,LOC_CMMREGISTER:
  830. a_loadmm_intreg_reg(list,size,cgpara.location^.size,r,cgpara.location^.register,mms_movescalar);
  831. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  832. begin
  833. tg.GetTemp(list,TCGSize2Size[size],TCGSize2Size[size],tt_normal,ref);
  834. a_load_reg_ref(list,size,size,r,ref);
  835. a_loadfpu_ref_cgpara(list,cgpara.location^.size,ref,cgpara);
  836. tg.Ungettemp(list,ref);
  837. end
  838. else
  839. internalerror(2002071004);
  840. end;
  841. end;
  842. procedure tcg.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : TCGPara);
  843. var
  844. ref : treference;
  845. begin
  846. cgpara.check_simple_location;
  847. paramanager.alloccgpara(list,cgpara);
  848. if cgpara.location^.shiftval<0 then
  849. a:=a shl -cgpara.location^.shiftval;
  850. case cgpara.location^.loc of
  851. LOC_REGISTER,LOC_CREGISTER:
  852. a_load_const_reg(list,cgpara.location^.size,a,cgpara.location^.register);
  853. LOC_REFERENCE,LOC_CREFERENCE:
  854. begin
  855. reference_reset_base(ref,cgpara.location^.reference.index,cgpara.location^.reference.offset,ctempposinvalid,cgpara.alignment,[]);
  856. a_load_const_ref(list,cgpara.location^.size,a,ref);
  857. end
  858. else
  859. internalerror(2010053109);
  860. end;
  861. end;
  862. procedure tcg.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : TCGPara);
  863. var
  864. tmpref, ref: treference;
  865. tmpreg: tregister;
  866. location: pcgparalocation;
  867. orgsizeleft,
  868. sizeleft: tcgint;
  869. reghasvalue: boolean;
  870. begin
  871. location:=cgpara.location;
  872. tmpref:=r;
  873. sizeleft:=cgpara.intsize;
  874. while assigned(location) do
  875. begin
  876. paramanager.allocparaloc(list,location);
  877. case location^.loc of
  878. LOC_REGISTER,LOC_CREGISTER:
  879. begin
  880. { Parameter locations are often allocated in multiples of
  881. entire registers. If a parameter only occupies a part of
  882. such a register (e.g. a 16 bit int on a 32 bit
  883. architecture), the size of this parameter can only be
  884. determined by looking at the "size" parameter of this
  885. method -> if the size parameter is <= sizeof(aint), then
  886. we check that there is only one parameter location and
  887. then use this "size" to load the value into the parameter
  888. location }
  889. if (size<>OS_NO) and
  890. (tcgsize2size[size]<=sizeof(aint)) then
  891. begin
  892. cgpara.check_simple_location;
  893. a_load_ref_reg(list,size,location^.size,tmpref,location^.register);
  894. if location^.shiftval<0 then
  895. a_op_const_reg(list,OP_SHL,location^.size,-location^.shiftval,location^.register);
  896. end
  897. { there's a lot more data left, and the current paraloc's
  898. register is entirely filled with part of that data }
  899. else if (sizeleft>sizeof(aint)) then
  900. begin
  901. a_load_ref_reg(list,location^.size,location^.size,tmpref,location^.register);
  902. end
  903. { we're at the end of the data, and it can be loaded into
  904. the current location's register with a single regular
  905. load }
  906. else if sizeleft in [1,2,4,8] then
  907. begin
  908. a_load_ref_reg(list,int_cgsize(sizeleft),location^.size,tmpref,location^.register);
  909. if location^.shiftval<0 then
  910. a_op_const_reg(list,OP_SHL,location^.size,-location^.shiftval,location^.register);
  911. end
  912. { we're at the end of the data, and we need multiple loads
  913. to get it in the register because it's an irregular size }
  914. else
  915. begin
  916. { should be the last part }
  917. if assigned(location^.next) then
  918. internalerror(2010052907);
  919. { load the value piecewise to get it into the register }
  920. orgsizeleft:=sizeleft;
  921. reghasvalue:=false;
  922. {$ifdef cpu64bitalu}
  923. if sizeleft>=4 then
  924. begin
  925. a_load_ref_reg(list,OS_32,location^.size,tmpref,location^.register);
  926. dec(sizeleft,4);
  927. if target_info.endian=endian_big then
  928. a_op_const_reg(list,OP_SHL,location^.size,sizeleft*8,location^.register);
  929. inc(tmpref.offset,4);
  930. reghasvalue:=true;
  931. end;
  932. {$endif cpu64bitalu}
  933. if sizeleft>=2 then
  934. begin
  935. tmpreg:=getintregister(list,location^.size);
  936. a_load_ref_reg(list,OS_16,location^.size,tmpref,tmpreg);
  937. dec(sizeleft,2);
  938. if reghasvalue then
  939. begin
  940. if target_info.endian=endian_big then
  941. a_op_const_reg(list,OP_SHL,location^.size,sizeleft*8,tmpreg)
  942. else
  943. a_op_const_reg(list,OP_SHL,location^.size,(orgsizeleft-(sizeleft+2))*8,tmpreg);
  944. a_op_reg_reg(list,OP_OR,location^.size,tmpreg,location^.register);
  945. end
  946. else
  947. begin
  948. if target_info.endian=endian_big then
  949. a_op_const_reg_reg(list,OP_SHL,location^.size,sizeleft*8,tmpreg,location^.register)
  950. else
  951. a_load_reg_reg(list,location^.size,location^.size,tmpreg,location^.register);
  952. end;
  953. inc(tmpref.offset,2);
  954. reghasvalue:=true;
  955. end;
  956. if sizeleft=1 then
  957. begin
  958. tmpreg:=getintregister(list,location^.size);
  959. a_load_ref_reg(list,OS_8,location^.size,tmpref,tmpreg);
  960. dec(sizeleft,1);
  961. if reghasvalue then
  962. begin
  963. if target_info.endian=endian_little then
  964. a_op_const_reg(list,OP_SHL,location^.size,(orgsizeleft-(sizeleft+1))*8,tmpreg);
  965. a_op_reg_reg(list,OP_OR,location^.size,tmpreg,location^.register)
  966. end
  967. else
  968. a_load_reg_reg(list,location^.size,location^.size,tmpreg,location^.register);
  969. inc(tmpref.offset);
  970. end;
  971. if location^.shiftval<0 then
  972. a_op_const_reg(list,OP_SHL,location^.size,-location^.shiftval,location^.register);
  973. { the loop will already adjust the offset and sizeleft }
  974. dec(tmpref.offset,orgsizeleft);
  975. sizeleft:=orgsizeleft;
  976. end;
  977. end;
  978. LOC_REFERENCE,LOC_CREFERENCE:
  979. begin
  980. reference_reset_base(ref,location^.reference.index,location^.reference.offset,ctempposinvalid,newalignment(cgpara.alignment,cgpara.intsize-sizeleft),[]);
  981. a_load_ref_cgparalocref(list,size,sizeleft,tmpref,ref,cgpara,location);
  982. end;
  983. LOC_MMREGISTER,LOC_CMMREGISTER:
  984. begin
  985. case location^.size of
  986. OS_F32,
  987. OS_F64,
  988. OS_F128:
  989. a_loadmm_ref_reg(list,location^.size,location^.size,tmpref,location^.register,mms_movescalar);
  990. OS_M8..OS_M128,
  991. OS_MS8..OS_MS128:
  992. a_loadmm_ref_reg(list,location^.size,location^.size,tmpref,location^.register,nil);
  993. else
  994. internalerror(2010053101);
  995. end;
  996. end;
  997. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  998. begin
  999. a_loadfpu_ref_reg(list,size,location^.size,tmpref,location^.register);
  1000. end
  1001. else
  1002. internalerror(2010053111);
  1003. end;
  1004. inc(tmpref.offset,tcgsize2size[location^.size]);
  1005. dec(sizeleft,tcgsize2size[location^.size]);
  1006. location:=location^.next;
  1007. end;
  1008. end;
  1009. procedure tcg.a_load_ref_cgparalocref(list: TAsmList; sourcesize: tcgsize; sizeleft: tcgint; const ref, paralocref: treference; const cgpara: tcgpara; const location: PCGParaLocation);
  1010. begin
  1011. if assigned(location^.next) then
  1012. internalerror(2010052906);
  1013. if (sourcesize<>OS_NO) and
  1014. (tcgsize2size[sourcesize]<=sizeof(aint)) then
  1015. a_load_ref_ref(list,sourcesize,location^.size,ref,paralocref)
  1016. else
  1017. { use concatcopy, because the parameter can be larger than }
  1018. { what the OS_* constants can handle }
  1019. g_concatcopy(list,ref,paralocref,sizeleft);
  1020. end;
  1021. procedure tcg.a_load_loc_cgpara(list : TAsmList;const l:tlocation;const cgpara : TCGPara);
  1022. begin
  1023. case l.loc of
  1024. LOC_REGISTER,
  1025. LOC_CREGISTER :
  1026. a_load_reg_cgpara(list,l.size,l.register,cgpara);
  1027. LOC_CONSTANT :
  1028. a_load_const_cgpara(list,l.size,l.value,cgpara);
  1029. LOC_CREFERENCE,
  1030. LOC_REFERENCE :
  1031. a_load_ref_cgpara(list,l.size,l.reference,cgpara);
  1032. else
  1033. internalerror(2002032211);
  1034. end;
  1035. end;
  1036. procedure tcg.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : TCGPara);
  1037. var
  1038. hr : tregister;
  1039. begin
  1040. cgpara.check_simple_location;
  1041. if cgpara.location^.loc in [LOC_CREGISTER,LOC_REGISTER] then
  1042. begin
  1043. paramanager.allocparaloc(list,cgpara.location);
  1044. a_loadaddr_ref_reg(list,r,cgpara.location^.register)
  1045. end
  1046. else
  1047. begin
  1048. hr:=getaddressregister(list);
  1049. a_loadaddr_ref_reg(list,r,hr);
  1050. a_load_reg_cgpara(list,OS_ADDR,hr,cgpara);
  1051. end;
  1052. end;
  1053. procedure tcg.a_load_cgparaloc_ref(list : TAsmList;const paraloc : TCGParaLocation;const ref : treference;sizeleft : tcgint;align : longint);
  1054. var
  1055. href : treference;
  1056. hreg : tregister;
  1057. cgsize: tcgsize;
  1058. begin
  1059. case paraloc.loc of
  1060. LOC_REGISTER :
  1061. begin
  1062. hreg:=paraloc.register;
  1063. cgsize:=paraloc.size;
  1064. if paraloc.shiftval>0 then
  1065. a_op_const_reg_reg(list,OP_SHL,OS_INT,paraloc.shiftval,paraloc.register,paraloc.register)
  1066. { in case the original size was 3 or 5/6/7 bytes, the value was
  1067. shifted to the top of the to 4 resp. 8 byte register on the
  1068. caller side and needs to be stored with those bytes at the
  1069. start of the reference -> don't shift right }
  1070. else if (paraloc.shiftval<0) and
  1071. ((-paraloc.shiftval) in [8,16,32]) then
  1072. begin
  1073. a_op_const_reg_reg(list,OP_SHR,OS_INT,-paraloc.shiftval,paraloc.register,paraloc.register);
  1074. { convert to a register of 1/2/4 bytes in size, since the
  1075. original register had to be made larger to be able to hold
  1076. the shifted value }
  1077. cgsize:=int_cgsize(tcgsize2size[OS_INT]-(-paraloc.shiftval div 8));
  1078. if cgsize=OS_NO then
  1079. cgsize:=OS_INT;
  1080. hreg:=getintregister(list,cgsize);
  1081. a_load_reg_reg(list,OS_INT,cgsize,paraloc.register,hreg);
  1082. end;
  1083. { use the exact size to avoid overwriting of adjacent data }
  1084. if tcgsize2size[cgsize]<=sizeleft then
  1085. a_load_reg_ref(list,paraloc.size,cgsize,hreg,ref)
  1086. else
  1087. case sizeleft of
  1088. 1,2,4,8:
  1089. a_load_reg_ref(list,paraloc.size,int_cgsize(sizeleft),hreg,ref);
  1090. 3:
  1091. begin
  1092. if target_info.endian=endian_big then
  1093. begin
  1094. href:=ref;
  1095. inc(href.offset,2);
  1096. a_load_reg_ref(list,paraloc.size,OS_8,hreg,href);
  1097. a_op_const_reg_reg(list,OP_SHR,OS_INT,8,hreg,hreg);
  1098. a_load_reg_ref(list,paraloc.size,OS_16,hreg,ref);
  1099. end
  1100. else
  1101. begin
  1102. a_load_reg_ref(list,paraloc.size,OS_16,hreg,ref);
  1103. href:=ref;
  1104. inc(href.offset,2);
  1105. a_op_const_reg_reg(list,OP_SHR,cgsize,16,hreg,hreg);
  1106. a_load_reg_ref(list,paraloc.size,OS_8,hreg,href);
  1107. end
  1108. end;
  1109. 5:
  1110. begin
  1111. if target_info.endian=endian_big then
  1112. begin
  1113. href:=ref;
  1114. inc(href.offset,4);
  1115. a_load_reg_ref(list,paraloc.size,OS_8,hreg,href);
  1116. a_op_const_reg_reg(list,OP_SHR,OS_INT,8,hreg,hreg);
  1117. a_load_reg_ref(list,paraloc.size,OS_32,hreg,ref);
  1118. end
  1119. else
  1120. begin
  1121. a_load_reg_ref(list,paraloc.size,OS_32,hreg,ref);
  1122. href:=ref;
  1123. inc(href.offset,4);
  1124. a_op_const_reg_reg(list,OP_SHR,cgsize,32,hreg,hreg);
  1125. a_load_reg_ref(list,paraloc.size,OS_8,hreg,href);
  1126. end
  1127. end;
  1128. 6:
  1129. begin
  1130. if target_info.endian=endian_big then
  1131. begin
  1132. href:=ref;
  1133. inc(href.offset,4);
  1134. a_load_reg_ref(list,paraloc.size,OS_16,hreg,href);
  1135. a_op_const_reg_reg(list,OP_SHR,OS_INT,16,hreg,hreg);
  1136. a_load_reg_ref(list,paraloc.size,OS_32,hreg,ref);
  1137. end
  1138. else
  1139. begin
  1140. a_load_reg_ref(list,paraloc.size,OS_32,hreg,ref);
  1141. href:=ref;
  1142. inc(href.offset,4);
  1143. a_op_const_reg_reg(list,OP_SHR,cgsize,32,hreg,hreg);
  1144. a_load_reg_ref(list,paraloc.size,OS_16,hreg,href);
  1145. end
  1146. end;
  1147. 7:
  1148. begin
  1149. if target_info.endian=endian_big then
  1150. begin
  1151. href:=ref;
  1152. inc(href.offset,6);
  1153. a_load_reg_ref(list,paraloc.size,OS_8,hreg,href);
  1154. a_op_const_reg_reg(list,OP_SHR,OS_INT,8,hreg,hreg);
  1155. href:=ref;
  1156. inc(href.offset,4);
  1157. a_load_reg_ref(list,paraloc.size,OS_16,hreg,href);
  1158. a_op_const_reg_reg(list,OP_SHR,OS_INT,16,hreg,hreg);
  1159. a_load_reg_ref(list,paraloc.size,OS_32,hreg,ref);
  1160. end
  1161. else
  1162. begin
  1163. a_load_reg_ref(list,paraloc.size,OS_32,hreg,ref);
  1164. href:=ref;
  1165. inc(href.offset,4);
  1166. a_op_const_reg_reg(list,OP_SHR,cgsize,32,hreg,hreg);
  1167. a_load_reg_ref(list,paraloc.size,OS_16,hreg,href);
  1168. inc(href.offset,2);
  1169. a_op_const_reg_reg(list,OP_SHR,cgsize,16,hreg,hreg);
  1170. a_load_reg_ref(list,paraloc.size,OS_8,hreg,href);
  1171. end
  1172. end;
  1173. else
  1174. { other sizes not allowed }
  1175. Internalerror(2017080901);
  1176. end;
  1177. end;
  1178. LOC_MMREGISTER :
  1179. begin
  1180. case paraloc.size of
  1181. OS_F32,
  1182. OS_F64,
  1183. OS_F128:
  1184. a_loadmm_reg_ref(list,paraloc.size,paraloc.size,paraloc.register,ref,mms_movescalar);
  1185. OS_M8..OS_M128,
  1186. OS_MS8..OS_MS128:
  1187. a_loadmm_reg_ref(list,paraloc.size,paraloc.size,paraloc.register,ref,nil);
  1188. else
  1189. internalerror(2010053102);
  1190. end;
  1191. end;
  1192. LOC_FPUREGISTER :
  1193. a_loadfpu_reg_ref(list,paraloc.size,paraloc.size,paraloc.register,ref);
  1194. LOC_REFERENCE :
  1195. begin
  1196. reference_reset_base(href,paraloc.reference.index,paraloc.reference.offset,ctempposinvalid,align,[]);
  1197. { use concatcopy, because it can also be a float which fails when
  1198. load_ref_ref is used. Don't copy data when the references are equal }
  1199. if not((href.base=ref.base) and (href.offset=ref.offset)) then
  1200. g_concatcopy(list,href,ref,sizeleft);
  1201. end;
  1202. else
  1203. internalerror(2002081302);
  1204. end;
  1205. end;
  1206. procedure tcg.a_load_cgparaloc_anyreg(list: TAsmList;regsize: tcgsize;const paraloc: TCGParaLocation;reg: tregister;align: longint);
  1207. var
  1208. href : treference;
  1209. begin
  1210. case paraloc.loc of
  1211. LOC_REGISTER :
  1212. begin
  1213. if paraloc.shiftval<0 then
  1214. a_op_const_reg_reg(list,OP_SHR,OS_INT,-paraloc.shiftval,paraloc.register,paraloc.register);
  1215. case getregtype(reg) of
  1216. R_ADDRESSREGISTER,
  1217. R_INTREGISTER:
  1218. a_load_reg_reg(list,paraloc.size,regsize,paraloc.register,reg);
  1219. R_MMREGISTER:
  1220. a_loadmm_intreg_reg(list,paraloc.size,regsize,paraloc.register,reg,mms_movescalar);
  1221. R_FPUREGISTER:
  1222. a_loadfpu_intreg_reg(list,paraloc.size,regsize,paraloc.register,reg);
  1223. else
  1224. internalerror(2009112422);
  1225. end;
  1226. end;
  1227. LOC_MMREGISTER :
  1228. begin
  1229. case getregtype(reg) of
  1230. R_ADDRESSREGISTER,
  1231. R_INTREGISTER:
  1232. a_loadmm_reg_intreg(list,paraloc.size,regsize,paraloc.register,reg,mms_movescalar);
  1233. R_MMREGISTER:
  1234. begin
  1235. case paraloc.size of
  1236. OS_F32,
  1237. OS_F64,
  1238. OS_F128:
  1239. a_loadmm_reg_reg(list,paraloc.size,regsize,paraloc.register,reg,mms_movescalar);
  1240. OS_M8..OS_M128,
  1241. OS_MS8..OS_MS128:
  1242. a_loadmm_reg_reg(list,paraloc.size,paraloc.size,paraloc.register,reg,nil);
  1243. else
  1244. internalerror(2010053102);
  1245. end;
  1246. end;
  1247. else
  1248. internalerror(2010053104);
  1249. end;
  1250. end;
  1251. LOC_FPUREGISTER :
  1252. begin
  1253. case getregtype(reg) of
  1254. R_FPUREGISTER:
  1255. a_loadfpu_reg_reg(list,paraloc.size,regsize,paraloc.register,reg)
  1256. else
  1257. internalerror(2015031401);
  1258. end;
  1259. end;
  1260. LOC_REFERENCE :
  1261. begin
  1262. reference_reset_base(href,paraloc.reference.index,paraloc.reference.offset,ctempposinvalid,align,[]);
  1263. case getregtype(reg) of
  1264. R_ADDRESSREGISTER,
  1265. R_INTREGISTER :
  1266. a_load_ref_reg(list,paraloc.size,regsize,href,reg);
  1267. R_FPUREGISTER :
  1268. a_loadfpu_ref_reg(list,paraloc.size,regsize,href,reg);
  1269. R_MMREGISTER :
  1270. { not paraloc.size, because it may be OS_64 instead of
  1271. OS_F64 in case the parameter is passed using integer
  1272. conventions (e.g., on ARM) }
  1273. a_loadmm_ref_reg(list,regsize,regsize,href,reg,mms_movescalar);
  1274. else
  1275. internalerror(2004101012);
  1276. end;
  1277. end;
  1278. else
  1279. internalerror(2002081302);
  1280. end;
  1281. end;
  1282. {****************************************************************************
  1283. some generic implementations
  1284. ****************************************************************************}
  1285. { memory/register loading }
  1286. procedure tcg.a_load_reg_ref_unaligned(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);
  1287. var
  1288. tmpref : treference;
  1289. tmpreg : tregister;
  1290. i : longint;
  1291. begin
  1292. if ref.alignment<tcgsize2size[fromsize] then
  1293. begin
  1294. tmpref:=ref;
  1295. { we take care of the alignment now }
  1296. tmpref.alignment:=0;
  1297. case FromSize of
  1298. OS_16,OS_S16:
  1299. begin
  1300. tmpreg:=getintregister(list,OS_16);
  1301. a_load_reg_reg(list,fromsize,OS_16,register,tmpreg);
  1302. if target_info.endian=endian_big then
  1303. inc(tmpref.offset);
  1304. tmpreg:=makeregsize(list,tmpreg,OS_8);
  1305. a_load_reg_ref(list,OS_8,OS_8,tmpreg,tmpref);
  1306. tmpreg:=makeregsize(list,tmpreg,OS_16);
  1307. a_op_const_reg(list,OP_SHR,OS_16,8,tmpreg);
  1308. if target_info.endian=endian_big then
  1309. dec(tmpref.offset)
  1310. else
  1311. inc(tmpref.offset);
  1312. tmpreg:=makeregsize(list,tmpreg,OS_8);
  1313. a_load_reg_ref(list,OS_8,OS_8,tmpreg,tmpref);
  1314. end;
  1315. OS_32,OS_S32:
  1316. begin
  1317. { could add an optimised case for ref.alignment=2 }
  1318. tmpreg:=getintregister(list,OS_32);
  1319. a_load_reg_reg(list,fromsize,OS_32,register,tmpreg);
  1320. if target_info.endian=endian_big then
  1321. inc(tmpref.offset,3);
  1322. tmpreg:=makeregsize(list,tmpreg,OS_8);
  1323. a_load_reg_ref(list,OS_8,OS_8,tmpreg,tmpref);
  1324. tmpreg:=makeregsize(list,tmpreg,OS_32);
  1325. for i:=1 to 3 do
  1326. begin
  1327. a_op_const_reg(list,OP_SHR,OS_32,8,tmpreg);
  1328. if target_info.endian=endian_big then
  1329. dec(tmpref.offset)
  1330. else
  1331. inc(tmpref.offset);
  1332. tmpreg:=makeregsize(list,tmpreg,OS_8);
  1333. a_load_reg_ref(list,OS_8,OS_8,tmpreg,tmpref);
  1334. tmpreg:=makeregsize(list,tmpreg,OS_32);
  1335. end;
  1336. end
  1337. else
  1338. a_load_reg_ref(list,fromsize,tosize,register,tmpref);
  1339. end;
  1340. end
  1341. else
  1342. a_load_reg_ref(list,fromsize,tosize,register,ref);
  1343. end;
  1344. procedure tcg.a_load_ref_reg_unaligned(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);
  1345. var
  1346. tmpref : treference;
  1347. tmpreg,
  1348. tmpreg2 : tregister;
  1349. i : longint;
  1350. hisize : tcgsize;
  1351. begin
  1352. if ref.alignment in [1,2] then
  1353. begin
  1354. tmpref:=ref;
  1355. { we take care of the alignment now }
  1356. tmpref.alignment:=0;
  1357. case FromSize of
  1358. OS_16,OS_S16:
  1359. if ref.alignment=2 then
  1360. a_load_ref_reg(list,fromsize,tosize,tmpref,register)
  1361. else
  1362. begin
  1363. if FromSize=OS_16 then
  1364. hisize:=OS_8
  1365. else
  1366. hisize:=OS_S8;
  1367. { first load in tmpreg, because the target register }
  1368. { may be used in ref as well }
  1369. if target_info.endian=endian_little then
  1370. inc(tmpref.offset);
  1371. tmpreg:=getintregister(list,OS_8);
  1372. a_load_ref_reg(list,hisize,hisize,tmpref,tmpreg);
  1373. tmpreg:=makeregsize(list,tmpreg,FromSize);
  1374. a_op_const_reg(list,OP_SHL,FromSize,8,tmpreg);
  1375. if target_info.endian=endian_little then
  1376. dec(tmpref.offset)
  1377. else
  1378. inc(tmpref.offset);
  1379. tmpreg2:=makeregsize(list,register,OS_16);
  1380. a_load_ref_reg(list,OS_8,OS_16,tmpref,tmpreg2);
  1381. a_op_reg_reg(list,OP_OR,OS_16,tmpreg,tmpreg2);
  1382. a_load_reg_reg(list,fromsize,tosize,tmpreg2,register);
  1383. end;
  1384. OS_32,OS_S32:
  1385. if ref.alignment=2 then
  1386. begin
  1387. if target_info.endian=endian_little then
  1388. inc(tmpref.offset,2);
  1389. tmpreg:=getintregister(list,OS_32);
  1390. a_load_ref_reg(list,OS_16,OS_32,tmpref,tmpreg);
  1391. a_op_const_reg(list,OP_SHL,OS_32,16,tmpreg);
  1392. if target_info.endian=endian_little then
  1393. dec(tmpref.offset,2)
  1394. else
  1395. inc(tmpref.offset,2);
  1396. tmpreg2:=makeregsize(list,register,OS_32);
  1397. a_load_ref_reg(list,OS_16,OS_32,tmpref,tmpreg2);
  1398. a_op_reg_reg(list,OP_OR,OS_32,tmpreg,tmpreg2);
  1399. a_load_reg_reg(list,fromsize,tosize,tmpreg2,register);
  1400. end
  1401. else
  1402. begin
  1403. if target_info.endian=endian_little then
  1404. inc(tmpref.offset,3);
  1405. tmpreg:=getintregister(list,OS_32);
  1406. a_load_ref_reg(list,OS_8,OS_32,tmpref,tmpreg);
  1407. tmpreg2:=getintregister(list,OS_32);
  1408. for i:=1 to 3 do
  1409. begin
  1410. a_op_const_reg(list,OP_SHL,OS_32,8,tmpreg);
  1411. if target_info.endian=endian_little then
  1412. dec(tmpref.offset)
  1413. else
  1414. inc(tmpref.offset);
  1415. a_load_ref_reg(list,OS_8,OS_32,tmpref,tmpreg2);
  1416. a_op_reg_reg(list,OP_OR,OS_32,tmpreg2,tmpreg);
  1417. end;
  1418. a_load_reg_reg(list,fromsize,tosize,tmpreg,register);
  1419. end
  1420. else
  1421. a_load_ref_reg(list,fromsize,tosize,tmpref,register);
  1422. end;
  1423. end
  1424. else
  1425. a_load_ref_reg(list,fromsize,tosize,ref,register);
  1426. end;
  1427. procedure tcg.a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);
  1428. var
  1429. tmpreg: tregister;
  1430. begin
  1431. { verify if we have the same reference }
  1432. if references_equal(sref,dref) then
  1433. exit;
  1434. tmpreg:=getintregister(list,tosize);
  1435. a_load_ref_reg(list,fromsize,tosize,sref,tmpreg);
  1436. a_load_reg_ref(list,tosize,tosize,tmpreg,dref);
  1437. end;
  1438. procedure tcg.a_load_const_ref(list : TAsmList;size : tcgsize;a : tcgint;const ref : treference);
  1439. var
  1440. tmpreg: tregister;
  1441. begin
  1442. tmpreg:=getintregister(list,size);
  1443. a_load_const_reg(list,size,a,tmpreg);
  1444. a_load_reg_ref(list,size,size,tmpreg,ref);
  1445. end;
  1446. procedure tcg.a_load_const_loc(list : TAsmList;a : tcgint;const loc: tlocation);
  1447. begin
  1448. case loc.loc of
  1449. LOC_REFERENCE,LOC_CREFERENCE:
  1450. a_load_const_ref(list,loc.size,a,loc.reference);
  1451. LOC_REGISTER,LOC_CREGISTER:
  1452. a_load_const_reg(list,loc.size,a,loc.register);
  1453. else
  1454. internalerror(200203272);
  1455. end;
  1456. end;
  1457. procedure tcg.a_load_reg_loc(list : TAsmList;fromsize : tcgsize;reg : tregister;const loc: tlocation);
  1458. begin
  1459. case loc.loc of
  1460. LOC_REFERENCE,LOC_CREFERENCE:
  1461. a_load_reg_ref(list,fromsize,loc.size,reg,loc.reference);
  1462. LOC_REGISTER,LOC_CREGISTER:
  1463. a_load_reg_reg(list,fromsize,loc.size,reg,loc.register);
  1464. LOC_MMREGISTER,LOC_CMMREGISTER:
  1465. a_loadmm_intreg_reg(list,fromsize,loc.size,reg,loc.register,mms_movescalar);
  1466. else
  1467. internalerror(200203271);
  1468. end;
  1469. end;
  1470. procedure tcg.a_load_loc_reg(list : TAsmList; tosize: tcgsize; const loc: tlocation; reg : tregister);
  1471. begin
  1472. case loc.loc of
  1473. LOC_REFERENCE,LOC_CREFERENCE:
  1474. a_load_ref_reg(list,loc.size,tosize,loc.reference,reg);
  1475. LOC_REGISTER,LOC_CREGISTER:
  1476. a_load_reg_reg(list,loc.size,tosize,loc.register,reg);
  1477. LOC_CONSTANT:
  1478. a_load_const_reg(list,tosize,loc.value,reg);
  1479. LOC_MMREGISTER,LOC_CMMREGISTER:
  1480. a_loadmm_reg_intreg(list,loc.size,tosize,loc.register,reg,mms_movescalar);
  1481. else
  1482. internalerror(200109092);
  1483. end;
  1484. end;
  1485. procedure tcg.a_load_loc_ref(list : TAsmList;tosize: tcgsize; const loc: tlocation; const ref : treference);
  1486. begin
  1487. case loc.loc of
  1488. LOC_REFERENCE,LOC_CREFERENCE:
  1489. a_load_ref_ref(list,loc.size,tosize,loc.reference,ref);
  1490. LOC_REGISTER,LOC_CREGISTER:
  1491. a_load_reg_ref(list,loc.size,tosize,loc.register,ref);
  1492. LOC_CONSTANT:
  1493. a_load_const_ref(list,tosize,loc.value,ref);
  1494. else
  1495. internalerror(200109302);
  1496. end;
  1497. end;
  1498. procedure tcg.optimize_op_const(size: TCGSize; var op: topcg; var a : tcgint);
  1499. var
  1500. powerval : longint;
  1501. signext_a, zeroext_a: tcgint;
  1502. begin
  1503. case size of
  1504. OS_64,OS_S64:
  1505. begin
  1506. signext_a:=int64(a);
  1507. zeroext_a:=int64(a);
  1508. end;
  1509. OS_32,OS_S32:
  1510. begin
  1511. signext_a:=longint(a);
  1512. zeroext_a:=dword(a);
  1513. end;
  1514. OS_16,OS_S16:
  1515. begin
  1516. signext_a:=smallint(a);
  1517. zeroext_a:=word(a);
  1518. end;
  1519. OS_8,OS_S8:
  1520. begin
  1521. signext_a:=shortint(a);
  1522. zeroext_a:=byte(a);
  1523. end
  1524. else
  1525. begin
  1526. { Should we internalerror() here instead? }
  1527. signext_a:=a;
  1528. zeroext_a:=a;
  1529. end;
  1530. end;
  1531. case op of
  1532. OP_OR :
  1533. begin
  1534. { or with zero returns same result }
  1535. if a = 0 then
  1536. op:=OP_NONE
  1537. else
  1538. { or with max returns max }
  1539. if signext_a = -1 then
  1540. op:=OP_MOVE;
  1541. end;
  1542. OP_AND :
  1543. begin
  1544. { and with max returns same result }
  1545. if (signext_a = -1) then
  1546. op:=OP_NONE
  1547. else
  1548. { and with 0 returns 0 }
  1549. if a=0 then
  1550. op:=OP_MOVE;
  1551. end;
  1552. OP_XOR :
  1553. begin
  1554. { xor with zero returns same result }
  1555. if a = 0 then
  1556. op:=OP_NONE;
  1557. end;
  1558. OP_DIV :
  1559. begin
  1560. { division by 1 returns result }
  1561. if a = 1 then
  1562. op:=OP_NONE
  1563. else if ispowerof2(int64(zeroext_a), powerval) and not(cs_check_overflow in current_settings.localswitches) then
  1564. begin
  1565. a := powerval;
  1566. op:= OP_SHR;
  1567. end;
  1568. end;
  1569. OP_IDIV:
  1570. begin
  1571. if a = 1 then
  1572. op:=OP_NONE;
  1573. end;
  1574. OP_MUL,OP_IMUL:
  1575. begin
  1576. if a = 1 then
  1577. op:=OP_NONE
  1578. else
  1579. if a=0 then
  1580. op:=OP_MOVE
  1581. else if ispowerof2(int64(zeroext_a), powerval) and not(cs_check_overflow in current_settings.localswitches) then
  1582. begin
  1583. a := powerval;
  1584. op:= OP_SHL;
  1585. end;
  1586. end;
  1587. OP_ADD,OP_SUB:
  1588. begin
  1589. if a = 0 then
  1590. op:=OP_NONE;
  1591. end;
  1592. OP_SAR,OP_SHL,OP_SHR:
  1593. begin
  1594. if a = 0 then
  1595. op:=OP_NONE;
  1596. end;
  1597. OP_ROL,OP_ROR:
  1598. begin
  1599. case size of
  1600. OS_64,OS_S64:
  1601. a:=a and 63;
  1602. OS_32,OS_S32:
  1603. a:=a and 31;
  1604. OS_16,OS_S16:
  1605. a:=a and 15;
  1606. OS_8,OS_S8:
  1607. a:=a and 7;
  1608. end;
  1609. if a = 0 then
  1610. op:=OP_NONE;
  1611. end;
  1612. end;
  1613. end;
  1614. procedure tcg.a_loadfpu_loc_reg(list: TAsmList; tosize: tcgsize; const loc: tlocation; const reg: tregister);
  1615. begin
  1616. case loc.loc of
  1617. LOC_REFERENCE, LOC_CREFERENCE:
  1618. a_loadfpu_ref_reg(list,loc.size,tosize,loc.reference,reg);
  1619. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  1620. a_loadfpu_reg_reg(list,loc.size,tosize,loc.register,reg);
  1621. else
  1622. internalerror(200203301);
  1623. end;
  1624. end;
  1625. procedure tcg.a_loadfpu_reg_loc(list: TAsmList; fromsize: tcgsize; const reg: tregister; const loc: tlocation);
  1626. begin
  1627. case loc.loc of
  1628. LOC_REFERENCE, LOC_CREFERENCE:
  1629. a_loadfpu_reg_ref(list,fromsize,loc.size,reg,loc.reference);
  1630. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  1631. a_loadfpu_reg_reg(list,fromsize,loc.size,reg,loc.register);
  1632. else
  1633. internalerror(48991);
  1634. end;
  1635. end;
  1636. procedure tcg.a_loadfpu_ref_ref(list: TAsmList; fromsize, tosize: tcgsize; const ref1,ref2: treference);
  1637. var
  1638. reg: tregister;
  1639. regsize: tcgsize;
  1640. begin
  1641. if (fromsize>=tosize) then
  1642. regsize:=fromsize
  1643. else
  1644. regsize:=tosize;
  1645. reg:=getfpuregister(list,regsize);
  1646. a_loadfpu_ref_reg(list,fromsize,regsize,ref1,reg);
  1647. a_loadfpu_reg_ref(list,regsize,tosize,reg,ref2);
  1648. end;
  1649. procedure tcg.a_loadfpu_reg_cgpara(list : TAsmList;size : tcgsize;const r : tregister;const cgpara : TCGPara);
  1650. var
  1651. ref : treference;
  1652. begin
  1653. paramanager.alloccgpara(list,cgpara);
  1654. case cgpara.location^.loc of
  1655. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  1656. begin
  1657. cgpara.check_simple_location;
  1658. a_loadfpu_reg_reg(list,size,size,r,cgpara.location^.register);
  1659. end;
  1660. LOC_REFERENCE,LOC_CREFERENCE:
  1661. begin
  1662. cgpara.check_simple_location;
  1663. reference_reset_base(ref,cgpara.location^.reference.index,cgpara.location^.reference.offset,ctempposinvalid,cgpara.alignment,[]);
  1664. a_loadfpu_reg_ref(list,size,size,r,ref);
  1665. end;
  1666. LOC_REGISTER,LOC_CREGISTER:
  1667. begin
  1668. { paramfpu_ref does the check_simpe_location check here if necessary }
  1669. tg.GetTemp(list,TCGSize2Size[size],TCGSize2Size[size],tt_normal,ref);
  1670. a_loadfpu_reg_ref(list,size,size,r,ref);
  1671. a_loadfpu_ref_cgpara(list,size,ref,cgpara);
  1672. tg.Ungettemp(list,ref);
  1673. end;
  1674. else
  1675. internalerror(2010053112);
  1676. end;
  1677. end;
  1678. procedure tcg.a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const cgpara : TCGPara);
  1679. var
  1680. href : treference;
  1681. hsize: tcgsize;
  1682. paraloc: PCGParaLocation;
  1683. begin
  1684. case cgpara.location^.loc of
  1685. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  1686. begin
  1687. paramanager.alloccgpara(list,cgpara);
  1688. paraloc:=cgpara.location;
  1689. href:=ref;
  1690. while assigned(paraloc) do
  1691. begin
  1692. if not(paraloc^.loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER]) then
  1693. internalerror(2015031501);
  1694. a_loadfpu_ref_reg(list,paraloc^.size,paraloc^.size,href,paraloc^.register);
  1695. inc(href.offset,tcgsize2size[paraloc^.size]);
  1696. paraloc:=paraloc^.next;
  1697. end;
  1698. end;
  1699. LOC_REFERENCE,LOC_CREFERENCE:
  1700. begin
  1701. cgpara.check_simple_location;
  1702. reference_reset_base(href,cgpara.location^.reference.index,cgpara.location^.reference.offset,ctempposinvalid,cgpara.alignment,[]);
  1703. { concatcopy should choose the best way to copy the data }
  1704. g_concatcopy(list,ref,href,tcgsize2size[size]);
  1705. end;
  1706. LOC_REGISTER,LOC_CREGISTER:
  1707. begin
  1708. { force integer size }
  1709. hsize:=int_cgsize(tcgsize2size[size]);
  1710. {$ifndef cpu64bitalu}
  1711. if (hsize in [OS_S64,OS_64]) then
  1712. cg64.a_load64_ref_cgpara(list,ref,cgpara)
  1713. else
  1714. {$endif not cpu64bitalu}
  1715. begin
  1716. cgpara.check_simple_location;
  1717. a_load_ref_cgpara(list,hsize,ref,cgpara)
  1718. end;
  1719. end
  1720. else
  1721. internalerror(200402201);
  1722. end;
  1723. end;
  1724. procedure tcg.a_loadfpu_intreg_reg(list : TAsmList; fromsize,tosize : tcgsize; intreg,fpureg : tregister);
  1725. var
  1726. tmpref: treference;
  1727. begin
  1728. if not(tcgsize2size[fromsize] in [4,8]) or
  1729. not(tcgsize2size[tosize] in [4,8]) or
  1730. (tcgsize2size[fromsize]<>tcgsize2size[tosize]) then
  1731. internalerror(2017070902);
  1732. tg.gettemp(list,tcgsize2size[fromsize],tcgsize2size[fromsize],tt_normal,tmpref);
  1733. a_load_reg_ref(list,fromsize,fromsize,intreg,tmpref);
  1734. a_loadfpu_ref_reg(list,tosize,tosize,tmpref,fpureg);
  1735. tg.ungettemp(list,tmpref);
  1736. end;
  1737. procedure tcg.a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference);
  1738. var
  1739. tmpreg : tregister;
  1740. begin
  1741. tmpreg:=getintregister(list,size);
  1742. a_load_ref_reg(list,size,size,ref,tmpreg);
  1743. a_op_const_reg(list,op,size,a,tmpreg);
  1744. a_load_reg_ref(list,size,size,tmpreg,ref);
  1745. end;
  1746. procedure tcg.a_op_const_loc(list : TAsmList; Op: TOpCG; a: tcgint; const loc: tlocation);
  1747. begin
  1748. case loc.loc of
  1749. LOC_REGISTER, LOC_CREGISTER:
  1750. a_op_const_reg(list,op,loc.size,a,loc.register);
  1751. LOC_REFERENCE, LOC_CREFERENCE:
  1752. a_op_const_ref(list,op,loc.size,a,loc.reference);
  1753. else
  1754. internalerror(200109061);
  1755. end;
  1756. end;
  1757. procedure tcg.a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference);
  1758. var
  1759. tmpreg : tregister;
  1760. begin
  1761. tmpreg:=getintregister(list,size);
  1762. a_load_ref_reg(list,size,size,ref,tmpreg);
  1763. if op in [OP_NEG,OP_NOT] then
  1764. begin
  1765. if reg<>NR_NO then
  1766. internalerror(2017040901);
  1767. a_op_reg_reg(list,op,size,tmpreg,tmpreg);
  1768. end
  1769. else
  1770. a_op_reg_reg(list,op,size,reg,tmpreg);
  1771. a_load_reg_ref(list,size,size,tmpreg,ref);
  1772. end;
  1773. procedure tcg.a_op_ref_reg(list : TAsmList; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister);
  1774. var
  1775. tmpreg: tregister;
  1776. begin
  1777. case op of
  1778. OP_NOT,OP_NEG:
  1779. { handle it as "load ref,reg; op reg" }
  1780. begin
  1781. a_load_ref_reg(list,size,size,ref,reg);
  1782. a_op_reg_reg(list,op,size,reg,reg);
  1783. end;
  1784. else
  1785. begin
  1786. tmpreg:=getintregister(list,size);
  1787. a_load_ref_reg(list,size,size,ref,tmpreg);
  1788. a_op_reg_reg(list,op,size,tmpreg,reg);
  1789. end;
  1790. end;
  1791. end;
  1792. procedure tcg.a_op_reg_loc(list : TAsmList; Op: TOpCG; reg: tregister; const loc: tlocation);
  1793. begin
  1794. case loc.loc of
  1795. LOC_REGISTER, LOC_CREGISTER:
  1796. a_op_reg_reg(list,op,loc.size,reg,loc.register);
  1797. LOC_REFERENCE, LOC_CREFERENCE:
  1798. a_op_reg_ref(list,op,loc.size,reg,loc.reference);
  1799. else
  1800. internalerror(200109061);
  1801. end;
  1802. end;
  1803. procedure tcg.a_op_loc_reg(list : TAsmList; Op : TOpCG; size: TCGSize; const loc : tlocation; reg : tregister);
  1804. begin
  1805. case loc.loc of
  1806. LOC_REGISTER, LOC_CREGISTER:
  1807. a_op_reg_reg(list,op,size,loc.register,reg);
  1808. LOC_REFERENCE, LOC_CREFERENCE:
  1809. a_op_ref_reg(list,op,size,loc.reference,reg);
  1810. LOC_CONSTANT:
  1811. a_op_const_reg(list,op,size,loc.value,reg);
  1812. else
  1813. internalerror(2018031101);
  1814. end;
  1815. end;
  1816. procedure tcg.a_op_ref_loc(list : TAsmList; Op: TOpCG; const ref: TReference; const loc: tlocation);
  1817. var
  1818. tmpreg: tregister;
  1819. begin
  1820. case loc.loc of
  1821. LOC_REGISTER,LOC_CREGISTER:
  1822. a_op_ref_reg(list,op,loc.size,ref,loc.register);
  1823. LOC_REFERENCE,LOC_CREFERENCE:
  1824. begin
  1825. tmpreg:=getintregister(list,loc.size);
  1826. a_load_ref_reg(list,loc.size,loc.size,ref,tmpreg);
  1827. a_op_reg_ref(list,op,loc.size,tmpreg,loc.reference);
  1828. end;
  1829. else
  1830. internalerror(200109061);
  1831. end;
  1832. end;
  1833. procedure Tcg.a_op_const_reg_reg(list:TAsmList;op:Topcg;size:Tcgsize;
  1834. a:tcgint;src,dst:Tregister);
  1835. begin
  1836. optimize_op_const(size, op, a);
  1837. case op of
  1838. OP_NONE:
  1839. begin
  1840. if src <> dst then
  1841. a_load_reg_reg(list, size, size, src, dst);
  1842. exit;
  1843. end;
  1844. OP_MOVE:
  1845. begin
  1846. a_load_const_reg(list, size, a, dst);
  1847. exit;
  1848. end;
  1849. {$ifdef cpu8bitalu}
  1850. OP_SHL:
  1851. begin
  1852. if a=8 then
  1853. case size of
  1854. OS_S16,OS_16:
  1855. begin
  1856. a_load_reg_reg(list,OS_8,OS_8,src,GetNextReg(dst));
  1857. a_load_const_reg(list,OS_8,0,dst);
  1858. exit;
  1859. end;
  1860. end;
  1861. end;
  1862. OP_SHR:
  1863. begin
  1864. if a=8 then
  1865. case size of
  1866. OS_S16,OS_16:
  1867. begin
  1868. a_load_reg_reg(list,OS_8,OS_8,GetNextReg(src),dst);
  1869. a_load_const_reg(list,OS_8,0,GetNextReg(dst));
  1870. exit;
  1871. end;
  1872. end;
  1873. end;
  1874. {$endif cpu8bitalu}
  1875. {$ifdef cpu16bitalu}
  1876. OP_SHL:
  1877. begin
  1878. if a=16 then
  1879. case size of
  1880. OS_S32,OS_32:
  1881. begin
  1882. a_load_reg_reg(list,OS_16,OS_16,src,GetNextReg(dst));
  1883. a_load_const_reg(list,OS_16,0,dst);
  1884. exit;
  1885. end;
  1886. end;
  1887. end;
  1888. OP_SHR:
  1889. begin
  1890. if a=16 then
  1891. case size of
  1892. OS_S32,OS_32:
  1893. begin
  1894. a_load_reg_reg(list,OS_16,OS_16,GetNextReg(src),dst);
  1895. a_load_const_reg(list,OS_16,0,GetNextReg(dst));
  1896. exit;
  1897. end;
  1898. end;
  1899. end;
  1900. {$endif cpu16bitalu}
  1901. end;
  1902. a_load_reg_reg(list,size,size,src,dst);
  1903. a_op_const_reg(list,op,size,a,dst);
  1904. end;
  1905. procedure tcg.a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  1906. size: tcgsize; src1, src2, dst: tregister);
  1907. var
  1908. tmpreg: tregister;
  1909. begin
  1910. if (dst<>src1) then
  1911. begin
  1912. a_load_reg_reg(list,size,size,src2,dst);
  1913. a_op_reg_reg(list,op,size,src1,dst);
  1914. end
  1915. else
  1916. begin
  1917. { can we do a direct operation on the target register ? }
  1918. if op in [OP_ADD,OP_MUL,OP_AND,OP_MOVE,OP_XOR,OP_IMUL,OP_OR] then
  1919. a_op_reg_reg(list,op,size,src2,dst)
  1920. else
  1921. begin
  1922. tmpreg:=getintregister(list,size);
  1923. a_load_reg_reg(list,size,size,src2,tmpreg);
  1924. a_op_reg_reg(list,op,size,src1,tmpreg);
  1925. a_load_reg_reg(list,size,size,tmpreg,dst);
  1926. end;
  1927. end;
  1928. end;
  1929. procedure tcg.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  1930. begin
  1931. a_op_const_reg_reg(list,op,size,a,src,dst);
  1932. ovloc.loc:=LOC_VOID;
  1933. end;
  1934. procedure tcg.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  1935. begin
  1936. a_op_reg_reg_reg(list,op,size,src1,src2,dst);
  1937. ovloc.loc:=LOC_VOID;
  1938. end;
  1939. procedure tcg.a_cmp_const_reg_label(list: TAsmList; size: tcgsize;
  1940. cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  1941. var
  1942. tmpreg: tregister;
  1943. begin
  1944. tmpreg:=getintregister(list,size);
  1945. a_load_const_reg(list,size,a,tmpreg);
  1946. a_cmp_reg_reg_label(list,size,cmp_op,tmpreg,reg,l);
  1947. end;
  1948. procedure tcg.a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;const ref : treference;
  1949. l : tasmlabel);
  1950. var
  1951. tmpreg: tregister;
  1952. begin
  1953. tmpreg:=getintregister(list,size);
  1954. a_load_ref_reg(list,size,size,ref,tmpreg);
  1955. a_cmp_const_reg_label(list,size,cmp_op,a,tmpreg,l);
  1956. end;
  1957. procedure tcg.a_cmp_const_loc_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;const loc : tlocation;
  1958. l : tasmlabel);
  1959. begin
  1960. case loc.loc of
  1961. LOC_REGISTER,LOC_CREGISTER:
  1962. a_cmp_const_reg_label(list,size,cmp_op,a,loc.register,l);
  1963. LOC_REFERENCE,LOC_CREFERENCE:
  1964. a_cmp_const_ref_label(list,size,cmp_op,a,loc.reference,l);
  1965. else
  1966. internalerror(200109061);
  1967. end;
  1968. end;
  1969. procedure tcg.a_cmp_ref_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; const ref: treference; reg : tregister; l : tasmlabel);
  1970. var
  1971. tmpreg: tregister;
  1972. begin
  1973. tmpreg:=getintregister(list,size);
  1974. a_load_ref_reg(list,size,size,ref,tmpreg);
  1975. a_cmp_reg_reg_label(list,size,cmp_op,tmpreg,reg,l);
  1976. end;
  1977. procedure tcg.a_cmp_reg_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; reg : tregister; const ref: treference; l : tasmlabel);
  1978. var
  1979. tmpreg: tregister;
  1980. begin
  1981. tmpreg:=getintregister(list,size);
  1982. a_load_ref_reg(list,size,size,ref,tmpreg);
  1983. a_cmp_reg_reg_label(list,size,cmp_op,reg,tmpreg,l);
  1984. end;
  1985. procedure tcg.a_cmp_reg_loc_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; reg: tregister; const loc: tlocation; l : tasmlabel);
  1986. begin
  1987. a_cmp_loc_reg_label(list,size,swap_opcmp(cmp_op),loc,reg,l);
  1988. end;
  1989. procedure tcg.a_cmp_loc_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; const loc: tlocation; reg : tregister; l : tasmlabel);
  1990. begin
  1991. case loc.loc of
  1992. LOC_REGISTER,
  1993. LOC_CREGISTER:
  1994. a_cmp_reg_reg_label(list,size,cmp_op,loc.register,reg,l);
  1995. LOC_REFERENCE,
  1996. LOC_CREFERENCE :
  1997. a_cmp_ref_reg_label(list,size,cmp_op,loc.reference,reg,l);
  1998. LOC_CONSTANT:
  1999. a_cmp_const_reg_label(list,size,cmp_op,loc.value,reg,l);
  2000. else
  2001. internalerror(200203231);
  2002. end;
  2003. end;
  2004. procedure tcg.a_cmp_ref_loc_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;const ref: treference;const loc : tlocation;
  2005. l : tasmlabel);
  2006. var
  2007. tmpreg: tregister;
  2008. begin
  2009. case loc.loc of
  2010. LOC_REGISTER,LOC_CREGISTER:
  2011. a_cmp_ref_reg_label(list,size,cmp_op,ref,loc.register,l);
  2012. LOC_REFERENCE,LOC_CREFERENCE:
  2013. begin
  2014. tmpreg:=getintregister(list,size);
  2015. a_load_ref_reg(list,size,size,loc.reference,tmpreg);
  2016. a_cmp_ref_reg_label(list,size,cmp_op,ref,tmpreg,l);
  2017. end;
  2018. else
  2019. internalerror(200109061);
  2020. end;
  2021. end;
  2022. procedure tcg.a_loadmm_loc_reg(list: TAsmList; size: tcgsize; const loc: tlocation; const reg: tregister;shuffle : pmmshuffle);
  2023. begin
  2024. case loc.loc of
  2025. LOC_MMREGISTER,LOC_CMMREGISTER:
  2026. a_loadmm_reg_reg(list,loc.size,size,loc.register,reg,shuffle);
  2027. LOC_REFERENCE,LOC_CREFERENCE:
  2028. a_loadmm_ref_reg(list,loc.size,size,loc.reference,reg,shuffle);
  2029. LOC_REGISTER,LOC_CREGISTER:
  2030. a_loadmm_intreg_reg(list,loc.size,size,loc.register,reg,shuffle);
  2031. else
  2032. internalerror(200310121);
  2033. end;
  2034. end;
  2035. procedure tcg.a_loadmm_reg_loc(list: TAsmList; size: tcgsize; const reg: tregister; const loc: tlocation;shuffle : pmmshuffle);
  2036. begin
  2037. case loc.loc of
  2038. LOC_MMREGISTER,LOC_CMMREGISTER:
  2039. a_loadmm_reg_reg(list,size,loc.size,reg,loc.register,shuffle);
  2040. LOC_REFERENCE,LOC_CREFERENCE:
  2041. a_loadmm_reg_ref(list,size,loc.size,reg,loc.reference,shuffle);
  2042. else
  2043. internalerror(200310122);
  2044. end;
  2045. end;
  2046. procedure tcg.a_loadmm_reg_cgpara(list: TAsmList; size: tcgsize; reg: tregister;const cgpara : TCGPara;shuffle : pmmshuffle);
  2047. var
  2048. href : treference;
  2049. {$ifndef cpu64bitalu}
  2050. tmpreg : tregister;
  2051. reg64 : tregister64;
  2052. {$endif not cpu64bitalu}
  2053. begin
  2054. {$ifndef cpu64bitalu}
  2055. if not(cgpara.location^.loc in [LOC_REGISTER,LOC_CREGISTER]) or
  2056. (size<>OS_F64) then
  2057. {$endif not cpu64bitalu}
  2058. cgpara.check_simple_location;
  2059. paramanager.alloccgpara(list,cgpara);
  2060. case cgpara.location^.loc of
  2061. LOC_MMREGISTER,LOC_CMMREGISTER:
  2062. a_loadmm_reg_reg(list,size,cgpara.location^.size,reg,cgpara.location^.register,shuffle);
  2063. LOC_REFERENCE,LOC_CREFERENCE:
  2064. begin
  2065. reference_reset_base(href,cgpara.location^.reference.index,cgpara.location^.reference.offset,ctempposinvalid,cgpara.alignment,[]);
  2066. a_loadmm_reg_ref(list,size,cgpara.location^.size,reg,href,shuffle);
  2067. end;
  2068. LOC_REGISTER,LOC_CREGISTER:
  2069. begin
  2070. if assigned(shuffle) and
  2071. not shufflescalar(shuffle) then
  2072. internalerror(2009112510);
  2073. {$ifndef cpu64bitalu}
  2074. if (size=OS_F64) then
  2075. begin
  2076. if not assigned(cgpara.location^.next) or
  2077. assigned(cgpara.location^.next^.next) then
  2078. internalerror(2009112512);
  2079. case cgpara.location^.next^.loc of
  2080. LOC_REGISTER,LOC_CREGISTER:
  2081. tmpreg:=cgpara.location^.next^.register;
  2082. LOC_REFERENCE,LOC_CREFERENCE:
  2083. tmpreg:=getintregister(list,OS_32);
  2084. else
  2085. internalerror(2009112910);
  2086. end;
  2087. if (target_info.endian=ENDIAN_BIG) then
  2088. begin
  2089. { paraloc^ -> high
  2090. paraloc^.next -> low }
  2091. reg64.reghi:=cgpara.location^.register;
  2092. reg64.reglo:=tmpreg;
  2093. end
  2094. else
  2095. begin
  2096. { paraloc^ -> low
  2097. paraloc^.next -> high }
  2098. reg64.reglo:=cgpara.location^.register;
  2099. reg64.reghi:=tmpreg;
  2100. end;
  2101. cg64.a_loadmm_reg_intreg64(list,size,reg,reg64);
  2102. if (cgpara.location^.next^.loc in [LOC_REFERENCE,LOC_CREFERENCE]) then
  2103. begin
  2104. if not(cgpara.location^.next^.size in [OS_32,OS_S32]) then
  2105. internalerror(2009112911);
  2106. reference_reset_base(href,cgpara.location^.next^.reference.index,cgpara.location^.next^.reference.offset,ctempposinvalid,cgpara.alignment,[]);
  2107. a_load_reg_ref(list,OS_32,cgpara.location^.next^.size,tmpreg,href);
  2108. end;
  2109. end
  2110. else
  2111. {$endif not cpu64bitalu}
  2112. a_loadmm_reg_intreg(list,size,cgpara.location^.size,reg,cgpara.location^.register,mms_movescalar);
  2113. end
  2114. else
  2115. internalerror(200310123);
  2116. end;
  2117. end;
  2118. procedure tcg.a_loadmm_ref_cgpara(list: TAsmList; size: tcgsize;const ref: treference;const cgpara : TCGPara;shuffle : pmmshuffle);
  2119. var
  2120. hr : tregister;
  2121. hs : tmmshuffle;
  2122. begin
  2123. cgpara.check_simple_location;
  2124. hr:=getmmregister(list,cgpara.location^.size);
  2125. a_loadmm_ref_reg(list,size,cgpara.location^.size,ref,hr,shuffle);
  2126. if realshuffle(shuffle) then
  2127. begin
  2128. hs:=shuffle^;
  2129. removeshuffles(hs);
  2130. a_loadmm_reg_cgpara(list,cgpara.location^.size,hr,cgpara,@hs);
  2131. end
  2132. else
  2133. a_loadmm_reg_cgpara(list,cgpara.location^.size,hr,cgpara,shuffle);
  2134. end;
  2135. procedure tcg.a_loadmm_loc_cgpara(list: TAsmList;const loc: tlocation; const cgpara : TCGPara;shuffle : pmmshuffle);
  2136. begin
  2137. case loc.loc of
  2138. LOC_MMREGISTER,LOC_CMMREGISTER:
  2139. a_loadmm_reg_cgpara(list,loc.size,loc.register,cgpara,shuffle);
  2140. LOC_REFERENCE,LOC_CREFERENCE:
  2141. a_loadmm_ref_cgpara(list,loc.size,loc.reference,cgpara,shuffle);
  2142. else
  2143. internalerror(200310123);
  2144. end;
  2145. end;
  2146. procedure tcg.a_opmm_ref_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  2147. var
  2148. hr : tregister;
  2149. hs : tmmshuffle;
  2150. begin
  2151. hr:=getmmregister(list,size);
  2152. a_loadmm_ref_reg(list,size,size,ref,hr,shuffle);
  2153. if realshuffle(shuffle) then
  2154. begin
  2155. hs:=shuffle^;
  2156. removeshuffles(hs);
  2157. a_opmm_reg_reg(list,op,size,hr,reg,@hs);
  2158. end
  2159. else
  2160. a_opmm_reg_reg(list,op,size,hr,reg,shuffle);
  2161. end;
  2162. procedure tcg.a_opmm_reg_ref(list: TAsmList; Op: TOpCG; size : tcgsize;reg: tregister; const ref: treference; shuffle : pmmshuffle);
  2163. var
  2164. hr : tregister;
  2165. hs : tmmshuffle;
  2166. begin
  2167. hr:=getmmregister(list,size);
  2168. a_loadmm_ref_reg(list,size,size,ref,hr,shuffle);
  2169. if realshuffle(shuffle) then
  2170. begin
  2171. hs:=shuffle^;
  2172. removeshuffles(hs);
  2173. a_opmm_reg_reg(list,op,size,reg,hr,@hs);
  2174. a_loadmm_reg_ref(list,size,size,hr,ref,@hs);
  2175. end
  2176. else
  2177. begin
  2178. a_opmm_reg_reg(list,op,size,reg,hr,shuffle);
  2179. a_loadmm_reg_ref(list,size,size,hr,ref,shuffle);
  2180. end;
  2181. end;
  2182. procedure tcg.a_loadmm_intreg_reg(list: tasmlist; fromsize,tosize: tcgsize; intreg,mmreg: tregister; shuffle: pmmshuffle);
  2183. var
  2184. tmpref: treference;
  2185. begin
  2186. if (tcgsize2size[fromsize]<>4) or
  2187. (tcgsize2size[tosize]<>4) then
  2188. internalerror(2009112503);
  2189. tg.gettemp(list,4,4,tt_normal,tmpref);
  2190. a_load_reg_ref(list,fromsize,fromsize,intreg,tmpref);
  2191. a_loadmm_ref_reg(list,tosize,tosize,tmpref,mmreg,shuffle);
  2192. tg.ungettemp(list,tmpref);
  2193. end;
  2194. procedure tcg.a_loadmm_reg_intreg(list: tasmlist; fromsize,tosize: tcgsize; mmreg,intreg: tregister; shuffle: pmmshuffle);
  2195. var
  2196. tmpref: treference;
  2197. begin
  2198. if (tcgsize2size[fromsize]<>4) or
  2199. (tcgsize2size[tosize]<>4) then
  2200. internalerror(2009112504);
  2201. tg.gettemp(list,8,8,tt_normal,tmpref);
  2202. a_loadmm_reg_ref(list,fromsize,fromsize,mmreg,tmpref,shuffle);
  2203. a_load_ref_reg(list,tosize,tosize,tmpref,intreg);
  2204. tg.ungettemp(list,tmpref);
  2205. end;
  2206. procedure tcg.a_opmm_loc_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const loc: tlocation; reg: tregister;shuffle : pmmshuffle);
  2207. begin
  2208. case loc.loc of
  2209. LOC_CMMREGISTER,LOC_MMREGISTER:
  2210. a_opmm_reg_reg(list,op,size,loc.register,reg,shuffle);
  2211. LOC_CREFERENCE,LOC_REFERENCE:
  2212. a_opmm_ref_reg(list,op,size,loc.reference,reg,shuffle);
  2213. else
  2214. internalerror(200312232);
  2215. end;
  2216. end;
  2217. procedure tcg.a_opmm_loc_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const loc: tlocation; src,dst: tregister;shuffle : pmmshuffle);
  2218. begin
  2219. case loc.loc of
  2220. LOC_CMMREGISTER,LOC_MMREGISTER:
  2221. a_opmm_reg_reg_reg(list,op,size,loc.register,src,dst,shuffle);
  2222. LOC_CREFERENCE,LOC_REFERENCE:
  2223. a_opmm_ref_reg_reg(list,op,size,loc.reference,src,dst,shuffle);
  2224. else
  2225. internalerror(200312232);
  2226. end;
  2227. end;
  2228. procedure tcg.a_opmm_reg_reg_reg(list : TAsmList;Op : TOpCG;size : tcgsize;
  2229. src1,src2,dst : tregister;shuffle : pmmshuffle);
  2230. begin
  2231. internalerror(2013061102);
  2232. end;
  2233. procedure tcg.a_opmm_ref_reg_reg(list : TAsmList;Op : TOpCG;size : tcgsize;
  2234. const ref : treference;src,dst : tregister;shuffle : pmmshuffle);
  2235. begin
  2236. internalerror(2013061101);
  2237. end;
  2238. procedure tcg.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);
  2239. begin
  2240. g_concatcopy(list,source,dest,len);
  2241. end;
  2242. procedure tcg.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  2243. begin
  2244. g_overflowCheck(list,loc,def);
  2245. end;
  2246. {$ifdef cpuflags}
  2247. procedure tcg.g_flags2ref(list: TAsmList; size: TCgSize; const f: tresflags; const ref:TReference);
  2248. var
  2249. tmpreg : tregister;
  2250. begin
  2251. tmpreg:=getintregister(list,size);
  2252. g_flags2reg(list,size,f,tmpreg);
  2253. a_load_reg_ref(list,size,size,tmpreg,ref);
  2254. end;
  2255. {$endif cpuflags}
  2256. procedure tcg.g_check_for_fpu_exception(list: TAsmList);
  2257. begin
  2258. { empty by default }
  2259. end;
  2260. {*****************************************************************************
  2261. Entry/Exit Code Functions
  2262. *****************************************************************************}
  2263. procedure tcg.g_save_registers(list:TAsmList);
  2264. var
  2265. href : treference;
  2266. size : longint;
  2267. r : integer;
  2268. regs_to_save_int,
  2269. regs_to_save_address,
  2270. regs_to_save_mm : tcpuregisterarray;
  2271. begin
  2272. regs_to_save_int:=paramanager.get_saved_registers_int(current_procinfo.procdef.proccalloption);
  2273. regs_to_save_address:=paramanager.get_saved_registers_address(current_procinfo.procdef.proccalloption);
  2274. regs_to_save_mm:=paramanager.get_saved_registers_mm(current_procinfo.procdef.proccalloption);
  2275. { calculate temp. size }
  2276. size:=0;
  2277. for r:=low(regs_to_save_int) to high(regs_to_save_int) do
  2278. if regs_to_save_int[r] in rg[R_INTREGISTER].used_in_proc then
  2279. inc(size,sizeof(aint));
  2280. if uses_registers(R_ADDRESSREGISTER) then
  2281. for r:=low(regs_to_save_int) to high(regs_to_save_int) do
  2282. if regs_to_save_int[r] in rg[R_ADDRESSREGISTER].used_in_proc then
  2283. inc(size,sizeof(aint));
  2284. { mm registers }
  2285. if uses_registers(R_MMREGISTER) then
  2286. begin
  2287. { Make sure we reserve enough space to do the alignment based on the offset
  2288. later on. We can't use the size for this, because the alignment of the start
  2289. of the temp is smaller than needed for an OS_VECTOR }
  2290. inc(size,tcgsize2size[OS_VECTOR]);
  2291. for r:=low(regs_to_save_mm) to high(regs_to_save_mm) do
  2292. if regs_to_save_mm[r] in rg[R_MMREGISTER].used_in_proc then
  2293. inc(size,tcgsize2size[OS_VECTOR]);
  2294. end;
  2295. if size>0 then
  2296. begin
  2297. tg.GetTemp(list,size,sizeof(aint),tt_noreuse,current_procinfo.save_regs_ref);
  2298. include(current_procinfo.flags,pi_has_saved_regs);
  2299. { Copy registers to temp }
  2300. href:=current_procinfo.save_regs_ref;
  2301. for r:=low(regs_to_save_int) to high(regs_to_save_int) do
  2302. begin
  2303. if regs_to_save_int[r] in rg[R_INTREGISTER].used_in_proc then
  2304. begin
  2305. a_load_reg_ref(list,OS_ADDR,OS_ADDR,newreg(R_INTREGISTER,regs_to_save_int[r],R_SUBWHOLE),href);
  2306. inc(href.offset,sizeof(aint));
  2307. end;
  2308. include(rg[R_INTREGISTER].preserved_by_proc,regs_to_save_int[r]);
  2309. end;
  2310. if uses_registers(R_ADDRESSREGISTER) then
  2311. for r:=low(regs_to_save_address) to high(regs_to_save_address) do
  2312. begin
  2313. if regs_to_save_address[r] in rg[R_ADDRESSREGISTER].used_in_proc then
  2314. begin
  2315. a_load_reg_ref(list,OS_ADDR,OS_ADDR,newreg(R_ADDRESSREGISTER,regs_to_save_address[r],R_SUBWHOLE),href);
  2316. inc(href.offset,sizeof(aint));
  2317. end;
  2318. include(rg[R_ADDRESSREGISTER].preserved_by_proc,regs_to_save_address[r]);
  2319. end;
  2320. if uses_registers(R_MMREGISTER) then
  2321. begin
  2322. if (href.offset mod tcgsize2size[OS_VECTOR])<>0 then
  2323. inc(href.offset,tcgsize2size[OS_VECTOR]-(href.offset mod tcgsize2size[OS_VECTOR]));
  2324. for r:=low(regs_to_save_mm) to high(regs_to_save_mm) do
  2325. begin
  2326. { the array has to be declared even if no MM registers are saved
  2327. (such as with SSE on i386), and since 0-element arrays don't
  2328. exist, they contain a single RS_INVALID element in that case
  2329. }
  2330. if regs_to_save_mm[r]<>RS_INVALID then
  2331. begin
  2332. if regs_to_save_mm[r] in rg[R_MMREGISTER].used_in_proc then
  2333. begin
  2334. a_loadmm_reg_ref(list,OS_VECTOR,OS_VECTOR,newreg(R_MMREGISTER,regs_to_save_mm[r],R_SUBMMWHOLE),href,nil);
  2335. inc(href.offset,tcgsize2size[OS_VECTOR]);
  2336. end;
  2337. include(rg[R_MMREGISTER].preserved_by_proc,regs_to_save_mm[r]);
  2338. end;
  2339. end;
  2340. end;
  2341. end;
  2342. end;
  2343. procedure tcg.g_restore_registers(list:TAsmList);
  2344. var
  2345. href : treference;
  2346. r : integer;
  2347. hreg : tregister;
  2348. regs_to_save_int,
  2349. regs_to_save_address,
  2350. regs_to_save_mm : tcpuregisterarray;
  2351. begin
  2352. if not(pi_has_saved_regs in current_procinfo.flags) then
  2353. exit;
  2354. regs_to_save_int:=paramanager.get_saved_registers_int(current_procinfo.procdef.proccalloption);
  2355. regs_to_save_address:=paramanager.get_saved_registers_address(current_procinfo.procdef.proccalloption);
  2356. regs_to_save_mm:=paramanager.get_saved_registers_mm(current_procinfo.procdef.proccalloption);
  2357. { Copy registers from temp }
  2358. href:=current_procinfo.save_regs_ref;
  2359. for r:=low(regs_to_save_int) to high(regs_to_save_int) do
  2360. if regs_to_save_int[r] in rg[R_INTREGISTER].used_in_proc then
  2361. begin
  2362. hreg:=newreg(R_INTREGISTER,regs_to_save_int[r],R_SUBWHOLE);
  2363. { Allocate register so the optimizer does not remove the load }
  2364. a_reg_alloc(list,hreg);
  2365. a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,hreg);
  2366. inc(href.offset,sizeof(aint));
  2367. end;
  2368. if uses_registers(R_ADDRESSREGISTER) then
  2369. for r:=low(regs_to_save_address) to high(regs_to_save_address) do
  2370. if regs_to_save_address[r] in rg[R_ADDRESSREGISTER].used_in_proc then
  2371. begin
  2372. hreg:=newreg(R_ADDRESSREGISTER,regs_to_save_address[r],R_SUBWHOLE);
  2373. { Allocate register so the optimizer does not remove the load }
  2374. a_reg_alloc(list,hreg);
  2375. a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,hreg);
  2376. inc(href.offset,sizeof(aint));
  2377. end;
  2378. if uses_registers(R_MMREGISTER) then
  2379. begin
  2380. if (href.offset mod tcgsize2size[OS_VECTOR])<>0 then
  2381. inc(href.offset,tcgsize2size[OS_VECTOR]-(href.offset mod tcgsize2size[OS_VECTOR]));
  2382. for r:=low(regs_to_save_mm) to high(regs_to_save_mm) do
  2383. begin
  2384. if regs_to_save_mm[r] in rg[R_MMREGISTER].used_in_proc then
  2385. begin
  2386. hreg:=newreg(R_MMREGISTER,regs_to_save_mm[r],R_SUBMMWHOLE);
  2387. { Allocate register so the optimizer does not remove the load }
  2388. a_reg_alloc(list,hreg);
  2389. a_loadmm_ref_reg(list,OS_VECTOR,OS_VECTOR,href,hreg,nil);
  2390. inc(href.offset,tcgsize2size[OS_VECTOR]);
  2391. end;
  2392. end;
  2393. end;
  2394. tg.UnGetTemp(list,current_procinfo.save_regs_ref);
  2395. end;
  2396. procedure tcg.g_profilecode(list : TAsmList);
  2397. begin
  2398. end;
  2399. procedure tcg.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  2400. var
  2401. hsym : tsym;
  2402. href : treference;
  2403. paraloc : Pcgparalocation;
  2404. begin
  2405. { calculate the parameter info for the procdef }
  2406. procdef.init_paraloc_info(callerside);
  2407. hsym:=tsym(procdef.parast.Find('self'));
  2408. if not(assigned(hsym) and
  2409. (hsym.typ=paravarsym)) then
  2410. internalerror(200305251);
  2411. paraloc:=tparavarsym(hsym).paraloc[callerside].location;
  2412. while paraloc<>nil do
  2413. with paraloc^ do
  2414. begin
  2415. case loc of
  2416. LOC_REGISTER:
  2417. a_op_const_reg(list,OP_SUB,size,ioffset,register);
  2418. LOC_REFERENCE:
  2419. begin
  2420. { offset in the wrapper needs to be adjusted for the stored
  2421. return address }
  2422. reference_reset_base(href,reference.index,reference.offset+sizeof(pint),ctempposinvalid,sizeof(pint),[]);
  2423. a_op_const_ref(list,OP_SUB,size,ioffset,href);
  2424. end
  2425. else
  2426. internalerror(200309189);
  2427. end;
  2428. paraloc:=next;
  2429. end;
  2430. end;
  2431. procedure tcg.a_call_name_static(list : TAsmList;const s : string);
  2432. begin
  2433. a_call_name(list,s,false);
  2434. end;
  2435. function tcg.g_indirect_sym_load(list:TAsmList;const symname: string; const flags: tindsymflags): tregister;
  2436. var
  2437. l: tasmsymbol;
  2438. ref: treference;
  2439. nlsymname: string;
  2440. symtyp: TAsmsymtype;
  2441. begin
  2442. result := NR_NO;
  2443. case target_info.system of
  2444. system_powerpc_darwin,
  2445. system_i386_darwin,
  2446. system_i386_iphonesim,
  2447. system_powerpc64_darwin,
  2448. system_arm_ios:
  2449. begin
  2450. nlsymname:='L'+symname+'$non_lazy_ptr';
  2451. l:=current_asmdata.getasmsymbol(nlsymname);
  2452. if not(assigned(l)) then
  2453. begin
  2454. if is_data in flags then
  2455. symtyp:=AT_DATA
  2456. else
  2457. symtyp:=AT_FUNCTION;
  2458. new_section(current_asmdata.asmlists[al_picdata],sec_data_nonlazy,'',sizeof(pint));
  2459. l:=current_asmdata.DefineAsmSymbol(nlsymname,AB_LOCAL,AT_DATA,voidpointertype);
  2460. current_asmdata.asmlists[al_picdata].concat(tai_symbol.create(l,0));
  2461. if not(is_weak in flags) then
  2462. current_asmdata.asmlists[al_picdata].concat(tai_directive.Create(asd_indirect_symbol,current_asmdata.RefAsmSymbol(symname,symtyp).Name))
  2463. else
  2464. current_asmdata.asmlists[al_picdata].concat(tai_directive.Create(asd_indirect_symbol,current_asmdata.WeakRefAsmSymbol(symname,symtyp).Name));
  2465. {$ifdef cpu64bitaddr}
  2466. current_asmdata.asmlists[al_picdata].concat(tai_const.create_64bit(0));
  2467. {$else cpu64bitaddr}
  2468. current_asmdata.asmlists[al_picdata].concat(tai_const.create_32bit(0));
  2469. {$endif cpu64bitaddr}
  2470. end;
  2471. result := getaddressregister(list);
  2472. reference_reset_symbol(ref,l,0,sizeof(pint),[]);
  2473. { a_load_ref_reg will turn this into a pic-load if needed }
  2474. a_load_ref_reg(list,OS_ADDR,OS_ADDR,ref,result);
  2475. end;
  2476. end;
  2477. end;
  2478. procedure tcg.g_maybe_got_init(list: TAsmList);
  2479. begin
  2480. end;
  2481. procedure tcg.g_call(list: TAsmList;const s: string);
  2482. begin
  2483. allocallcpuregisters(list);
  2484. a_call_name(list,s,false);
  2485. deallocallcpuregisters(list);
  2486. end;
  2487. procedure tcg.g_local_unwind(list: TAsmList; l: TAsmLabel);
  2488. begin
  2489. a_jmp_always(list,l);
  2490. end;
  2491. procedure tcg.a_loadmm_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister; shuffle: pmmshuffle);
  2492. begin
  2493. internalerror(200807231);
  2494. end;
  2495. procedure tcg.a_loadmm_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister; shuffle: pmmshuffle);
  2496. begin
  2497. internalerror(200807232);
  2498. end;
  2499. procedure tcg.a_loadmm_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference; shuffle: pmmshuffle);
  2500. begin
  2501. internalerror(200807233);
  2502. end;
  2503. procedure tcg.a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size: tcgsize; src, dst: tregister; shuffle: pmmshuffle);
  2504. begin
  2505. internalerror(200807234);
  2506. end;
  2507. function tcg.getflagregister(list: TAsmList; size: Tcgsize): Tregister;
  2508. begin
  2509. Result:=TRegister(0);
  2510. internalerror(200807238);
  2511. end;
  2512. procedure tcg.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: tcgsize; src, dst: TRegister);
  2513. begin
  2514. internalerror(2014070601);
  2515. end;
  2516. procedure tcg.g_stackpointer_alloc(list: TAsmList; size: longint);
  2517. begin
  2518. internalerror(2014070602);
  2519. end;
  2520. procedure tcg.a_mul_reg_reg_pair(list: TAsmList; size: TCgSize; src1,src2,dstlo,dsthi: TRegister);
  2521. begin
  2522. internalerror(2014060801);
  2523. end;
  2524. procedure tcg.g_div_const_reg_reg(list:tasmlist; size: TCgSize; a: tcgint; src,dst: tregister);
  2525. var
  2526. divreg: tregister;
  2527. magic: aInt;
  2528. u_magic: aWord;
  2529. u_shift: byte;
  2530. u_add: boolean;
  2531. begin
  2532. divreg:=getintregister(list,OS_INT);
  2533. if (size in [OS_S32,OS_S64]) then
  2534. begin
  2535. calc_divconst_magic_signed(tcgsize2size[size]*8,a,magic,u_shift);
  2536. { load magic value }
  2537. a_load_const_reg(list,OS_INT,magic,divreg);
  2538. { multiply, discarding low bits }
  2539. a_mul_reg_reg_pair(list,size,src,divreg,NR_NO,dst);
  2540. { add/subtract numerator }
  2541. if (a>0) and (magic<0) then
  2542. a_op_reg_reg_reg(list,OP_ADD,OS_INT,src,dst,dst)
  2543. else if (a<0) and (magic>0) then
  2544. a_op_reg_reg_reg(list,OP_SUB,OS_INT,src,dst,dst);
  2545. { shift shift places to the right (arithmetic) }
  2546. a_op_const_reg_reg(list,OP_SAR,OS_INT,u_shift,dst,dst);
  2547. { extract and add sign bit }
  2548. if (a>=0) then
  2549. a_op_const_reg_reg(list,OP_SHR,OS_INT,tcgsize2size[size]*8-1,src,divreg)
  2550. else
  2551. a_op_const_reg_reg(list,OP_SHR,OS_INT,tcgsize2size[size]*8-1,dst,divreg);
  2552. a_op_reg_reg_reg(list,OP_ADD,OS_INT,dst,divreg,dst);
  2553. end
  2554. else if (size in [OS_32,OS_64]) then
  2555. begin
  2556. calc_divconst_magic_unsigned(tcgsize2size[size]*8,a,u_magic,u_add,u_shift);
  2557. { load magic in divreg }
  2558. a_load_const_reg(list,OS_INT,tcgint(u_magic),divreg);
  2559. { multiply, discarding low bits }
  2560. a_mul_reg_reg_pair(list,size,src,divreg,NR_NO,dst);
  2561. if (u_add) then
  2562. begin
  2563. { Calculate "(numerator+result) shr u_shift", avoiding possible overflow }
  2564. a_op_reg_reg_reg(list,OP_SUB,OS_INT,dst,src,divreg);
  2565. { divreg=(numerator-result) }
  2566. a_op_const_reg_reg(list,OP_SHR,OS_INT,1,divreg,divreg);
  2567. { divreg=(numerator-result)/2 }
  2568. a_op_reg_reg_reg(list,OP_ADD,OS_INT,divreg,dst,divreg);
  2569. { divreg=(numerator+result)/2, already shifted by 1, so decrease u_shift. }
  2570. a_op_const_reg_reg(list,OP_SHR,OS_INT,u_shift-1,divreg,dst);
  2571. end
  2572. else
  2573. a_op_const_reg_reg(list,OP_SHR,OS_INT,u_shift,dst,dst);
  2574. end
  2575. else
  2576. InternalError(2014060601);
  2577. end;
  2578. procedure tcg.g_check_for_fpu_exception(list: TAsmList;force,clear : boolean);
  2579. begin
  2580. { empty by default }
  2581. end;
  2582. procedure tcg.maybe_check_for_fpu_exception(list: TAsmList);
  2583. begin
  2584. current_procinfo.FPUExceptionCheckNeeded:=true;
  2585. g_check_for_fpu_exception(list,false,true);
  2586. end;
  2587. {*****************************************************************************
  2588. TCG64
  2589. *****************************************************************************}
  2590. {$ifndef cpu64bitalu}
  2591. function joinreg64(reglo,reghi : tregister) : tregister64;
  2592. begin
  2593. result.reglo:=reglo;
  2594. result.reghi:=reghi;
  2595. end;
  2596. procedure tcg64.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64; regsrc,regdst : tregister64);
  2597. begin
  2598. a_load64_reg_reg(list,regsrc,regdst);
  2599. a_op64_const_reg(list,op,size,value,regdst);
  2600. end;
  2601. procedure tcg64.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  2602. var
  2603. tmpreg64 : tregister64;
  2604. begin
  2605. { when src1=dst then we need to first create a temp to prevent
  2606. overwriting src1 with src2 }
  2607. if (regsrc1.reghi=regdst.reghi) or
  2608. (regsrc1.reglo=regdst.reghi) or
  2609. (regsrc1.reghi=regdst.reglo) or
  2610. (regsrc1.reglo=regdst.reglo) then
  2611. begin
  2612. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  2613. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  2614. a_load64_reg_reg(list,regsrc2,tmpreg64);
  2615. a_op64_reg_reg(list,op,size,regsrc1,tmpreg64);
  2616. a_load64_reg_reg(list,tmpreg64,regdst);
  2617. end
  2618. else
  2619. begin
  2620. a_load64_reg_reg(list,regsrc2,regdst);
  2621. a_op64_reg_reg(list,op,size,regsrc1,regdst);
  2622. end;
  2623. end;
  2624. procedure tcg64.a_op64_const_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; a : int64; const sref: tsubsetreference);
  2625. var
  2626. tmpreg64 : tregister64;
  2627. begin
  2628. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  2629. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  2630. a_load64_subsetref_reg(list,sref,tmpreg64);
  2631. a_op64_const_reg(list,op,size,a,tmpreg64);
  2632. a_load64_reg_subsetref(list,tmpreg64,sref);
  2633. end;
  2634. procedure tcg64.a_op64_reg_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; reg: tregister64; const sref: tsubsetreference);
  2635. var
  2636. tmpreg64 : tregister64;
  2637. begin
  2638. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  2639. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  2640. a_load64_subsetref_reg(list,sref,tmpreg64);
  2641. a_op64_reg_reg(list,op,size,reg,tmpreg64);
  2642. a_load64_reg_subsetref(list,tmpreg64,sref);
  2643. end;
  2644. procedure tcg64.a_op64_ref_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; const ref: treference; const sref: tsubsetreference);
  2645. var
  2646. tmpreg64 : tregister64;
  2647. begin
  2648. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  2649. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  2650. a_load64_subsetref_reg(list,sref,tmpreg64);
  2651. a_op64_ref_reg(list,op,size,ref,tmpreg64);
  2652. a_load64_reg_subsetref(list,tmpreg64,sref);
  2653. end;
  2654. procedure tcg64.a_op64_subsetref_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; const ssref,dsref: tsubsetreference);
  2655. var
  2656. tmpreg64 : tregister64;
  2657. begin
  2658. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  2659. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  2660. a_load64_subsetref_reg(list,ssref,tmpreg64);
  2661. a_op64_reg_subsetref(list,op,size,tmpreg64,dsref);
  2662. end;
  2663. procedure tcg64.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  2664. begin
  2665. a_op64_const_reg_reg(list,op,size,value,regsrc,regdst);
  2666. ovloc.loc:=LOC_VOID;
  2667. end;
  2668. procedure tcg64.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  2669. begin
  2670. a_op64_reg_reg_reg(list,op,size,regsrc1,regsrc2,regdst);
  2671. ovloc.loc:=LOC_VOID;
  2672. end;
  2673. procedure tcg64.a_load64_loc_subsetref(list : TAsmList;const l: tlocation; const sref : tsubsetreference);
  2674. begin
  2675. case l.loc of
  2676. LOC_REFERENCE, LOC_CREFERENCE:
  2677. a_load64_ref_subsetref(list,l.reference,sref);
  2678. LOC_REGISTER,LOC_CREGISTER:
  2679. a_load64_reg_subsetref(list,l.register64,sref);
  2680. LOC_CONSTANT :
  2681. a_load64_const_subsetref(list,l.value64,sref);
  2682. LOC_SUBSETREF,LOC_CSUBSETREF:
  2683. a_load64_subsetref_subsetref(list,l.sref,sref);
  2684. else
  2685. internalerror(2006082210);
  2686. end;
  2687. end;
  2688. procedure tcg64.a_load64_subsetref_loc(list: TAsmlist; const sref: tsubsetreference; const l: tlocation);
  2689. begin
  2690. case l.loc of
  2691. LOC_REFERENCE, LOC_CREFERENCE:
  2692. a_load64_subsetref_ref(list,sref,l.reference);
  2693. LOC_REGISTER,LOC_CREGISTER:
  2694. a_load64_subsetref_reg(list,sref,l.register64);
  2695. LOC_SUBSETREF,LOC_CSUBSETREF:
  2696. a_load64_subsetref_subsetref(list,sref,l.sref);
  2697. else
  2698. internalerror(2006082211);
  2699. end;
  2700. end;
  2701. {$else cpu64bitalu}
  2702. function joinreg128(reglo, reghi: tregister): tregister128;
  2703. begin
  2704. result.reglo:=reglo;
  2705. result.reghi:=reghi;
  2706. end;
  2707. procedure splitparaloc128(const cgpara:tcgpara;var cgparalo,cgparahi:tcgpara);
  2708. var
  2709. paraloclo,
  2710. paralochi : pcgparalocation;
  2711. begin
  2712. if not(cgpara.size in [OS_128,OS_S128]) then
  2713. internalerror(2012090604);
  2714. if not assigned(cgpara.location) then
  2715. internalerror(2012090605);
  2716. { init lo/hi para }
  2717. cgparahi.reset;
  2718. if cgpara.size=OS_S128 then
  2719. cgparahi.size:=OS_S64
  2720. else
  2721. cgparahi.size:=OS_64;
  2722. cgparahi.intsize:=8;
  2723. cgparahi.alignment:=cgpara.alignment;
  2724. paralochi:=cgparahi.add_location;
  2725. cgparalo.reset;
  2726. cgparalo.size:=OS_64;
  2727. cgparalo.intsize:=8;
  2728. cgparalo.alignment:=cgpara.alignment;
  2729. paraloclo:=cgparalo.add_location;
  2730. { 2 parameter fields? }
  2731. if assigned(cgpara.location^.next) then
  2732. begin
  2733. { Order for multiple locations is always
  2734. paraloc^ -> high
  2735. paraloc^.next -> low }
  2736. if (target_info.endian=ENDIAN_BIG) then
  2737. begin
  2738. { paraloc^ -> high
  2739. paraloc^.next -> low }
  2740. move(cgpara.location^,paralochi^,sizeof(paralochi^));
  2741. move(cgpara.location^.next^,paraloclo^,sizeof(paraloclo^));
  2742. end
  2743. else
  2744. begin
  2745. { paraloc^ -> low
  2746. paraloc^.next -> high }
  2747. move(cgpara.location^,paraloclo^,sizeof(paraloclo^));
  2748. move(cgpara.location^.next^,paralochi^,sizeof(paralochi^));
  2749. end;
  2750. end
  2751. else
  2752. begin
  2753. { single parameter, this can only be in memory }
  2754. if cgpara.location^.loc<>LOC_REFERENCE then
  2755. internalerror(2012090606);
  2756. move(cgpara.location^,paraloclo^,sizeof(paraloclo^));
  2757. move(cgpara.location^,paralochi^,sizeof(paralochi^));
  2758. { for big endian low is at +8, for little endian high }
  2759. if target_info.endian = endian_big then
  2760. begin
  2761. inc(cgparalo.location^.reference.offset,8);
  2762. cgparalo.alignment:=newalignment(cgparalo.alignment,8);
  2763. end
  2764. else
  2765. begin
  2766. inc(cgparahi.location^.reference.offset,8);
  2767. cgparahi.alignment:=newalignment(cgparahi.alignment,8);
  2768. end;
  2769. end;
  2770. { fix size }
  2771. paraloclo^.size:=cgparalo.size;
  2772. paraloclo^.next:=nil;
  2773. paralochi^.size:=cgparahi.size;
  2774. paralochi^.next:=nil;
  2775. end;
  2776. procedure tcg128.a_load128_reg_reg(list: TAsmList; regsrc,
  2777. regdst: tregister128);
  2778. begin
  2779. cg.a_load_reg_reg(list,OS_64,OS_64,regsrc.reglo,regdst.reglo);
  2780. cg.a_load_reg_reg(list,OS_64,OS_64,regsrc.reghi,regdst.reghi);
  2781. end;
  2782. procedure tcg128.a_load128_reg_ref(list: TAsmList; reg: tregister128;
  2783. const ref: treference);
  2784. var
  2785. tmpreg: tregister;
  2786. tmpref: treference;
  2787. begin
  2788. if target_info.endian = endian_big then
  2789. begin
  2790. tmpreg:=reg.reglo;
  2791. reg.reglo:=reg.reghi;
  2792. reg.reghi:=tmpreg;
  2793. end;
  2794. cg.a_load_reg_ref(list,OS_64,OS_64,reg.reglo,ref);
  2795. tmpref := ref;
  2796. inc(tmpref.offset,8);
  2797. cg.a_load_reg_ref(list,OS_64,OS_64,reg.reghi,tmpref);
  2798. end;
  2799. procedure tcg128.a_load128_ref_reg(list: TAsmList; const ref: treference;
  2800. reg: tregister128);
  2801. var
  2802. tmpreg: tregister;
  2803. tmpref: treference;
  2804. begin
  2805. if target_info.endian = endian_big then
  2806. begin
  2807. tmpreg := reg.reglo;
  2808. reg.reglo := reg.reghi;
  2809. reg.reghi := tmpreg;
  2810. end;
  2811. tmpref := ref;
  2812. if (tmpref.base=reg.reglo) then
  2813. begin
  2814. tmpreg:=cg.getaddressregister(list);
  2815. cg.a_load_reg_reg(list,OS_ADDR,OS_ADDR,tmpref.base,tmpreg);
  2816. tmpref.base:=tmpreg;
  2817. end
  2818. else
  2819. { this works only for the i386, thus the i386 needs to override }
  2820. { this method and this method must be replaced by a more generic }
  2821. { implementation FK }
  2822. if (tmpref.index=reg.reglo) then
  2823. begin
  2824. tmpreg:=cg.getaddressregister(list);
  2825. cg.a_load_reg_reg(list,OS_ADDR,OS_ADDR,tmpref.index,tmpreg);
  2826. tmpref.index:=tmpreg;
  2827. end;
  2828. cg.a_load_ref_reg(list,OS_64,OS_64,tmpref,reg.reglo);
  2829. inc(tmpref.offset,8);
  2830. cg.a_load_ref_reg(list,OS_64,OS_64,tmpref,reg.reghi);
  2831. end;
  2832. procedure tcg128.a_load128_loc_ref(list: TAsmList; const l: tlocation;
  2833. const ref: treference);
  2834. begin
  2835. case l.loc of
  2836. LOC_REGISTER,LOC_CREGISTER:
  2837. a_load128_reg_ref(list,l.register128,ref);
  2838. { not yet implemented:
  2839. LOC_CONSTANT :
  2840. a_load128_const_ref(list,l.value128,ref);
  2841. LOC_SUBSETREF, LOC_CSUBSETREF:
  2842. a_load64_subsetref_ref(list,l.sref,ref); }
  2843. else
  2844. internalerror(201209061);
  2845. end;
  2846. end;
  2847. procedure tcg128.a_load128_reg_loc(list: TAsmList; reg: tregister128;
  2848. const l: tlocation);
  2849. begin
  2850. case l.loc of
  2851. LOC_REFERENCE, LOC_CREFERENCE:
  2852. a_load128_reg_ref(list,reg,l.reference);
  2853. LOC_REGISTER,LOC_CREGISTER:
  2854. a_load128_reg_reg(list,reg,l.register128);
  2855. { not yet implemented:
  2856. LOC_SUBSETREF, LOC_CSUBSETREF:
  2857. a_load64_reg_subsetref(list,reg,l.sref);
  2858. LOC_MMREGISTER, LOC_CMMREGISTER:
  2859. a_loadmm_intreg64_reg(list,l.size,reg,l.register); }
  2860. else
  2861. internalerror(201209062);
  2862. end;
  2863. end;
  2864. procedure tcg128.a_load128_const_reg(list: TAsmList; valuelo,
  2865. valuehi: int64; reg: tregister128);
  2866. begin
  2867. cg.a_load_const_reg(list,OS_64,aint(valuelo),reg.reglo);
  2868. cg.a_load_const_reg(list,OS_64,aint(valuehi),reg.reghi);
  2869. end;
  2870. procedure tcg128.a_load128_loc_cgpara(list: TAsmList; const l: tlocation;
  2871. const paraloc: TCGPara);
  2872. begin
  2873. case l.loc of
  2874. LOC_REGISTER,
  2875. LOC_CREGISTER :
  2876. a_load128_reg_cgpara(list,l.register128,paraloc);
  2877. {not yet implemented:
  2878. LOC_CONSTANT :
  2879. a_load128_const_cgpara(list,l.value64,paraloc);
  2880. }
  2881. LOC_CREFERENCE,
  2882. LOC_REFERENCE :
  2883. a_load128_ref_cgpara(list,l.reference,paraloc);
  2884. else
  2885. internalerror(2012090603);
  2886. end;
  2887. end;
  2888. procedure tcg128.a_load128_reg_cgpara(list : TAsmList;reg : tregister128;const paraloc : tcgpara);
  2889. var
  2890. tmplochi,tmploclo: tcgpara;
  2891. begin
  2892. tmploclo.init;
  2893. tmplochi.init;
  2894. splitparaloc128(paraloc,tmploclo,tmplochi);
  2895. cg.a_load_reg_cgpara(list,OS_64,reg.reghi,tmplochi);
  2896. cg.a_load_reg_cgpara(list,OS_64,reg.reglo,tmploclo);
  2897. tmploclo.done;
  2898. tmplochi.done;
  2899. end;
  2900. procedure tcg128.a_load128_ref_cgpara(list : TAsmList;const r : treference;const paraloc : tcgpara);
  2901. var
  2902. tmprefhi,tmpreflo : treference;
  2903. tmploclo,tmplochi : tcgpara;
  2904. begin
  2905. tmploclo.init;
  2906. tmplochi.init;
  2907. splitparaloc128(paraloc,tmploclo,tmplochi);
  2908. tmprefhi:=r;
  2909. tmpreflo:=r;
  2910. if target_info.endian=endian_big then
  2911. inc(tmpreflo.offset,8)
  2912. else
  2913. inc(tmprefhi.offset,8);
  2914. cg.a_load_ref_cgpara(list,OS_64,tmprefhi,tmplochi);
  2915. cg.a_load_ref_cgpara(list,OS_64,tmpreflo,tmploclo);
  2916. tmploclo.done;
  2917. tmplochi.done;
  2918. end;
  2919. {$endif cpu64bitalu}
  2920. function asmsym2indsymflags(sym: TAsmSymbol): tindsymflags;
  2921. begin
  2922. result:=[];
  2923. if sym.typ<>AT_FUNCTION then
  2924. include(result,is_data);
  2925. if sym.bind=AB_WEAK_EXTERNAL then
  2926. include(result,is_weak);
  2927. end;
  2928. procedure destroy_codegen;
  2929. begin
  2930. cg.free;
  2931. cg:=nil;
  2932. {$ifdef cpu64bitalu}
  2933. cg128.free;
  2934. cg128:=nil;
  2935. {$else cpu64bitalu}
  2936. cg64.free;
  2937. cg64:=nil;
  2938. {$endif cpu64bitalu}
  2939. end;
  2940. end.