nx86inl.pas 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Generate x86 inline nodes
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit nx86inl;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. node,ninl,ncginl;
  22. type
  23. tx86inlinenode = class(tcginlinenode)
  24. { first pass override
  25. so that the code generator will actually generate
  26. these nodes.
  27. }
  28. function first_pi: tnode ; override;
  29. function first_arctan_real: tnode; override;
  30. function first_abs_real: tnode; override;
  31. function first_sqr_real: tnode; override;
  32. function first_sqrt_real: tnode; override;
  33. function first_ln_real: tnode; override;
  34. function first_cos_real: tnode; override;
  35. function first_sin_real: tnode; override;
  36. function first_round_real: tnode; override;
  37. function first_trunc_real: tnode; override;
  38. function first_popcnt: tnode; override;
  39. { second pass override to generate these nodes }
  40. procedure second_IncludeExclude;override;
  41. procedure second_pi; override;
  42. procedure second_arctan_real; override;
  43. procedure second_abs_real; override;
  44. procedure second_round_real; override;
  45. procedure second_sqr_real; override;
  46. procedure second_sqrt_real; override;
  47. procedure second_ln_real; override;
  48. procedure second_cos_real; override;
  49. procedure second_sin_real; override;
  50. procedure second_trunc_real; override;
  51. procedure second_prefetch;override;
  52. {$ifndef i8086}
  53. procedure second_abs_long;override;
  54. {$endif not i8086}
  55. procedure second_popcnt;override;
  56. private
  57. procedure load_fpu_location(lnode: tnode);
  58. end;
  59. implementation
  60. uses
  61. systems,
  62. globtype,globals,
  63. cutils,verbose,
  64. symconst,
  65. defutil,
  66. aasmbase,aasmtai,aasmdata,aasmcpu,
  67. symtype,symdef,
  68. cgbase,pass_2,
  69. cpuinfo,cpubase,paramgr,
  70. nbas,ncon,ncal,ncnv,nld,ncgutil,
  71. tgobj,
  72. cga,cgutils,cgx86,cgobj,hlcgobj;
  73. {*****************************************************************************
  74. TX86INLINENODE
  75. *****************************************************************************}
  76. function tx86inlinenode.first_pi : tnode;
  77. begin
  78. if (tfloatdef(pbestrealtype^).floattype=s80real) then
  79. begin
  80. expectloc:=LOC_FPUREGISTER;
  81. first_pi := nil;
  82. end
  83. else
  84. result:=inherited;
  85. end;
  86. function tx86inlinenode.first_arctan_real : tnode;
  87. begin
  88. {$ifdef i8086}
  89. { FPATAN's range is limited to (0 <= value < 1) on the 8087 and 80287,
  90. so we need to use the RTL helper on these FPUs }
  91. if current_settings.cputype < cpu_386 then
  92. begin
  93. result := inherited;
  94. exit;
  95. end;
  96. {$endif i8086}
  97. if (tfloatdef(pbestrealtype^).floattype=s80real) then
  98. begin
  99. expectloc:=LOC_FPUREGISTER;
  100. first_arctan_real := nil;
  101. end
  102. else
  103. result:=inherited;
  104. end;
  105. function tx86inlinenode.first_abs_real : tnode;
  106. begin
  107. if use_vectorfpu(resultdef) then
  108. expectloc:=LOC_MMREGISTER
  109. else
  110. expectloc:=LOC_FPUREGISTER;
  111. first_abs_real := nil;
  112. end;
  113. function tx86inlinenode.first_sqr_real : tnode;
  114. begin
  115. if use_vectorfpu(resultdef) then
  116. expectloc:=LOC_MMREGISTER
  117. else
  118. expectloc:=LOC_FPUREGISTER;
  119. first_sqr_real := nil;
  120. end;
  121. function tx86inlinenode.first_sqrt_real : tnode;
  122. begin
  123. if use_vectorfpu(resultdef) then
  124. expectloc:=LOC_MMREGISTER
  125. else
  126. expectloc:=LOC_FPUREGISTER;
  127. first_sqrt_real := nil;
  128. end;
  129. function tx86inlinenode.first_ln_real : tnode;
  130. begin
  131. if (tfloatdef(pbestrealtype^).floattype=s80real) then
  132. begin
  133. expectloc:=LOC_FPUREGISTER;
  134. first_ln_real := nil;
  135. end
  136. else
  137. result:=inherited;
  138. end;
  139. function tx86inlinenode.first_cos_real : tnode;
  140. begin
  141. {$ifdef i8086}
  142. { FCOS is 387+ }
  143. if current_settings.cputype < cpu_386 then
  144. begin
  145. result := inherited;
  146. exit;
  147. end;
  148. {$endif i8086}
  149. if (tfloatdef(pbestrealtype^).floattype=s80real) then
  150. begin
  151. expectloc:=LOC_FPUREGISTER;
  152. result:=nil;
  153. end
  154. else
  155. result:=inherited;
  156. end;
  157. function tx86inlinenode.first_sin_real : tnode;
  158. begin
  159. {$ifdef i8086}
  160. { FSIN is 387+ }
  161. if current_settings.cputype < cpu_386 then
  162. begin
  163. result := inherited;
  164. exit;
  165. end;
  166. {$endif i8086}
  167. if (tfloatdef(pbestrealtype^).floattype=s80real) then
  168. begin
  169. expectloc:=LOC_FPUREGISTER;
  170. result:=nil;
  171. end
  172. else
  173. result:=inherited;
  174. end;
  175. function tx86inlinenode.first_round_real : tnode;
  176. begin
  177. {$ifdef x86_64}
  178. if use_vectorfpu(left.resultdef) then
  179. expectloc:=LOC_REGISTER
  180. else
  181. {$endif x86_64}
  182. expectloc:=LOC_REFERENCE;
  183. result:=nil;
  184. end;
  185. function tx86inlinenode.first_trunc_real: tnode;
  186. begin
  187. if (cs_opt_size in current_settings.optimizerswitches)
  188. {$ifdef x86_64}
  189. and not(use_vectorfpu(left.resultdef))
  190. {$endif x86_64}
  191. then
  192. result:=inherited
  193. else
  194. begin
  195. {$ifdef x86_64}
  196. if use_vectorfpu(left.resultdef) then
  197. expectloc:=LOC_REGISTER
  198. else
  199. {$endif x86_64}
  200. expectloc:=LOC_REFERENCE;
  201. result:=nil;
  202. end;
  203. end;
  204. function tx86inlinenode.first_popcnt: tnode;
  205. begin
  206. Result:=nil;
  207. if
  208. {$ifdef i8086}
  209. true
  210. {$else i8086}
  211. not(CPUX86_HAS_POPCNT in cpu_capabilities[current_settings.cputype])
  212. {$endif i8086}
  213. {$ifdef i386}
  214. or is_64bit(left.resultdef)
  215. {$endif i386}
  216. then
  217. Result:=inherited first_popcnt
  218. else
  219. expectloc:=LOC_REGISTER;
  220. end;
  221. procedure tx86inlinenode.second_Pi;
  222. begin
  223. location_reset(location,LOC_FPUREGISTER,def_cgsize(resultdef));
  224. emit_none(A_FLDPI,S_NO);
  225. tcgx86(cg).inc_fpu_stack;
  226. location.register:=NR_FPU_RESULT_REG;
  227. end;
  228. { load the FPU into the an fpu register }
  229. procedure tx86inlinenode.load_fpu_location(lnode: tnode);
  230. begin
  231. location_reset(location,LOC_FPUREGISTER,def_cgsize(resultdef));
  232. location.register:=NR_FPU_RESULT_REG;
  233. secondpass(lnode);
  234. case lnode.location.loc of
  235. LOC_FPUREGISTER:
  236. ;
  237. LOC_CFPUREGISTER:
  238. begin
  239. cg.a_loadfpu_reg_reg(current_asmdata.CurrAsmList,lnode.location.size,
  240. lnode.location.size,lnode.location.register,location.register);
  241. end;
  242. LOC_REFERENCE,LOC_CREFERENCE:
  243. begin
  244. cg.a_loadfpu_ref_reg(current_asmdata.CurrAsmList,
  245. lnode.location.size,lnode.location.size,
  246. lnode.location.reference,location.register);
  247. end;
  248. LOC_MMREGISTER,LOC_CMMREGISTER:
  249. begin
  250. location:=lnode.location;
  251. location_force_fpureg(current_asmdata.CurrAsmList,location,false);
  252. end;
  253. else
  254. internalerror(309991);
  255. end;
  256. end;
  257. procedure tx86inlinenode.second_arctan_real;
  258. begin
  259. load_fpu_location(left);
  260. emit_none(A_FLD1,S_NO);
  261. emit_none(A_FPATAN,S_NO);
  262. end;
  263. procedure tx86inlinenode.second_abs_real;
  264. var
  265. href : treference;
  266. begin
  267. if use_vectorfpu(resultdef) then
  268. begin
  269. secondpass(left);
  270. if left.location.loc<>LOC_MMREGISTER then
  271. hlcg.location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,left.resultdef,false);
  272. if UseAVX then
  273. begin
  274. location_reset(location,LOC_MMREGISTER,def_cgsize(resultdef));
  275. location.register:=cg.getmmregister(current_asmdata.CurrAsmList,def_cgsize(resultdef));
  276. end
  277. else
  278. location:=left.location;
  279. case tfloatdef(resultdef).floattype of
  280. s32real:
  281. begin
  282. reference_reset_symbol(href,current_asmdata.RefAsmSymbol('FPC_ABSMASK_SINGLE'),0,4);
  283. tcgx86(cg).make_simple_ref(current_asmdata.CurrAsmList, href);
  284. if UseAVX then
  285. current_asmdata.CurrAsmList.concat(taicpu.op_ref_reg_reg(
  286. A_VANDPS,S_XMM,href,left.location.register,location.register))
  287. else
  288. current_asmdata.CurrAsmList.concat(taicpu.op_ref_reg(A_ANDPS,S_XMM,href,location.register));
  289. end;
  290. s64real:
  291. begin
  292. reference_reset_symbol(href,current_asmdata.RefAsmSymbol('FPC_ABSMASK_DOUBLE'),0,4);
  293. tcgx86(cg).make_simple_ref(current_asmdata.CurrAsmList, href);
  294. if UseAVX then
  295. current_asmdata.CurrAsmList.concat(taicpu.op_ref_reg_reg(
  296. A_VANDPD,S_XMM,href,left.location.register,location.register))
  297. else
  298. current_asmdata.CurrAsmList.concat(taicpu.op_ref_reg(A_ANDPD,S_XMM,href,location.register))
  299. end;
  300. else
  301. internalerror(200506081);
  302. end;
  303. end
  304. else
  305. begin
  306. load_fpu_location(left);
  307. emit_none(A_FABS,S_NO);
  308. end;
  309. end;
  310. procedure tx86inlinenode.second_round_real;
  311. begin
  312. {$ifdef x86_64}
  313. if use_vectorfpu(left.resultdef) then
  314. begin
  315. secondpass(left);
  316. hlcg.location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,left.resultdef,false);
  317. location_reset(location,LOC_REGISTER,OS_S64);
  318. location.register:=cg.getintregister(current_asmdata.CurrAsmList,OS_S64);
  319. if UseAVX then
  320. case left.location.size of
  321. OS_F32:
  322. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_VCVTSS2SI,S_Q,left.location.register,location.register));
  323. OS_F64:
  324. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_VCVTSD2SI,S_Q,left.location.register,location.register));
  325. else
  326. internalerror(2007031402);
  327. end
  328. else
  329. case left.location.size of
  330. OS_F32:
  331. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_CVTSS2SI,S_Q,left.location.register,location.register));
  332. OS_F64:
  333. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_CVTSD2SI,S_Q,left.location.register,location.register));
  334. else
  335. internalerror(2007031402);
  336. end;
  337. end
  338. else
  339. {$endif x86_64}
  340. begin
  341. load_fpu_location(left);
  342. location_reset_ref(location,LOC_REFERENCE,OS_S64,0);
  343. tg.GetTemp(current_asmdata.CurrAsmList,resultdef.size,resultdef.alignment,tt_normal,location.reference);
  344. emit_ref(A_FISTP,S_IQ,location.reference);
  345. tcgx86(cg).dec_fpu_stack;
  346. emit_none(A_FWAIT,S_NO);
  347. end;
  348. end;
  349. procedure tx86inlinenode.second_trunc_real;
  350. var
  351. oldcw,newcw : treference;
  352. begin
  353. {$ifdef x86_64}
  354. if use_vectorfpu(left.resultdef) and
  355. not((left.location.loc=LOC_FPUREGISTER) and (current_settings.fputype>=fpu_sse3)) then
  356. begin
  357. secondpass(left);
  358. hlcg.location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,left.resultdef,false);
  359. location_reset(location,LOC_REGISTER,OS_S64);
  360. location.register:=cg.getintregister(current_asmdata.CurrAsmList,OS_S64);
  361. if UseAVX then
  362. case left.location.size of
  363. OS_F32:
  364. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_VCVTTSS2SI,S_Q,left.location.register,location.register));
  365. OS_F64:
  366. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_VCVTTSD2SI,S_Q,left.location.register,location.register));
  367. else
  368. internalerror(2007031401);
  369. end
  370. else
  371. case left.location.size of
  372. OS_F32:
  373. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_CVTTSS2SI,S_Q,left.location.register,location.register));
  374. OS_F64:
  375. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_CVTTSD2SI,S_Q,left.location.register,location.register));
  376. else
  377. internalerror(2007031401);
  378. end;
  379. end
  380. else
  381. {$endif x86_64}
  382. begin
  383. if (current_settings.fputype>=fpu_sse3) then
  384. begin
  385. load_fpu_location(left);
  386. location_reset_ref(location,LOC_REFERENCE,OS_S64,0);
  387. tg.GetTemp(current_asmdata.CurrAsmList,resultdef.size,resultdef.alignment,tt_normal,location.reference);
  388. emit_ref(A_FISTTP,S_IQ,location.reference);
  389. tcgx86(cg).dec_fpu_stack;
  390. end
  391. else
  392. begin
  393. tg.GetTemp(current_asmdata.CurrAsmList,2,2,tt_normal,oldcw);
  394. tg.GetTemp(current_asmdata.CurrAsmList,2,2,tt_normal,newcw);
  395. {$ifdef i8086}
  396. if current_settings.cputype<=cpu_286 then
  397. begin
  398. emit_ref(A_FSTCW,S_NO,newcw);
  399. emit_ref(A_FSTCW,S_NO,oldcw);
  400. emit_none(A_FWAIT,S_NO);
  401. end
  402. else
  403. {$endif i8086}
  404. begin
  405. emit_ref(A_FNSTCW,S_NO,newcw);
  406. emit_ref(A_FNSTCW,S_NO,oldcw);
  407. end;
  408. emit_const_ref(A_OR,S_W,$0f00,newcw);
  409. load_fpu_location(left);
  410. emit_ref(A_FLDCW,S_NO,newcw);
  411. location_reset_ref(location,LOC_REFERENCE,OS_S64,0);
  412. tg.GetTemp(current_asmdata.CurrAsmList,resultdef.size,resultdef.alignment,tt_normal,location.reference);
  413. emit_ref(A_FISTP,S_IQ,location.reference);
  414. tcgx86(cg).dec_fpu_stack;
  415. emit_ref(A_FLDCW,S_NO,oldcw);
  416. emit_none(A_FWAIT,S_NO);
  417. tg.UnGetTemp(current_asmdata.CurrAsmList,oldcw);
  418. tg.UnGetTemp(current_asmdata.CurrAsmList,newcw);
  419. end;
  420. end;
  421. end;
  422. procedure tx86inlinenode.second_sqr_real;
  423. begin
  424. if use_vectorfpu(resultdef) then
  425. begin
  426. secondpass(left);
  427. location_reset(location,LOC_MMREGISTER,left.location.size);
  428. location.register:=cg.getmmregister(current_asmdata.CurrAsmList,location.size);
  429. if UseAVX then
  430. begin
  431. hlcg.location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,left.resultdef,true);
  432. cg.a_opmm_reg_reg_reg(current_asmdata.CurrAsmList,OP_MUL,left.location.size,left.location.register,left.location.register,location.register,mms_movescalar);
  433. end
  434. else
  435. begin
  436. if left.location.loc in [LOC_CFPUREGISTER,LOC_FPUREGISTER] then
  437. hlcg.location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,left.resultdef,true);
  438. cg.a_loadmm_loc_reg(current_asmdata.CurrAsmList,location.size,left.location,location.register,mms_movescalar);
  439. cg.a_opmm_reg_reg(current_asmdata.CurrAsmList,OP_MUL,left.location.size,location.register,location.register,mms_movescalar);
  440. end;
  441. end
  442. else
  443. begin
  444. load_fpu_location(left);
  445. emit_reg_reg(A_FMUL,S_NO,NR_ST0,NR_ST0);
  446. end;
  447. end;
  448. procedure tx86inlinenode.second_sqrt_real;
  449. begin
  450. if use_vectorfpu(resultdef) then
  451. begin
  452. secondpass(left);
  453. hlcg.location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,left.resultdef,true);
  454. location_reset(location,LOC_MMREGISTER,left.location.size);
  455. location.register:=cg.getmmregister(current_asmdata.CurrAsmList,location.size);
  456. if UseAVX then
  457. case tfloatdef(resultdef).floattype of
  458. s32real:
  459. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_VSQRTSS,S_XMM,left.location.register,location.register,location.register));
  460. s64real:
  461. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_VSQRTSD,S_XMM,left.location.register,location.register,location.register));
  462. else
  463. internalerror(200510031);
  464. end
  465. else
  466. case tfloatdef(resultdef).floattype of
  467. s32real:
  468. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_SQRTSS,S_XMM,left.location.register,location.register));
  469. s64real:
  470. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_SQRTSD,S_XMM,left.location.register,location.register));
  471. else
  472. internalerror(200510031);
  473. end;
  474. end
  475. else
  476. begin
  477. load_fpu_location(left);
  478. emit_none(A_FSQRT,S_NO);
  479. end;
  480. end;
  481. procedure tx86inlinenode.second_ln_real;
  482. begin
  483. load_fpu_location(left);
  484. emit_none(A_FLDLN2,S_NO);
  485. emit_none(A_FXCH,S_NO);
  486. emit_none(A_FYL2X,S_NO);
  487. end;
  488. procedure tx86inlinenode.second_cos_real;
  489. begin
  490. {$ifdef i8086}
  491. { FCOS is 387+ }
  492. if current_settings.cputype < cpu_386 then
  493. begin
  494. inherited;
  495. exit;
  496. end;
  497. {$endif i8086}
  498. load_fpu_location(left);
  499. emit_none(A_FCOS,S_NO);
  500. end;
  501. procedure tx86inlinenode.second_sin_real;
  502. begin
  503. {$ifdef i8086}
  504. { FSIN is 387+ }
  505. if current_settings.cputype < cpu_386 then
  506. begin
  507. inherited;
  508. exit;
  509. end;
  510. {$endif i8086}
  511. load_fpu_location(left);
  512. emit_none(A_FSIN,S_NO)
  513. end;
  514. procedure tx86inlinenode.second_prefetch;
  515. var
  516. ref : treference;
  517. r : tregister;
  518. begin
  519. {$if defined(i386) or defined(i8086)}
  520. if current_settings.cputype>=cpu_Pentium3 then
  521. {$endif i386 or i8086}
  522. begin
  523. secondpass(left);
  524. case left.location.loc of
  525. LOC_CREFERENCE,
  526. LOC_REFERENCE:
  527. begin
  528. r:=cg.getintregister(current_asmdata.CurrAsmList,OS_ADDR);
  529. cg.a_loadaddr_ref_reg(current_asmdata.CurrAsmList,left.location.reference,r);
  530. reference_reset_base(ref,r,0,left.location.reference.alignment);
  531. current_asmdata.CurrAsmList.concat(taicpu.op_ref(A_PREFETCHNTA,S_NO,ref));
  532. end;
  533. else
  534. internalerror(200402021);
  535. end;
  536. end;
  537. end;
  538. {$ifndef i8086}
  539. procedure tx86inlinenode.second_abs_long;
  540. var
  541. hregister : tregister;
  542. opsize : tcgsize;
  543. hp : taicpu;
  544. begin
  545. {$ifdef i386}
  546. if current_settings.cputype<cpu_Pentium2 then
  547. begin
  548. opsize:=def_cgsize(left.resultdef);
  549. secondpass(left);
  550. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,left.resultdef,false);
  551. location:=left.location;
  552. location.register:=cg.getintregister(current_asmdata.CurrAsmList,opsize);
  553. emit_reg_reg(A_MOV,S_L,left.location.register,location.register);
  554. emit_const_reg(A_SAR,tcgsize2opsize[opsize],31,left.location.register);
  555. emit_reg_reg(A_XOR,S_L,left.location.register,location.register);
  556. emit_reg_reg(A_SUB,S_L,left.location.register,location.register);
  557. end
  558. else
  559. {$endif i386}
  560. begin
  561. opsize:=def_cgsize(left.resultdef);
  562. secondpass(left);
  563. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,left.resultdef,true);
  564. hregister:=cg.getintregister(current_asmdata.CurrAsmList,opsize);
  565. location:=left.location;
  566. location.register:=cg.getintregister(current_asmdata.CurrAsmList,opsize);
  567. cg.a_load_reg_reg(current_asmdata.CurrAsmList,opsize,opsize,left.location.register,hregister);
  568. cg.a_load_reg_reg(current_asmdata.CurrAsmList,opsize,opsize,left.location.register,location.register);
  569. emit_reg(A_NEG,tcgsize2opsize[opsize],hregister);
  570. hp:=taicpu.op_reg_reg(A_CMOVcc,tcgsize2opsize[opsize],hregister,location.register);
  571. hp.condition:=C_NS;
  572. current_asmdata.CurrAsmList.concat(hp);
  573. end;
  574. end;
  575. {$endif not i8086}
  576. {*****************************************************************************
  577. INCLUDE/EXCLUDE GENERIC HANDLING
  578. *****************************************************************************}
  579. procedure tx86inlinenode.second_IncludeExclude;
  580. var
  581. hregister,
  582. hregister2: tregister;
  583. setbase : aint;
  584. bitsperop,l : longint;
  585. cgop : topcg;
  586. asmop : tasmop;
  587. opdef : tdef;
  588. opsize,
  589. orgsize: tcgsize;
  590. begin
  591. {$ifdef i8086}
  592. { BTS and BTR are 386+ }
  593. if current_settings.cputype < cpu_386 then
  594. begin
  595. inherited;
  596. exit;
  597. end;
  598. {$endif i8086}
  599. if is_smallset(tcallparanode(left).resultdef) then
  600. begin
  601. opdef:=tcallparanode(left).resultdef;
  602. opsize:=int_cgsize(opdef.size)
  603. end
  604. else
  605. begin
  606. opdef:=u32inttype;
  607. opsize:=OS_32;
  608. end;
  609. bitsperop:=(8*tcgsize2size[opsize]);
  610. secondpass(tcallparanode(left).left);
  611. secondpass(tcallparanode(tcallparanode(left).right).left);
  612. setbase:=tsetdef(tcallparanode(left).left.resultdef).setbase;
  613. if tcallparanode(tcallparanode(left).right).left.location.loc=LOC_CONSTANT then
  614. begin
  615. { calculate bit position }
  616. l:=1 shl ((tcallparanode(tcallparanode(left).right).left.location.value-setbase) mod bitsperop);
  617. { determine operator }
  618. if inlinenumber=in_include_x_y then
  619. cgop:=OP_OR
  620. else
  621. begin
  622. cgop:=OP_AND;
  623. l:=not(l);
  624. end;
  625. case tcallparanode(left).left.location.loc of
  626. LOC_REFERENCE :
  627. begin
  628. inc(tcallparanode(left).left.location.reference.offset,
  629. ((tcallparanode(tcallparanode(left).right).left.location.value-setbase) div bitsperop)*tcgsize2size[opsize]);
  630. cg.a_op_const_ref(current_asmdata.CurrAsmList,cgop,opsize,l,tcallparanode(left).left.location.reference);
  631. end;
  632. LOC_CREGISTER :
  633. cg.a_op_const_reg(current_asmdata.CurrAsmList,cgop,tcallparanode(left).left.location.size,l,tcallparanode(left).left.location.register);
  634. else
  635. internalerror(200405022);
  636. end;
  637. end
  638. else
  639. begin
  640. orgsize:=opsize;
  641. if opsize in [OS_8,OS_S8] then
  642. begin
  643. opdef:=u32inttype;
  644. opsize:=OS_32;
  645. end;
  646. { determine asm operator }
  647. if inlinenumber=in_include_x_y then
  648. asmop:=A_BTS
  649. else
  650. asmop:=A_BTR;
  651. hlcg.location_force_reg(current_asmdata.CurrAsmList,tcallparanode(tcallparanode(left).right).left.location,tcallparanode(tcallparanode(left).right).left.resultdef,opdef,true);
  652. register_maybe_adjust_setbase(current_asmdata.CurrAsmList,tcallparanode(tcallparanode(left).right).left.location,setbase);
  653. hregister:=tcallparanode(tcallparanode(left).right).left.location.register;
  654. if (tcallparanode(left).left.location.loc=LOC_REFERENCE) then
  655. emit_reg_ref(asmop,tcgsize2opsize[opsize],hregister,tcallparanode(left).left.location.reference)
  656. else
  657. begin
  658. { second argument can't be an 8 bit register either }
  659. hregister2:=tcallparanode(left).left.location.register;
  660. if (orgsize in [OS_8,OS_S8]) then
  661. hregister2:=cg.makeregsize(current_asmdata.CurrAsmList,hregister2,opsize);
  662. emit_reg_reg(asmop,tcgsize2opsize[opsize],hregister,hregister2);
  663. end;
  664. end;
  665. end;
  666. procedure tx86inlinenode.second_popcnt;
  667. var
  668. opsize: tcgsize;
  669. begin
  670. secondpass(left);
  671. opsize:=tcgsize2unsigned[left.location.size];
  672. { no 8 Bit popcont }
  673. if opsize=OS_8 then
  674. opsize:=OS_16;
  675. if not(left.location.loc in [LOC_REGISTER,LOC_CREGISTER,LOC_REFERENCE,LOC_CREFERENCE]) or
  676. (left.location.size<>opsize) then
  677. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,cgsize_orddef(opsize),true);
  678. location_reset(location,LOC_REGISTER,opsize);
  679. location.register:=cg.getintregister(current_asmdata.CurrAsmList,opsize);
  680. if left.location.loc in [LOC_REGISTER,LOC_CREGISTER] then
  681. emit_reg_reg(A_POPCNT,TCGSize2OpSize[opsize],left.location.register,location.register)
  682. else
  683. emit_ref_reg(A_POPCNT,TCGSize2OpSize[opsize],left.location.reference,location.register);
  684. end;
  685. end.