cgbase.pas 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Some basic types and constants for the code generation
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. {# This unit exports some types which are used across the code generator }
  18. unit cgbase;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. globtype,
  23. symconst;
  24. type
  25. { Location types where value can be stored }
  26. TCGLoc=(
  27. LOC_INVALID, { added for tracking problems}
  28. LOC_VOID, { no value is available }
  29. LOC_CONSTANT, { constant value }
  30. LOC_JUMP, { boolean results only, jump to false or true label }
  31. LOC_FLAGS, { boolean results only, flags are set }
  32. LOC_REGISTER, { in a processor register }
  33. LOC_CREGISTER, { Constant register which shouldn't be modified }
  34. LOC_FPUREGISTER, { FPU stack }
  35. LOC_CFPUREGISTER, { if it is a FPU register variable on the fpu stack }
  36. LOC_MMXREGISTER, { MMX register }
  37. { MMX register variable }
  38. LOC_CMMXREGISTER,
  39. { multimedia register }
  40. LOC_MMREGISTER,
  41. { Constant multimedia reg which shouldn't be modified }
  42. LOC_CMMREGISTER,
  43. { contiguous subset of bits of an integer register }
  44. LOC_SUBSETREG,
  45. LOC_CSUBSETREG,
  46. { contiguous subset of bits in memory }
  47. LOC_SUBSETREF,
  48. LOC_CSUBSETREF,
  49. { keep these last for range checking purposes }
  50. LOC_CREFERENCE, { in memory constant value reference (cannot change) }
  51. LOC_REFERENCE { in memory value }
  52. );
  53. TCGNonRefLoc=low(TCGLoc)..pred(LOC_CREFERENCE);
  54. TCGRefLoc=LOC_CREFERENCE..LOC_REFERENCE;
  55. trefaddr = (
  56. addr_no,
  57. addr_full,
  58. addr_pic,
  59. addr_pic_no_got
  60. {$IF defined(POWERPC) or defined(POWERPC64) or defined(SPARC) or defined(MIPS) or defined(SPARC64)}
  61. ,
  62. { since we have only 16bit offsets, we need to be able to specify the high
  63. and lower 16 bits of the address of a symbol of up to 64 bit }
  64. addr_low, // bits 48-63
  65. addr_high, // bits 32-47
  66. {$IF defined(POWERPC64)}
  67. addr_higher, // bits 16-31
  68. addr_highest, // bits 00-15
  69. {$ENDIF}
  70. addr_higha // bits 16-31, adjusted
  71. {$IF defined(POWERPC64)}
  72. ,
  73. addr_highera, // bits 32-47, adjusted
  74. addr_highesta // bits 48-63, adjusted
  75. {$ENDIF}
  76. {$ENDIF POWERPC or POWERPC64 or SPARC or MIPS or SPARC64}
  77. {$IFDEF MIPS}
  78. ,
  79. addr_pic_call16, // like addr_pic, but generates call16 reloc instead of got16
  80. addr_low_pic, // for large GOT model, generate got_hi16 and got_lo16 relocs
  81. addr_high_pic,
  82. addr_low_call, // counterpart of two above, generate call_hi16 and call_lo16 relocs
  83. addr_high_call
  84. {$ENDIF}
  85. {$if defined(RISCV32) or defined(RISCV64)}
  86. ,
  87. addr_hi20,
  88. addr_lo12,
  89. addr_pcrel_hi20,
  90. addr_pcrel_lo12,
  91. addr_pcrel
  92. {$endif RISCV}
  93. {$IFDEF AVR}
  94. ,addr_lo8
  95. ,addr_lo8_gs
  96. ,addr_hi8
  97. ,addr_hi8_gs
  98. {$ENDIF}
  99. {$IFDEF i8086}
  100. ,addr_dgroup // the data segment group
  101. ,addr_fardataseg // the far data segment of the current pascal module (unit or program)
  102. ,addr_seg // used for getting the segment of an object, e.g. 'mov ax, SEG symbol'
  103. {$ENDIF}
  104. {$IFDEF AARCH64}
  105. ,addr_page
  106. ,addr_pageoffset
  107. ,addr_gotpage
  108. ,addr_gotpageoffset
  109. {$ENDIF AARCH64}
  110. {$ifdef SPARC64}
  111. ,addr_gdop_hix22
  112. ,addr_gdop_lox22
  113. {$endif SPARC64}
  114. {$IFDEF ARM}
  115. ,addr_gottpoff
  116. ,addr_tpoff
  117. {$ENDIF}
  118. {$IFDEF i386}
  119. ,addr_ntpoff
  120. ,addr_tlsgd
  121. {$ENDIF}
  122. {$ifdef x86_64}
  123. ,addr_tpoff
  124. ,addr_tlsgd
  125. {$endif x86_64}
  126. );
  127. {# Generic opcodes, which must be supported by all processors
  128. }
  129. topcg =
  130. (
  131. OP_NONE,
  132. OP_MOVE, { replaced operation with direct load }
  133. OP_ADD, { simple addition }
  134. OP_AND, { simple logical and }
  135. OP_DIV, { simple unsigned division }
  136. OP_IDIV, { simple signed division }
  137. OP_IMUL, { simple signed multiply }
  138. OP_MUL, { simple unsigned multiply }
  139. OP_NEG, { simple negate }
  140. OP_NOT, { simple logical not }
  141. OP_OR, { simple logical or }
  142. OP_SAR, { arithmetic shift-right }
  143. OP_SHL, { logical shift left }
  144. OP_SHR, { logical shift right }
  145. OP_SUB, { simple subtraction }
  146. OP_XOR, { simple exclusive or }
  147. OP_ROL, { rotate left }
  148. OP_ROR { rotate right }
  149. );
  150. {# Generic flag values - used for jump locations }
  151. TOpCmp =
  152. (
  153. OC_NONE,
  154. OC_EQ, { equality comparison }
  155. OC_GT, { greater than (signed) }
  156. OC_LT, { less than (signed) }
  157. OC_GTE, { greater or equal than (signed) }
  158. OC_LTE, { less or equal than (signed) }
  159. OC_NE, { not equal }
  160. OC_BE, { less or equal than (unsigned) }
  161. OC_B, { less than (unsigned) }
  162. OC_AE, { greater or equal than (unsigned) }
  163. OC_A { greater than (unsigned) }
  164. );
  165. { indirect symbol flags }
  166. tindsymflag = (is_data,is_weak);
  167. tindsymflags = set of tindsymflag;
  168. { OS_NO is also used memory references with large data that can
  169. not be loaded in a register directly }
  170. TCgSize = (OS_NO,
  171. OS_8, OS_16, OS_32, OS_64, OS_128,
  172. OS_S8, OS_S16, OS_S32, OS_S64, OS_S128,
  173. { single, double, extended, comp, float128 }
  174. OS_F32, OS_F64, OS_F80, OS_C64, OS_F128,
  175. { multi-media sizes: split in byte, word, dword, ... }
  176. { entities, then the signed counterparts }
  177. OS_M8, OS_M16, OS_M32, OS_M64, OS_M128, OS_M256, OS_M512,
  178. OS_MS8, OS_MS16, OS_MS32, OS_MS64, OS_MS128, OS_MS256, OS_MS512,
  179. { multi-media sizes: single-precision floating-point }
  180. OS_MF32, OS_MF128, OS_MF256, OS_MF512,
  181. { multi-media sizes: double-precision floating-point }
  182. OS_MD64, OS_MD128, OS_MD256, OS_MD512);
  183. { Register types }
  184. TRegisterType = (
  185. R_INVALIDREGISTER, { = 0 }
  186. R_INTREGISTER, { = 1 }
  187. R_FPUREGISTER, { = 2 }
  188. { used by Intel only }
  189. R_MMXREGISTER, { = 3 }
  190. R_MMREGISTER, { = 4 }
  191. R_SPECIALREGISTER, { = 5 }
  192. R_ADDRESSREGISTER, { = 6 }
  193. { used on llvm, every temp gets its own "base register" }
  194. R_TEMPREGISTER { = 7 }
  195. );
  196. { Sub registers }
  197. TSubRegister = (
  198. R_SUBNONE, { = 0; no sub register possible }
  199. R_SUBL, { = 1; 8 bits, Like AL }
  200. R_SUBH, { = 2; 8 bits, Like AH }
  201. R_SUBW, { = 3; 16 bits, Like AX }
  202. R_SUBD, { = 4; 32 bits, Like EAX }
  203. R_SUBQ, { = 5; 64 bits, Like RAX }
  204. { For Sparc floats that use F0:F1 to store doubles }
  205. R_SUBFS, { = 6; Float that allocates 1 FPU register }
  206. R_SUBFD, { = 7; Float that allocates 2 FPU registers }
  207. R_SUBFQ, { = 8; Float that allocates 4 FPU registers }
  208. R_SUBMMS, { = 9; single scalar in multi media register }
  209. R_SUBMMD, { = 10; double scalar in multi media register }
  210. R_SUBMMWHOLE, { = 11; complete MM register, size depends on CPU }
  211. { For Intel X86 AVX-Register }
  212. R_SUBMMX, { = 12; 128 BITS }
  213. R_SUBMMY, { = 13; 256 BITS }
  214. R_SUBMMZ, { = 14; 512 BITS }
  215. { Subregisters for the flags register (x86) }
  216. R_SUBFLAGCARRY, { = 15; Carry flag }
  217. R_SUBFLAGPARITY, { = 16; Parity flag }
  218. R_SUBFLAGAUXILIARY, { = 17; Auxiliary flag }
  219. R_SUBFLAGZERO, { = 18; Zero flag }
  220. R_SUBFLAGSIGN, { = 19; Sign flag }
  221. R_SUBFLAGOVERFLOW, { = 20; Overflow flag }
  222. R_SUBFLAGINTERRUPT, { = 21; Interrupt enable flag }
  223. R_SUBFLAGDIRECTION, { = 22; Direction flag }
  224. R_SUBMM8B, { = 23; for part of v regs on aarch64 }
  225. R_SUBMM16B { = 24; for part of v regs on aarch64 }
  226. );
  227. TSubRegisterSet = set of TSubRegister;
  228. TSuperRegister = type word;
  229. {
  230. The new register coding:
  231. SuperRegister (bits 0..15)
  232. Subregister (bits 16..23)
  233. Register type (bits 24..31)
  234. TRegister is defined as an enum to make it incompatible
  235. with TSuperRegister to avoid mixing them
  236. }
  237. TRegister = (
  238. TRegisterLowEnum := Low(longint),
  239. TRegisterHighEnum := High(longint)
  240. );
  241. TRegisterRec=packed record
  242. {$ifdef FPC_BIG_ENDIAN}
  243. regtype : Tregistertype;
  244. subreg : Tsubregister;
  245. supreg : Tsuperregister;
  246. {$else FPC_BIG_ENDIAN}
  247. supreg : Tsuperregister;
  248. subreg : Tsubregister;
  249. regtype : Tregistertype;
  250. {$endif FPC_BIG_ENDIAN}
  251. end;
  252. { A type to store register locations for 64 Bit values. }
  253. {$ifdef cpu64bitalu}
  254. tregister64 = tregister;
  255. tregister128 = record
  256. reglo,reghi : tregister;
  257. end;
  258. {$else cpu64bitalu}
  259. tregister64 = record
  260. reglo,reghi : tregister;
  261. end;
  262. {$endif cpu64bitalu}
  263. Tregistermmxset = record
  264. reg0,reg1,reg2,reg3:Tregister
  265. end;
  266. { Set type definition for registers }
  267. tsuperregisterset = array[byte] of set of byte;
  268. pmmshuffle = ^tmmshuffle;
  269. { this record describes shuffle operations for mm operations; if a pointer a shuffle record
  270. passed to an mm operation is nil, it means that the whole location is moved }
  271. tmmshuffle = record
  272. { describes how many shuffles are actually described, if len=0 then
  273. moving the scalar with index 0 to the scalar with index 0 is meant }
  274. len : byte;
  275. { lower nibble of each entry of this array describes index of the source data index while
  276. the upper nibble describes the destination index }
  277. shuffles : array[1..1] of byte;
  278. end;
  279. Tsuperregisterarray=array[0..$ffff] of Tsuperregister;
  280. Psuperregisterarray=^Tsuperregisterarray;
  281. Tsuperregisterworklist=object
  282. buflength,
  283. buflengthinc,
  284. length:word;
  285. buf:Psuperregisterarray;
  286. constructor init;
  287. constructor copyfrom(const x:Tsuperregisterworklist);
  288. destructor done;
  289. procedure clear;
  290. procedure add(s:tsuperregister);
  291. function addnodup(s:tsuperregister): boolean;
  292. function get:tsuperregister;
  293. function readidx(i:word):tsuperregister;
  294. procedure deleteidx(i:word);
  295. function delete(s:tsuperregister):boolean;
  296. end;
  297. psuperregisterworklist=^tsuperregisterworklist;
  298. const
  299. { alias for easier understanding }
  300. R_SSEREGISTER = R_MMREGISTER;
  301. { Invalid register number }
  302. RS_INVALID = high(tsuperregister);
  303. NR_INVALID = tregister($ffffffff);
  304. tcgsize2size : Array[tcgsize] of integer =
  305. (0,
  306. { integer values }
  307. 1, 2, 4, 8, 16,
  308. 1, 2, 4, 8, 16,
  309. { floating point values }
  310. 4, 8, 10, 8, 16,
  311. { multimedia values }
  312. 1, 2, 4, 8, 16, 32, 64,
  313. 1, 2, 4, 8, 16, 32, 64,
  314. { single-precision multimedia values }
  315. 4, 16, 32, 64,
  316. { double-precision multimedia values }
  317. 8, 16, 32, 64);
  318. tfloat2tcgsize: array[tfloattype] of tcgsize =
  319. (OS_F32,OS_F64,OS_F80,OS_F80,OS_C64,OS_C64,OS_F128);
  320. tcgsize2tfloat: array[OS_F32..OS_C64] of tfloattype =
  321. (s32real,s64real,s80real,s64comp);
  322. tvarregable2tcgloc : array[tvarregable] of tcgloc = (LOC_VOID,
  323. LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMREGISTER,LOC_CREGISTER);
  324. {$if defined(cpu64bitalu)}
  325. { operand size describing an unsigned value in a pair of int registers }
  326. OS_PAIR = OS_128;
  327. { operand size describing an signed value in a pair of int registers }
  328. OS_SPAIR = OS_S128;
  329. {$elseif defined(cpu32bitalu)}
  330. { operand size describing an unsigned value in a pair of int registers }
  331. OS_PAIR = OS_64;
  332. { operand size describing an signed value in a pair of int registers }
  333. OS_SPAIR = OS_S64;
  334. {$elseif defined(cpu16bitalu)}
  335. { operand size describing an unsigned value in a pair of int registers }
  336. OS_PAIR = OS_32;
  337. { operand size describing an signed value in a pair of int registers }
  338. OS_SPAIR = OS_S32;
  339. {$elseif defined(cpu8bitalu)}
  340. { operand size describing an unsigned value in a pair of int registers }
  341. OS_PAIR = OS_16;
  342. { operand size describing an signed value in a pair of int registers }
  343. OS_SPAIR = OS_S16;
  344. {$endif}
  345. { Table to convert tcgsize variables to the correspondending
  346. unsigned types }
  347. tcgsize2unsigned : array[tcgsize] of tcgsize = (OS_NO,
  348. OS_8, OS_16, OS_32, OS_64, OS_128,
  349. OS_8, OS_16, OS_32, OS_64, OS_128,
  350. OS_F32, OS_F64, OS_F80, OS_C64, OS_F128,
  351. OS_M8, OS_M16, OS_M32, OS_M64, OS_M128, OS_M256, OS_M512,
  352. OS_M8, OS_M16, OS_M32, OS_M64, OS_M128, OS_M256, OS_M512,
  353. OS_MF32, OS_MF128,OS_MF256,OS_MF512,
  354. OS_MD64, OS_MD128,OS_MD256,OS_MD512);
  355. tcgsize2signed : array[tcgsize] of tcgsize = (OS_NO,
  356. OS_S8, OS_S16, OS_S32, OS_S64, OS_S128,
  357. OS_S8, OS_S16, OS_S32, OS_S64, OS_S128,
  358. OS_F32, OS_F64, OS_F80, OS_C64, OS_F128,
  359. OS_MS8, OS_MS16, OS_MS32, OS_MS64, OS_MS128,OS_MS256,OS_MS512,
  360. OS_MS8, OS_MS16, OS_MS32, OS_MS64, OS_MS128,OS_MS256,OS_MS512,
  361. OS_MF32, OS_MF128,OS_MF256,OS_MF512,
  362. OS_MD64, OS_MD128,OS_MD256,OS_MD512);
  363. tcgloc2str : array[TCGLoc] of string[12] = (
  364. 'LOC_INVALID',
  365. 'LOC_VOID',
  366. 'LOC_CONST',
  367. 'LOC_JUMP',
  368. 'LOC_FLAGS',
  369. 'LOC_REG',
  370. 'LOC_CREG',
  371. 'LOC_FPUREG',
  372. 'LOC_CFPUREG',
  373. 'LOC_MMXREG',
  374. 'LOC_CMMXREG',
  375. 'LOC_MMREG',
  376. 'LOC_CMMREG',
  377. 'LOC_SSETREG',
  378. 'LOC_CSSETREG',
  379. 'LOC_SSETREF',
  380. 'LOC_CSSETREF',
  381. 'LOC_CREF',
  382. 'LOC_REF'
  383. );
  384. var
  385. mms_movescalar : pmmshuffle;
  386. procedure supregset_reset(var regs:tsuperregisterset;setall:boolean;
  387. maxreg:Tsuperregister);{$ifdef USEINLINE}inline;{$endif}
  388. procedure supregset_include(var regs:tsuperregisterset;s:tsuperregister);{$ifdef USEINLINE}inline;{$endif}
  389. procedure supregset_exclude(var regs:tsuperregisterset;s:tsuperregister);{$ifdef USEINLINE}inline;{$endif}
  390. function supregset_in(const regs:tsuperregisterset;s:tsuperregister):boolean;{$ifdef USEINLINE}inline;{$endif}
  391. function newreg(rt:tregistertype;sr:tsuperregister;sb:tsubregister):tregister;{$ifdef USEINLINE}inline;{$endif}
  392. function getsubreg(r:tregister):tsubregister;{$ifdef USEINLINE}inline;{$endif}
  393. function getsupreg(r:tregister):tsuperregister;{$ifdef USEINLINE}inline;{$endif}
  394. function getregtype(r:tregister):tregistertype;{$ifdef USEINLINE}inline;{$endif}
  395. procedure setsubreg(var r:tregister;sr:tsubregister);{$ifdef USEINLINE}inline;{$endif}
  396. procedure setsupreg(var r:tregister;sr:tsuperregister);{$ifdef USEINLINE}inline;{$endif}
  397. function generic_regname(r:tregister):string;
  398. {# From a constant numeric value, return the abstract code generator
  399. size.
  400. }
  401. function int_cgsize(const a: tcgint): tcgsize;{$ifdef USEINLINE}inline;{$endif}
  402. function int_float_cgsize(const a: tcgint): tcgsize;
  403. function float_array_cgsize(const a: tcgint): tcgsize;{$ifdef USEINLINE}inline;{$endif}
  404. function double_array_cgsize(const a: tcgint): tcgsize;{$ifdef USEINLINE}inline;{$endif}
  405. function tcgsize2str(cgsize: tcgsize):string;
  406. { return the inverse condition of opcmp }
  407. function inverse_opcmp(opcmp: topcmp): topcmp;{$ifdef USEINLINE}inline;{$endif}
  408. { return the opcmp needed when swapping the operands }
  409. function swap_opcmp(opcmp: topcmp): topcmp;{$ifdef USEINLINE}inline;{$endif}
  410. { return whether op is commutative }
  411. function commutativeop(op: topcg): boolean;{$ifdef USEINLINE}inline;{$endif}
  412. { returns true, if shuffle describes a real shuffle operation and not only a move }
  413. function realshuffle(shuffle : pmmshuffle) : boolean;
  414. { returns true, if the shuffle describes only a move of the scalar at index 0 }
  415. function shufflescalar(shuffle : pmmshuffle) : boolean;
  416. { removes shuffling from shuffle, this means that the destenation index of each shuffle is copied to
  417. the source }
  418. procedure removeshuffles(var shuffle : tmmshuffle);
  419. implementation
  420. uses
  421. verbose;
  422. {******************************************************************************
  423. tsuperregisterworklist
  424. ******************************************************************************}
  425. constructor tsuperregisterworklist.init;
  426. begin
  427. length:=0;
  428. buflength:=0;
  429. buflengthinc:=16;
  430. buf:=nil;
  431. end;
  432. constructor Tsuperregisterworklist.copyfrom(const x:Tsuperregisterworklist);
  433. begin
  434. self:=x;
  435. if x.buf<>nil then
  436. begin
  437. getmem(buf,buflength*sizeof(Tsuperregister));
  438. move(x.buf^,buf^,length*sizeof(Tsuperregister));
  439. end;
  440. end;
  441. destructor tsuperregisterworklist.done;
  442. begin
  443. if assigned(buf) then
  444. freemem(buf);
  445. end;
  446. procedure tsuperregisterworklist.add(s:tsuperregister);
  447. begin
  448. inc(length);
  449. { Need to increase buffer length? }
  450. if length>=buflength then
  451. begin
  452. inc(buflength,buflengthinc);
  453. buflengthinc:=buflengthinc*2;
  454. if buflengthinc>256 then
  455. buflengthinc:=256;
  456. reallocmem(buf,buflength*sizeof(Tsuperregister));
  457. end;
  458. buf^[length-1]:=s;
  459. end;
  460. function tsuperregisterworklist.addnodup(s:tsuperregister): boolean;
  461. begin
  462. addnodup := false;
  463. if indexword(buf^,length,s) = -1 then
  464. begin
  465. add(s);
  466. addnodup := true;
  467. end;
  468. end;
  469. procedure tsuperregisterworklist.clear;
  470. begin
  471. length:=0;
  472. end;
  473. procedure tsuperregisterworklist.deleteidx(i:word);
  474. begin
  475. if i>=length then
  476. internalerror(200310144);
  477. buf^[i]:=buf^[length-1];
  478. dec(length);
  479. end;
  480. function tsuperregisterworklist.readidx(i:word):tsuperregister;
  481. begin
  482. if (i >= length) then
  483. internalerror(2005010601);
  484. result := buf^[i];
  485. end;
  486. function tsuperregisterworklist.get:tsuperregister;
  487. begin
  488. if length=0 then
  489. internalerror(200310142);
  490. get:=buf^[0];
  491. buf^[0]:=buf^[length-1];
  492. dec(length);
  493. end;
  494. function tsuperregisterworklist.delete(s:tsuperregister):boolean;
  495. var
  496. i:longint;
  497. begin
  498. delete:=false;
  499. { indexword in 1.0.x and 1.9.4 is broken }
  500. i:=indexword(buf^,length,s);
  501. if i<>-1 then
  502. begin
  503. deleteidx(i);
  504. delete := true;
  505. end;
  506. end;
  507. procedure supregset_reset(var regs:tsuperregisterset;setall:boolean;
  508. maxreg:Tsuperregister);{$ifdef USEINLINE}inline;{$endif}
  509. begin
  510. fillchar(regs,(maxreg+7) shr 3,-byte(setall));
  511. end;
  512. procedure supregset_include(var regs:tsuperregisterset;s:tsuperregister);{$ifdef USEINLINE}inline;{$endif}
  513. begin
  514. include(regs[s shr 8],(s and $ff));
  515. end;
  516. procedure supregset_exclude(var regs:tsuperregisterset;s:tsuperregister);{$ifdef USEINLINE}inline;{$endif}
  517. begin
  518. exclude(regs[s shr 8],(s and $ff));
  519. end;
  520. function supregset_in(const regs:tsuperregisterset;s:tsuperregister):boolean;{$ifdef USEINLINE}inline;{$endif}
  521. begin
  522. result:=(s and $ff) in regs[s shr 8];
  523. end;
  524. function newreg(rt:tregistertype;sr:tsuperregister;sb:tsubregister):tregister;{$ifdef USEINLINE}inline;{$endif}
  525. begin
  526. tregisterrec(result).regtype:=rt;
  527. tregisterrec(result).supreg:=sr;
  528. tregisterrec(result).subreg:=sb;
  529. end;
  530. function getsubreg(r:tregister):tsubregister;{$ifdef USEINLINE}inline;{$endif}
  531. begin
  532. result:=tregisterrec(r).subreg;
  533. end;
  534. function getsupreg(r:tregister):tsuperregister;{$ifdef USEINLINE}inline;{$endif}
  535. begin
  536. result:=tregisterrec(r).supreg;
  537. end;
  538. function getregtype(r:tregister):tregistertype;{$ifdef USEINLINE}inline;{$endif}
  539. begin
  540. result:=tregisterrec(r).regtype;
  541. end;
  542. procedure setsubreg(var r:tregister;sr:tsubregister);{$ifdef USEINLINE}inline;{$endif}
  543. begin
  544. tregisterrec(r).subreg:=sr;
  545. end;
  546. procedure setsupreg(var r:tregister;sr:tsuperregister);{$ifdef USEINLINE}inline;{$endif}
  547. begin
  548. tregisterrec(r).supreg:=sr;
  549. end;
  550. function generic_regname(r:tregister):string;
  551. var
  552. nr : string[12];
  553. begin
  554. str(getsupreg(r),nr);
  555. case getregtype(r) of
  556. R_INTREGISTER:
  557. result:='ireg'+nr;
  558. R_FPUREGISTER:
  559. result:='freg'+nr;
  560. R_MMREGISTER:
  561. result:='mreg'+nr;
  562. R_MMXREGISTER:
  563. result:='xreg'+nr;
  564. R_ADDRESSREGISTER:
  565. result:='areg'+nr;
  566. R_SPECIALREGISTER:
  567. result:='sreg'+nr;
  568. else
  569. begin
  570. result:='INVALID';
  571. exit;
  572. end;
  573. end;
  574. case getsubreg(r) of
  575. R_SUBNONE:
  576. ;
  577. R_SUBL:
  578. result:=result+'l';
  579. R_SUBH:
  580. result:=result+'h';
  581. R_SUBW:
  582. result:=result+'w';
  583. R_SUBD:
  584. result:=result+'d';
  585. R_SUBQ:
  586. result:=result+'q';
  587. R_SUBFS:
  588. result:=result+'fs';
  589. R_SUBFD:
  590. result:=result+'fd';
  591. R_SUBMMD:
  592. result:=result+'md';
  593. R_SUBMMS:
  594. result:=result+'ms';
  595. R_SUBMMWHOLE:
  596. result:=result+'ma';
  597. R_SUBMMX:
  598. result:=result+'mx';
  599. R_SUBMMY:
  600. result:=result+'my';
  601. R_SUBMMZ:
  602. result:=result+'mz';
  603. R_SUBMM8B:
  604. result:=result+'m8b';
  605. else
  606. internalerror(200308252);
  607. end;
  608. end;
  609. function int_cgsize(const a: tcgint): tcgsize;{$ifdef USEINLINE}inline;{$endif}
  610. const
  611. size2cgsize : array[0..8] of tcgsize = (
  612. OS_NO,OS_8,OS_16,OS_NO,OS_32,OS_NO,OS_NO,OS_NO,OS_64
  613. );
  614. begin
  615. {$ifdef cpu64bitalu}
  616. if a=16 then
  617. result:=OS_128
  618. else
  619. {$endif cpu64bitalu}
  620. if a>8 then
  621. result:=OS_NO
  622. else
  623. result:=size2cgsize[a];
  624. end;
  625. function int_float_cgsize(const a: tcgint): tcgsize;
  626. begin
  627. case a of
  628. 4 :
  629. result:=OS_F32;
  630. 8 :
  631. result:=OS_F64;
  632. 10 :
  633. result:=OS_F80;
  634. 16 :
  635. result:=OS_F128;
  636. else
  637. internalerror(200603211);
  638. end;
  639. end;
  640. function float_array_cgsize(const a: tcgint): tcgsize;{$ifdef USEINLINE}inline;{$endif}
  641. begin
  642. case a of
  643. 4:
  644. result := OS_MF32;
  645. 16:
  646. result := OS_MF128;
  647. 32:
  648. result := OS_MF256;
  649. 64:
  650. result := OS_MF512;
  651. else
  652. result := int_cgsize(a);
  653. end;
  654. end;
  655. function double_array_cgsize(const a: tcgint): tcgsize;{$ifdef USEINLINE}inline;{$endif}
  656. begin
  657. case a of
  658. 8:
  659. result := OS_MD64;
  660. 16:
  661. result := OS_MD128;
  662. 32:
  663. result := OS_MD256;
  664. 64:
  665. result := OS_MD512;
  666. else
  667. result := int_cgsize(a);
  668. end;
  669. end;
  670. function tcgsize2str(cgsize: tcgsize):string;
  671. begin
  672. Str(cgsize, Result);
  673. end;
  674. function inverse_opcmp(opcmp: topcmp): topcmp;{$ifdef USEINLINE}inline;{$endif}
  675. const
  676. list: array[TOpCmp] of TOpCmp =
  677. (OC_NONE,OC_NE,OC_LTE,OC_GTE,OC_LT,OC_GT,OC_EQ,OC_A,OC_AE,
  678. OC_B,OC_BE);
  679. begin
  680. inverse_opcmp := list[opcmp];
  681. end;
  682. function swap_opcmp(opcmp: topcmp): topcmp;{$ifdef USEINLINE}inline;{$endif}
  683. const
  684. list: array[TOpCmp] of TOpCmp =
  685. (OC_NONE,OC_EQ,OC_LT,OC_GT,OC_LTE,OC_GTE,OC_NE,OC_AE,OC_A,
  686. OC_BE,OC_B);
  687. begin
  688. swap_opcmp := list[opcmp];
  689. end;
  690. function commutativeop(op: topcg): boolean;{$ifdef USEINLINE}inline;{$endif}
  691. const
  692. list: array[topcg] of boolean =
  693. (true,false,true,true,false,false,true,true,false,false,
  694. true,false,false,false,false,true,false,false);
  695. begin
  696. commutativeop := list[op];
  697. end;
  698. function realshuffle(shuffle : pmmshuffle) : boolean;
  699. var
  700. i : longint;
  701. begin
  702. realshuffle:=true;
  703. if (shuffle=nil) or (shuffle^.len=0) then
  704. realshuffle:=false
  705. else
  706. begin
  707. for i:=1 to shuffle^.len do
  708. begin
  709. if (shuffle^.shuffles[i] and $f)<>((shuffle^.shuffles[i] and $f0) shr 4) then
  710. exit;
  711. end;
  712. realshuffle:=false;
  713. end;
  714. end;
  715. function shufflescalar(shuffle : pmmshuffle) : boolean;
  716. begin
  717. result:=shuffle^.len=0;
  718. end;
  719. procedure removeshuffles(var shuffle : tmmshuffle);
  720. var
  721. i : longint;
  722. begin
  723. if shuffle.len=0 then
  724. exit;
  725. for i:=1 to shuffle.len do
  726. shuffle.shuffles[i]:=(shuffle.shuffles[i] and $f) or ((shuffle.shuffles[i] and $f0) shr 4);
  727. end;
  728. initialization
  729. new(mms_movescalar);
  730. mms_movescalar^.len:=0;
  731. finalization
  732. dispose(mms_movescalar);
  733. end.