cgcpu.pas 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977
  1. {
  2. Copyright (c) 1998-2012 by Florian Klaempfl and David Zhang
  3. This unit implements the code generator for MIPS
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype, parabase,
  22. cgbase, cgutils, cgobj, cg64f32, cpupara,
  23. aasmbase, aasmtai, aasmcpu, aasmdata,
  24. cpubase, cpuinfo,
  25. node, symconst, SymType, symdef,
  26. rgcpu;
  27. type
  28. TCGMIPS = class(tcg)
  29. public
  30. procedure init_register_allocators; override;
  31. procedure done_register_allocators; override;
  32. function getfpuregister(list: tasmlist; size: Tcgsize): Tregister; override;
  33. /// { needed by cg64 }
  34. procedure make_simple_ref(list: tasmlist; var ref: treference);
  35. procedure make_simple_ref_fpu(list: tasmlist; var ref: treference);
  36. procedure handle_load_store(list: tasmlist; isstore: boolean; op: tasmop; reg: tregister; ref: treference);
  37. procedure handle_load_store_fpu(list: tasmlist; isstore: boolean; op: tasmop; reg: tregister; ref: treference);
  38. procedure handle_reg_const_reg(list: tasmlist; op: Tasmop; src: tregister; a: tcgint; dst: tregister);
  39. { parameter }
  40. procedure a_load_const_cgpara(list: tasmlist; size: tcgsize; a: tcgint; const paraloc: TCGPara); override;
  41. procedure a_load_ref_cgpara(list: tasmlist; sz: tcgsize; const r: TReference; const paraloc: TCGPara); override;
  42. procedure a_loadaddr_ref_cgpara(list: tasmlist; const r: TReference; const paraloc: TCGPara); override;
  43. procedure a_loadfpu_reg_cgpara(list: tasmlist; size: tcgsize; const r: tregister; const paraloc: TCGPara); override;
  44. procedure a_loadfpu_ref_cgpara(list: tasmlist; size: tcgsize; const ref: treference; const paraloc: TCGPara); override;
  45. procedure a_call_name(list: tasmlist; const s: string; weak : boolean); override;
  46. procedure a_call_reg(list: tasmlist; Reg: TRegister); override;
  47. { General purpose instructions }
  48. procedure a_op_const_reg(list: tasmlist; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister); override;
  49. procedure a_op_reg_reg(list: tasmlist; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  50. procedure a_op_const_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister); override;
  51. procedure a_op_reg_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister); override;
  52. procedure a_op_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister; setflags: boolean; var ovloc: tlocation); override;
  53. procedure a_op_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister; setflags: boolean; var ovloc: tlocation); override;
  54. { move instructions }
  55. procedure a_load_const_reg(list: tasmlist; size: tcgsize; a: tcgint; reg: tregister); override;
  56. procedure a_load_const_ref(list: tasmlist; size: tcgsize; a: tcgint; const ref: TReference); override;
  57. procedure a_load_reg_ref(list: tasmlist; FromSize, ToSize: TCgSize; reg: TRegister; const ref: TReference); override;
  58. procedure a_load_ref_reg(list: tasmlist; FromSize, ToSize: TCgSize; const ref: TReference; reg: tregister); override;
  59. procedure a_load_reg_reg(list: tasmlist; FromSize, ToSize: TCgSize; reg1, reg2: tregister); override;
  60. procedure a_loadaddr_ref_reg(list: tasmlist; const ref: TReference; r: tregister); override;
  61. { fpu move instructions }
  62. procedure a_loadfpu_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  63. procedure a_loadfpu_ref_reg(list: tasmlist; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister); override;
  64. procedure a_loadfpu_reg_ref(list: tasmlist; fromsize, tosize: tcgsize; reg: tregister; const ref: TReference); override;
  65. { comparison operations }
  66. procedure a_cmp_const_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel); override;
  67. procedure a_cmp_reg_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel); override;
  68. procedure a_jmp_always(List: tasmlist; l: TAsmLabel); override;
  69. procedure a_jmp_name(list: tasmlist; const s: string); override;
  70. procedure a_jmp_cond(list: tasmlist; cond: TOpCmp; l: tasmlabel); { override;}
  71. procedure g_overflowCheck(List: tasmlist; const Loc: TLocation; def: TDef); override;
  72. procedure g_overflowCheck_loc(List: tasmlist; const Loc: TLocation; def: TDef; ovloc: tlocation); override;
  73. procedure g_proc_entry(list: tasmlist; localsize: longint; nostackframe: boolean); override;
  74. procedure g_proc_exit(list: tasmlist; parasize: longint; nostackframe: boolean); override;
  75. procedure g_concatcopy(list: tasmlist; const Source, dest: treference; len: tcgint); override;
  76. procedure g_concatcopy_unaligned(list: tasmlist; const Source, dest: treference; len: tcgint); override;
  77. procedure g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  78. procedure g_intf_wrapper(list: tasmlist; procdef: tprocdef; const labelname: string; ioffset: longint); override;
  79. { Transform unsupported methods into Internal errors }
  80. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister); override;
  81. procedure g_stackpointer_alloc(list : TAsmList;localsize : longint);override;
  82. end;
  83. TCg64MPSel = class(tcg64f32)
  84. public
  85. procedure a_load64_reg_ref(list: tasmlist; reg: tregister64; const ref: treference); override;
  86. procedure a_load64_ref_reg(list: tasmlist; const ref: treference; reg: tregister64); override;
  87. procedure a_load64_ref_cgpara(list: tasmlist; const r: treference; const paraloc: tcgpara); override;
  88. procedure a_op64_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc, regdst: TRegister64); override;
  89. procedure a_op64_const_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regdst: TRegister64); override;
  90. procedure a_op64_const_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64); override;
  91. procedure a_op64_reg_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64); override;
  92. procedure a_op64_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64; setflags: boolean; var ovloc: tlocation); override;
  93. procedure a_op64_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64; setflags: boolean; var ovloc: tlocation); override;
  94. end;
  95. procedure create_codegen;
  96. const
  97. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  98. C_EQ,C_GT,C_LT,C_GE,C_LE,C_NE,C_LEU,C_LTU,C_GEU,C_GTU
  99. );
  100. implementation
  101. uses
  102. globals, verbose, systems, cutils,
  103. paramgr, fmodule,
  104. tgobj,
  105. procinfo, cpupi;
  106. var
  107. cgcpu_calc_stackframe_size: aint;
  108. function f_TOpCG2AsmOp(op: TOpCG; size: tcgsize): TAsmOp;
  109. begin
  110. if size = OS_32 then
  111. case op of
  112. OP_ADD: { simple addition }
  113. f_TOpCG2AsmOp := A_ADDU;
  114. OP_AND: { simple logical and }
  115. f_TOpCG2AsmOp := A_AND;
  116. OP_DIV: { simple unsigned division }
  117. f_TOpCG2AsmOp := A_DIVU;
  118. OP_IDIV: { simple signed division }
  119. f_TOpCG2AsmOp := A_DIV;
  120. OP_IMUL: { simple signed multiply }
  121. f_TOpCG2AsmOp := A_MULT;
  122. OP_MUL: { simple unsigned multiply }
  123. f_TOpCG2AsmOp := A_MULTU;
  124. OP_NEG: { simple negate }
  125. f_TOpCG2AsmOp := A_NEGU;
  126. OP_NOT: { simple logical not }
  127. f_TOpCG2AsmOp := A_NOT;
  128. OP_OR: { simple logical or }
  129. f_TOpCG2AsmOp := A_OR;
  130. OP_SAR: { arithmetic shift-right }
  131. f_TOpCG2AsmOp := A_SRA;
  132. OP_SHL: { logical shift left }
  133. f_TOpCG2AsmOp := A_SLL;
  134. OP_SHR: { logical shift right }
  135. f_TOpCG2AsmOp := A_SRL;
  136. OP_SUB: { simple subtraction }
  137. f_TOpCG2AsmOp := A_SUBU;
  138. OP_XOR: { simple exclusive or }
  139. f_TOpCG2AsmOp := A_XOR;
  140. else
  141. InternalError(2007070401);
  142. end{ case }
  143. else
  144. case op of
  145. OP_ADD: { simple addition }
  146. f_TOpCG2AsmOp := A_ADDU;
  147. OP_AND: { simple logical and }
  148. f_TOpCG2AsmOp := A_AND;
  149. OP_DIV: { simple unsigned division }
  150. f_TOpCG2AsmOp := A_DIVU;
  151. OP_IDIV: { simple signed division }
  152. f_TOpCG2AsmOp := A_DIV;
  153. OP_IMUL: { simple signed multiply }
  154. f_TOpCG2AsmOp := A_MULT;
  155. OP_MUL: { simple unsigned multiply }
  156. f_TOpCG2AsmOp := A_MULTU;
  157. OP_NEG: { simple negate }
  158. f_TOpCG2AsmOp := A_NEGU;
  159. OP_NOT: { simple logical not }
  160. f_TOpCG2AsmOp := A_NOT;
  161. OP_OR: { simple logical or }
  162. f_TOpCG2AsmOp := A_OR;
  163. OP_SAR: { arithmetic shift-right }
  164. f_TOpCG2AsmOp := A_SRA;
  165. OP_SHL: { logical shift left }
  166. f_TOpCG2AsmOp := A_SLL;
  167. OP_SHR: { logical shift right }
  168. f_TOpCG2AsmOp := A_SRL;
  169. OP_SUB: { simple subtraction }
  170. f_TOpCG2AsmOp := A_SUBU;
  171. OP_XOR: { simple exclusive or }
  172. f_TOpCG2AsmOp := A_XOR;
  173. else
  174. InternalError(2007010701);
  175. end;{ case }
  176. end;
  177. function f_TOpCG2AsmOp_ovf(op: TOpCG; size: tcgsize): TAsmOp;
  178. begin
  179. if size = OS_32 then
  180. case op of
  181. OP_ADD: { simple addition }
  182. f_TOpCG2AsmOp_ovf := A_ADD;
  183. OP_AND: { simple logical and }
  184. f_TOpCG2AsmOp_ovf := A_AND;
  185. OP_DIV: { simple unsigned division }
  186. f_TOpCG2AsmOp_ovf := A_DIVU;
  187. OP_IDIV: { simple signed division }
  188. f_TOpCG2AsmOp_ovf := A_DIV;
  189. OP_IMUL: { simple signed multiply }
  190. f_TOpCG2AsmOp_ovf := A_MULO;
  191. OP_MUL: { simple unsigned multiply }
  192. f_TOpCG2AsmOp_ovf := A_MULOU;
  193. OP_NEG: { simple negate }
  194. f_TOpCG2AsmOp_ovf := A_NEG;
  195. OP_NOT: { simple logical not }
  196. f_TOpCG2AsmOp_ovf := A_NOT;
  197. OP_OR: { simple logical or }
  198. f_TOpCG2AsmOp_ovf := A_OR;
  199. OP_SAR: { arithmetic shift-right }
  200. f_TOpCG2AsmOp_ovf := A_SRA;
  201. OP_SHL: { logical shift left }
  202. f_TOpCG2AsmOp_ovf := A_SLL;
  203. OP_SHR: { logical shift right }
  204. f_TOpCG2AsmOp_ovf := A_SRL;
  205. OP_SUB: { simple subtraction }
  206. f_TOpCG2AsmOp_ovf := A_SUB;
  207. OP_XOR: { simple exclusive or }
  208. f_TOpCG2AsmOp_ovf := A_XOR;
  209. else
  210. InternalError(2007070403);
  211. end{ case }
  212. else
  213. case op of
  214. OP_ADD: { simple addition }
  215. f_TOpCG2AsmOp_ovf := A_ADD;
  216. OP_AND: { simple logical and }
  217. f_TOpCG2AsmOp_ovf := A_AND;
  218. OP_DIV: { simple unsigned division }
  219. f_TOpCG2AsmOp_ovf := A_DIVU;
  220. OP_IDIV: { simple signed division }
  221. f_TOpCG2AsmOp_ovf := A_DIV;
  222. OP_IMUL: { simple signed multiply }
  223. f_TOpCG2AsmOp_ovf := A_MULO;
  224. OP_MUL: { simple unsigned multiply }
  225. f_TOpCG2AsmOp_ovf := A_MULOU;
  226. OP_NEG: { simple negate }
  227. f_TOpCG2AsmOp_ovf := A_NEG;
  228. OP_NOT: { simple logical not }
  229. f_TOpCG2AsmOp_ovf := A_NOT;
  230. OP_OR: { simple logical or }
  231. f_TOpCG2AsmOp_ovf := A_OR;
  232. OP_SAR: { arithmetic shift-right }
  233. f_TOpCG2AsmOp_ovf := A_SRA;
  234. OP_SHL: { logical shift left }
  235. f_TOpCG2AsmOp_ovf := A_SLL;
  236. OP_SHR: { logical shift right }
  237. f_TOpCG2AsmOp_ovf := A_SRL;
  238. OP_SUB: { simple subtraction }
  239. f_TOpCG2AsmOp_ovf := A_SUB;
  240. OP_XOR: { simple exclusive or }
  241. f_TOpCG2AsmOp_ovf := A_XOR;
  242. else
  243. InternalError(2007010703);
  244. end;{ case }
  245. end;
  246. function f_TOp64CG2AsmOp(op: TOpCG): TAsmOp;
  247. begin
  248. case op of
  249. OP_ADD: { simple addition }
  250. f_TOp64CG2AsmOp := A_DADDU;
  251. OP_AND: { simple logical and }
  252. f_TOp64CG2AsmOp := A_AND;
  253. OP_DIV: { simple unsigned division }
  254. f_TOp64CG2AsmOp := A_DDIVU;
  255. OP_IDIV: { simple signed division }
  256. f_TOp64CG2AsmOp := A_DDIV;
  257. OP_IMUL: { simple signed multiply }
  258. f_TOp64CG2AsmOp := A_DMULO;
  259. OP_MUL: { simple unsigned multiply }
  260. f_TOp64CG2AsmOp := A_DMULOU;
  261. OP_NEG: { simple negate }
  262. f_TOp64CG2AsmOp := A_DNEGU;
  263. OP_NOT: { simple logical not }
  264. f_TOp64CG2AsmOp := A_NOT;
  265. OP_OR: { simple logical or }
  266. f_TOp64CG2AsmOp := A_OR;
  267. OP_SAR: { arithmetic shift-right }
  268. f_TOp64CG2AsmOp := A_DSRA;
  269. OP_SHL: { logical shift left }
  270. f_TOp64CG2AsmOp := A_DSLL;
  271. OP_SHR: { logical shift right }
  272. f_TOp64CG2AsmOp := A_DSRL;
  273. OP_SUB: { simple subtraction }
  274. f_TOp64CG2AsmOp := A_DSUBU;
  275. OP_XOR: { simple exclusive or }
  276. f_TOp64CG2AsmOp := A_XOR;
  277. else
  278. InternalError(2007010702);
  279. end;{ case }
  280. end;
  281. procedure TCGMIPS.make_simple_ref(list: tasmlist; var ref: treference);
  282. var
  283. tmpreg, tmpreg1: tregister;
  284. tmpref: treference;
  285. begin
  286. tmpreg := NR_NO;
  287. { Be sure to have a base register }
  288. if (ref.base = NR_NO) then
  289. begin
  290. ref.base := ref.index;
  291. ref.index := NR_NO;
  292. end;
  293. if (cs_create_pic in current_settings.moduleswitches) and
  294. assigned(ref.symbol) then
  295. begin
  296. tmpreg := cg.GetIntRegister(list, OS_INT);
  297. reference_reset(tmpref,sizeof(aint));
  298. tmpref.symbol := ref.symbol;
  299. tmpref.refaddr := addr_pic;
  300. if not (pi_needs_got in current_procinfo.flags) then
  301. internalerror(200501161);
  302. tmpref.index := current_procinfo.got;
  303. list.concat(taicpu.op_reg_ref(A_LW, tmpreg, tmpref));
  304. ref.symbol := nil;
  305. if (ref.index <> NR_NO) then
  306. begin
  307. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, ref.index, tmpreg));
  308. ref.index := tmpreg;
  309. end
  310. else
  311. begin
  312. if ref.base <> NR_NO then
  313. ref.index := tmpreg
  314. else
  315. ref.base := tmpreg;
  316. end;
  317. end;
  318. { When need to use LUI, do it first }
  319. if assigned(ref.symbol) or
  320. (ref.offset < simm16lo) or
  321. (ref.offset > simm16hi) then
  322. begin
  323. tmpreg := GetIntRegister(list, OS_INT);
  324. reference_reset(tmpref,sizeof(aint));
  325. tmpref.symbol := ref.symbol;
  326. tmpref.offset := ref.offset;
  327. tmpref.refaddr := addr_high;
  328. list.concat(taicpu.op_reg_ref(A_LUI, tmpreg, tmpref));
  329. if (ref.offset = 0) and (ref.index = NR_NO) and
  330. (ref.base = NR_NO) then
  331. begin
  332. ref.refaddr := addr_low;
  333. end
  334. else
  335. begin
  336. { Load the low part is left }
  337. tmpref.refaddr := addr_low;
  338. list.concat(taicpu.op_reg_reg_ref(A_ADDIU, tmpreg, tmpreg, tmpref));
  339. ref.offset := 0;
  340. { symbol is loaded }
  341. ref.symbol := nil;
  342. end;
  343. if (ref.index <> NR_NO) then
  344. begin
  345. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, ref.index, tmpreg));
  346. ref.index := tmpreg;
  347. end
  348. else
  349. begin
  350. if ref.base <> NR_NO then
  351. ref.index := tmpreg
  352. else
  353. ref.base := tmpreg;
  354. end;
  355. end;
  356. if (ref.base <> NR_NO) then
  357. begin
  358. if (ref.index <> NR_NO) and (ref.offset = 0) then
  359. begin
  360. tmpreg1 := GetIntRegister(list, OS_INT);
  361. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg1, ref.base, ref.index));
  362. ref.base := tmpreg1;
  363. ref.index := NR_NO;
  364. end
  365. else if (ref.index <> NR_NO) and
  366. ((ref.offset <> 0) or assigned(ref.symbol)) then
  367. begin
  368. if tmpreg = NR_NO then
  369. tmpreg := GetIntRegister(list, OS_INT);
  370. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, ref.base, ref.index));
  371. ref.base := tmpreg;
  372. ref.index := NR_NO;
  373. end;
  374. end;
  375. end;
  376. procedure TCGMIPS.make_simple_ref_fpu(list: tasmlist; var ref: treference);
  377. var
  378. tmpreg, tmpreg1: tregister;
  379. tmpref: treference;
  380. begin
  381. tmpreg := NR_NO;
  382. { Be sure to have a base register }
  383. if (ref.base = NR_NO) then
  384. begin
  385. ref.base := ref.index;
  386. ref.index := NR_NO;
  387. end;
  388. if (cs_create_pic in current_settings.moduleswitches) and
  389. assigned(ref.symbol) then
  390. begin
  391. tmpreg := GetIntRegister(list, OS_INT);
  392. reference_reset(tmpref,sizeof(aint));
  393. tmpref.symbol := ref.symbol;
  394. tmpref.refaddr := addr_pic;
  395. if not (pi_needs_got in current_procinfo.flags) then
  396. internalerror(200501161);
  397. tmpref.index := current_procinfo.got;
  398. list.concat(taicpu.op_reg_ref(A_LW, tmpreg, tmpref));
  399. ref.symbol := nil;
  400. if (ref.index <> NR_NO) then
  401. begin
  402. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, ref.index, tmpreg));
  403. ref.index := tmpreg;
  404. end
  405. else
  406. begin
  407. if ref.base <> NR_NO then
  408. ref.index := tmpreg
  409. else
  410. ref.base := tmpreg;
  411. end;
  412. end;
  413. { When need to use LUI, do it first }
  414. if (not assigned(ref.symbol)) and (ref.index = NR_NO) and
  415. (ref.offset > simm16lo + 1000) and (ref.offset < simm16hi - 1000)
  416. then
  417. exit;
  418. tmpreg1 := GetIntRegister(list, OS_INT);
  419. if assigned(ref.symbol) then
  420. begin
  421. reference_reset(tmpref,sizeof(aint));
  422. tmpref.symbol := ref.symbol;
  423. tmpref.offset := ref.offset;
  424. tmpref.refaddr := addr_high;
  425. list.concat(taicpu.op_reg_ref(A_LUI, tmpreg1, tmpref));
  426. { Load the low part }
  427. tmpref.refaddr := addr_low;
  428. list.concat(taicpu.op_reg_reg_ref(A_ADDIU, tmpreg1, tmpreg1, tmpref));
  429. { symbol is loaded }
  430. ref.symbol := nil;
  431. end
  432. else
  433. list.concat(taicpu.op_reg_const(A_LI, tmpreg1, ref.offset));
  434. if (ref.index <> NR_NO) then
  435. begin
  436. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg1, ref.index, tmpreg1));
  437. ref.index := NR_NO
  438. end;
  439. if ref.base <> NR_NO then
  440. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg1, ref.base, tmpreg1));
  441. ref.base := tmpreg1;
  442. ref.offset := 0;
  443. end;
  444. procedure TCGMIPS.handle_load_store(list: tasmlist; isstore: boolean; op: tasmop; reg: tregister; ref: treference);
  445. begin
  446. make_simple_ref(list, ref);
  447. list.concat(taicpu.op_reg_ref(op, reg, ref));
  448. end;
  449. procedure TCGMIPS.handle_load_store_fpu(list: tasmlist; isstore: boolean; op: tasmop; reg: tregister; ref: treference);
  450. begin
  451. make_simple_ref_fpu(list, ref);
  452. list.concat(taicpu.op_reg_ref(op, reg, ref));
  453. end;
  454. procedure TCGMIPS.handle_reg_const_reg(list: tasmlist; op: Tasmop; src: tregister; a: tcgint; dst: tregister);
  455. var
  456. tmpreg: tregister;
  457. begin
  458. if (a < simm16lo) or
  459. (a > simm16hi) then
  460. begin
  461. tmpreg := GetIntRegister(list, OS_INT);
  462. a_load_const_reg(list, OS_INT, a, tmpreg);
  463. list.concat(taicpu.op_reg_reg_reg(op, dst, src, tmpreg));
  464. end
  465. else
  466. list.concat(taicpu.op_reg_reg_const(op, dst, src, a));
  467. end;
  468. {****************************************************************************
  469. Assembler code
  470. ****************************************************************************}
  471. procedure TCGMIPS.init_register_allocators;
  472. begin
  473. inherited init_register_allocators;
  474. if (cs_create_pic in current_settings.moduleswitches) and
  475. (pi_needs_got in current_procinfo.flags) then
  476. begin
  477. current_procinfo.got := NR_GP;
  478. rg[R_INTREGISTER] := Trgcpu.Create(R_INTREGISTER, R_SUBD,
  479. [RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,
  480. RS_R10,RS_R11,RS_R12,RS_R13,RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,
  481. RS_R20,RS_R21,RS_R22,RS_R23,RS_R24,RS_R25],
  482. first_int_imreg, []);
  483. end
  484. else
  485. rg[R_INTREGISTER] := trgcpu.Create(R_INTREGISTER, R_SUBD,
  486. [RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,
  487. RS_R10,RS_R11,RS_R12,RS_R13,RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,
  488. RS_R20,RS_R21,RS_R22,RS_R23,RS_R24,RS_R25],
  489. first_int_imreg, []);
  490. {
  491. rg[R_FPUREGISTER] := trgcpu.Create(R_FPUREGISTER, R_SUBFS,
  492. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  493. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  494. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  495. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  496. first_fpu_imreg, []);
  497. }
  498. rg[R_FPUREGISTER] := trgcpu.Create(R_FPUREGISTER, R_SUBFS,
  499. [RS_F0,RS_F2,RS_F4,RS_F6, RS_F8,RS_F10,RS_F12,RS_F14,
  500. RS_F16,RS_F18,RS_F20,RS_F22, RS_F24,RS_F26,RS_F28,RS_F30],
  501. first_fpu_imreg, []);
  502. { needs at least one element for rgobj not to crash }
  503. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  504. [RS_R0],first_mm_imreg,[]);
  505. end;
  506. procedure TCGMIPS.done_register_allocators;
  507. begin
  508. rg[R_INTREGISTER].Free;
  509. rg[R_FPUREGISTER].Free;
  510. rg[R_MMREGISTER].Free;
  511. inherited done_register_allocators;
  512. end;
  513. function TCGMIPS.getfpuregister(list: tasmlist; size: Tcgsize): Tregister;
  514. begin
  515. if size = OS_F64 then
  516. Result := rg[R_FPUREGISTER].getregister(list, R_SUBFD)
  517. else
  518. Result := rg[R_FPUREGISTER].getregister(list, R_SUBFS);
  519. end;
  520. procedure TCGMIPS.a_load_const_cgpara(list: tasmlist; size: tcgsize; a: tcgint; const paraloc: TCGPara);
  521. var
  522. Ref: TReference;
  523. begin
  524. paraloc.check_simple_location;
  525. paramanager.allocparaloc(list,paraloc.location);
  526. case paraloc.location^.loc of
  527. LOC_REGISTER, LOC_CREGISTER:
  528. a_load_const_reg(list, size, a, paraloc.location^.Register);
  529. LOC_REFERENCE:
  530. begin
  531. with paraloc.location^.Reference do
  532. begin
  533. if (Index = NR_SP) and (Offset < 0) then
  534. InternalError(2002081104);
  535. reference_reset_base(ref, index, offset, sizeof(aint));
  536. end;
  537. a_load_const_ref(list, size, a, ref);
  538. end;
  539. else
  540. InternalError(2002122200);
  541. end;
  542. end;
  543. procedure TCGMIPS.a_load_ref_cgpara(list: tasmlist; sz: TCgSize; const r: TReference; const paraloc: TCGPara);
  544. var
  545. ref: treference;
  546. tmpreg: TRegister;
  547. begin
  548. paraloc.check_simple_location;
  549. paramanager.allocparaloc(list,paraloc.location);
  550. with paraloc.location^ do
  551. begin
  552. case loc of
  553. LOC_REGISTER, LOC_CREGISTER:
  554. a_load_ref_reg(list, sz, sz, r, Register);
  555. LOC_REFERENCE:
  556. begin
  557. with Reference do
  558. begin
  559. if (Index = NR_SP) and (Offset < 0) then
  560. InternalError(2002081104);
  561. reference_reset_base(ref, index, offset, sizeof(aint));
  562. end;
  563. tmpreg := GetIntRegister(list, OS_INT);
  564. a_load_ref_reg(list, sz, sz, r, tmpreg);
  565. a_load_reg_ref(list, sz, sz, tmpreg, ref);
  566. end;
  567. else
  568. internalerror(2002081103);
  569. end;
  570. end;
  571. end;
  572. procedure TCGMIPS.a_loadaddr_ref_cgpara(list: tasmlist; const r: TReference; const paraloc: TCGPara);
  573. var
  574. Ref: TReference;
  575. TmpReg: TRegister;
  576. begin
  577. paraloc.check_simple_location;
  578. paramanager.allocparaloc(list,paraloc.location);
  579. with paraloc.location^ do
  580. begin
  581. case loc of
  582. LOC_REGISTER, LOC_CREGISTER:
  583. a_loadaddr_ref_reg(list, r, Register);
  584. LOC_REFERENCE:
  585. begin
  586. reference_reset(ref,sizeof(aint));
  587. ref.base := reference.index;
  588. ref.offset := reference.offset;
  589. tmpreg := GetAddressRegister(list);
  590. a_loadaddr_ref_reg(list, r, tmpreg);
  591. a_load_reg_ref(list, OS_ADDR, OS_ADDR, tmpreg, ref);
  592. end;
  593. else
  594. internalerror(2002080701);
  595. end;
  596. end;
  597. end;
  598. procedure TCGMIPS.a_loadfpu_ref_cgpara(list: tasmlist; size: tcgsize; const ref: treference; const paraloc: TCGPara);
  599. var
  600. href, href2: treference;
  601. hloc: pcgparalocation;
  602. begin
  603. href := ref;
  604. hloc := paraloc.location;
  605. while assigned(hloc) do
  606. begin
  607. paramanager.allocparaloc(list,hloc);
  608. case hloc^.loc of
  609. LOC_REGISTER:
  610. a_load_ref_reg(list, hloc^.size, hloc^.size, href, hloc^.Register);
  611. LOC_FPUREGISTER,LOC_CFPUREGISTER :
  612. a_loadfpu_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  613. LOC_REFERENCE:
  614. begin
  615. reference_reset_base(href2, hloc^.reference.index, hloc^.reference.offset, sizeof(aint));
  616. a_load_ref_ref(list, hloc^.size, hloc^.size, href, href2);
  617. end;
  618. else
  619. internalerror(200408241);
  620. end;
  621. Inc(href.offset, tcgsize2size[hloc^.size]);
  622. hloc := hloc^.Next;
  623. end;
  624. end;
  625. procedure TCGMIPS.a_loadfpu_reg_cgpara(list: tasmlist; size: tcgsize; const r: tregister; const paraloc: TCGPara);
  626. var
  627. href: treference;
  628. begin
  629. tg.GetTemp(list, TCGSize2Size[size], sizeof(aint), tt_normal, href);
  630. a_loadfpu_reg_ref(list, size, size, r, href);
  631. a_loadfpu_ref_cgpara(list, size, href, paraloc);
  632. tg.Ungettemp(list, href);
  633. end;
  634. procedure TCGMIPS.a_call_name(list: tasmlist; const s: string; weak: boolean);
  635. begin
  636. list.concat(taicpu.op_sym(A_JAL,current_asmdata.RefAsmSymbol(s)));
  637. { Delay slot }
  638. list.concat(taicpu.op_none(A_NOP));
  639. end;
  640. procedure TCGMIPS.a_call_reg(list: tasmlist; Reg: TRegister);
  641. begin
  642. list.concat(taicpu.op_reg(A_JALR, reg));
  643. { Delay slot }
  644. list.concat(taicpu.op_none(A_NOP));
  645. end;
  646. {********************** load instructions ********************}
  647. procedure TCGMIPS.a_load_const_reg(list: tasmlist; size: TCGSize; a: tcgint; reg: TRegister);
  648. begin
  649. if (a = 0) then
  650. list.concat(taicpu.op_reg_reg(A_MOVE, reg, NR_R0))
  651. { LUI allows to set the upper 16 bits, so we'll take full advantage of it }
  652. else if (a and aint($ffff)) = 0 then
  653. list.concat(taicpu.op_reg_const(A_LUI, reg, aint(a) shr 16))
  654. else if (a >= simm16lo) and (a <= simm16hi) then
  655. list.concat(taicpu.op_reg_reg_const(A_ADDIU, reg, NR_R0, a))
  656. else if (a>=0) and (a <= 65535) then
  657. list.concat(taicpu.op_reg_reg_const(A_ORI, reg, NR_R0, a))
  658. else
  659. begin
  660. list.concat(taicpu.op_reg_const(A_LI, reg, aint(a) ));
  661. end;
  662. end;
  663. procedure TCGMIPS.a_load_const_ref(list: tasmlist; size: tcgsize; a: tcgint; const ref: TReference);
  664. begin
  665. if a = 0 then
  666. a_load_reg_ref(list, size, size, NR_R0, ref)
  667. else
  668. inherited a_load_const_ref(list, size, a, ref);
  669. end;
  670. procedure TCGMIPS.a_load_reg_ref(list: tasmlist; FromSize, ToSize: TCGSize; reg: tregister; const Ref: TReference);
  671. var
  672. op: tasmop;
  673. begin
  674. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  675. fromsize := tosize;
  676. case fromsize of
  677. { signed integer registers }
  678. OS_8,
  679. OS_S8:
  680. Op := A_SB;
  681. OS_16,
  682. OS_S16:
  683. Op := A_SH;
  684. OS_32,
  685. OS_S32:
  686. Op := A_SW;
  687. else
  688. InternalError(2002122100);
  689. end;
  690. handle_load_store(list, True, op, reg, ref);
  691. end;
  692. procedure TCGMIPS.a_load_ref_reg(list: tasmlist; FromSize, ToSize: TCgSize; const ref: TReference; reg: tregister);
  693. var
  694. op: tasmop;
  695. begin
  696. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  697. fromsize := tosize;
  698. case fromsize of
  699. OS_S8:
  700. Op := A_LB;{Load Signed Byte}
  701. OS_8:
  702. Op := A_LBU;{Load Unsigned Byte}
  703. OS_S16:
  704. Op := A_LH;{Load Signed Halfword}
  705. OS_16:
  706. Op := A_LHU;{Load Unsigned Halfword}
  707. OS_S32:
  708. Op := A_LW;{Load Word}
  709. OS_32:
  710. Op := A_LW;//A_LWU;{Load Unsigned Word}
  711. OS_S64,
  712. OS_64:
  713. Op := A_LD;{Load a Long Word}
  714. else
  715. InternalError(2002122101);
  716. end;
  717. handle_load_store(list, False, op, reg, ref);
  718. end;
  719. procedure TCGMIPS.a_load_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  720. var
  721. instr: taicpu;
  722. begin
  723. if (tcgsize2size[tosize] < tcgsize2size[fromsize]) or
  724. (
  725. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and
  726. (tosize <> fromsize) and not (fromsize in [OS_32, OS_S32])
  727. ) then
  728. begin
  729. case tosize of
  730. OS_8:
  731. a_op_const_reg_reg(list, OP_AND, tosize, $ff, reg1, reg2);
  732. OS_16:
  733. a_op_const_reg_reg(list, OP_AND, tosize, $ffff, reg1, reg2);
  734. OS_32,
  735. OS_S32:
  736. begin
  737. instr := taicpu.op_reg_reg(A_MOVE, reg2, reg1);
  738. list.Concat(instr);
  739. { Notify the register allocator that we have written a move instruction so
  740. it can try to eliminate it. }
  741. add_move_instruction(instr);
  742. end;
  743. OS_S8:
  744. begin
  745. list.concat(taicpu.op_reg_reg_const(A_SLL, reg2, reg1, 24));
  746. list.concat(taicpu.op_reg_reg_const(A_SRA, reg2, reg2, 24));
  747. end;
  748. OS_S16:
  749. begin
  750. list.concat(taicpu.op_reg_reg_const(A_SLL, reg2, reg1, 16));
  751. list.concat(taicpu.op_reg_reg_const(A_SRA, reg2, reg2, 16));
  752. end;
  753. else
  754. internalerror(2002090901);
  755. end;
  756. end
  757. else
  758. begin
  759. if reg1 <> reg2 then
  760. begin
  761. { same size, only a register mov required }
  762. instr := taicpu.op_reg_reg(A_MOVE, reg2, reg1);
  763. list.Concat(instr);
  764. // { Notify the register allocator that we have written a move instruction so
  765. // it can try to eliminate it. }
  766. add_move_instruction(instr);
  767. end;
  768. end;
  769. end;
  770. procedure TCGMIPS.a_loadaddr_ref_reg(list: tasmlist; const ref: TReference; r: tregister);
  771. var
  772. tmpref, href: treference;
  773. hreg, tmpreg: tregister;
  774. r_used: boolean;
  775. begin
  776. r_used := false;
  777. href := ref;
  778. if (href.base = NR_NO) and (href.index <> NR_NO) then
  779. internalerror(200306171);
  780. if (cs_create_pic in current_settings.moduleswitches) and
  781. assigned(href.symbol) then
  782. begin
  783. tmpreg := r; //GetIntRegister(list, OS_ADDR);
  784. r_used := true;
  785. reference_reset(tmpref,sizeof(aint));
  786. tmpref.symbol := href.symbol;
  787. tmpref.refaddr := addr_pic;
  788. if not (pi_needs_got in current_procinfo.flags) then
  789. internalerror(200501161);
  790. tmpref.base := current_procinfo.got;
  791. list.concat(taicpu.op_reg_ref(A_LW, tmpreg, tmpref));
  792. href.symbol := nil;
  793. if (href.index <> NR_NO) then
  794. begin
  795. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, href.index, tmpreg));
  796. href.index := tmpreg;
  797. end
  798. else
  799. begin
  800. if href.base <> NR_NO then
  801. href.index := tmpreg
  802. else
  803. href.base := tmpreg;
  804. end;
  805. end;
  806. if assigned(href.symbol) or
  807. (href.offset < simm16lo) or
  808. (href.offset > simm16hi) then
  809. begin
  810. if (href.base = NR_NO) and (href.index = NR_NO) then
  811. hreg := r
  812. else
  813. hreg := GetAddressRegister(list);
  814. reference_reset(tmpref,sizeof(aint));
  815. tmpref.symbol := href.symbol;
  816. tmpref.offset := href.offset;
  817. tmpref.refaddr := addr_high;
  818. list.concat(taicpu.op_reg_ref(A_LUI, hreg, tmpref));
  819. { Only the low part is left }
  820. tmpref.refaddr := addr_low;
  821. list.concat(taicpu.op_reg_reg_ref(A_ADDIU, hreg, hreg, tmpref));
  822. if href.base <> NR_NO then
  823. begin
  824. if href.index <> NR_NO then
  825. begin
  826. list.concat(taicpu.op_reg_reg_reg(A_ADDU, hreg, href.base, hreg));
  827. list.concat(taicpu.op_reg_reg_reg(A_ADDU, r, hreg, href.index));
  828. end
  829. else
  830. list.concat(taicpu.op_reg_reg_reg(A_ADDU, r, hreg, href.base));
  831. end;
  832. end
  833. else
  834. { At least small offset, maybe base and maybe index }
  835. if (href.offset >= simm16lo) and
  836. (href.offset <= simm16hi) then
  837. begin
  838. if href.index <> NR_NO then { Both base and index }
  839. begin
  840. if href.offset = 0 then
  841. begin
  842. list.concat(taicpu.op_reg_reg_reg(A_ADDU, r, href.base, href.index));
  843. end
  844. else
  845. begin
  846. if r_used then
  847. hreg := GetAddressRegister(list)
  848. else
  849. hreg := r;
  850. list.concat(taicpu.op_reg_reg_const(A_ADDIU, hreg, href.base, href.offset));
  851. list.concat(taicpu.op_reg_reg_reg(A_ADDU, r, hreg, href.index));
  852. end
  853. end
  854. else if href.base <> NR_NO then { Only base }
  855. begin
  856. list.concat(taicpu.op_reg_reg_const(A_ADDIU, r, href.base, href.offset));
  857. end
  858. else
  859. { only offset, can be generated by absolute }
  860. a_load_const_reg(list, OS_ADDR, href.offset, r);
  861. end
  862. else
  863. internalerror(200703111);
  864. end;
  865. procedure TCGMIPS.a_loadfpu_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  866. const
  867. FpuMovInstr: array[OS_F32..OS_F64] of TAsmOp =
  868. (A_MOV_S, A_MOV_D);
  869. var
  870. instr: taicpu;
  871. begin
  872. if reg1 <> reg2 then
  873. begin
  874. instr := taicpu.op_reg_reg(fpumovinstr[tosize], reg2, reg1);
  875. list.Concat(instr);
  876. { Notify the register allocator that we have written a move instruction so
  877. it can try to eliminate it. }
  878. add_move_instruction(instr);
  879. end;
  880. end;
  881. procedure TCGMIPS.a_loadfpu_ref_reg(list: tasmlist; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister);
  882. var
  883. tmpref: treference;
  884. tmpreg: tregister;
  885. begin
  886. case tosize of
  887. OS_F32:
  888. handle_load_store_fpu(list, False, A_LWC1, reg, ref);
  889. OS_F64:
  890. handle_load_store_fpu(list, False, A_LDC1, reg, ref);
  891. else
  892. InternalError(2007042701);
  893. end;
  894. end;
  895. procedure TCGMIPS.a_loadfpu_reg_ref(list: tasmlist; fromsize, tosize: tcgsize; reg: tregister; const ref: TReference);
  896. var
  897. tmpref: treference;
  898. tmpreg: tregister;
  899. begin
  900. case tosize of
  901. OS_F32:
  902. handle_load_store_fpu(list, True, A_SWC1, reg, ref);
  903. OS_F64:
  904. handle_load_store_fpu(list, True, A_SDC1, reg, ref);
  905. else
  906. InternalError(2007042702);
  907. end;
  908. end;
  909. procedure TCGMIPS.a_op_const_reg(list: tasmlist; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister);
  910. var
  911. power: longint;
  912. tmpreg1: tregister;
  913. begin
  914. if ((op = OP_MUL) or (op = OP_IMUL)) then
  915. begin
  916. if ispowerof2(a, power) then
  917. begin
  918. { can be done with a shift }
  919. if power < 32 then
  920. begin
  921. list.concat(taicpu.op_reg_reg_const(A_SLL, reg, reg, power));
  922. exit;
  923. end;
  924. end;
  925. end;
  926. if ((op = OP_SUB) or (op = OP_ADD)) then
  927. begin
  928. if (a = 0) then
  929. exit;
  930. end;
  931. if Op in [OP_NEG, OP_NOT] then
  932. internalerror(200306011);
  933. if (a = 0) then
  934. begin
  935. if (Op = OP_IMUL) or (Op = OP_MUL) then
  936. list.concat(taicpu.op_reg_reg(A_MOVE, reg, NR_R0))
  937. else
  938. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), reg, reg, NR_R0))
  939. end
  940. else
  941. begin
  942. if op = OP_IMUL then
  943. begin
  944. tmpreg1 := GetIntRegister(list, OS_INT);
  945. a_load_const_reg(list, OS_INT, a, tmpreg1);
  946. list.concat(taicpu.op_reg_reg(A_MULT, reg, tmpreg1));
  947. list.concat(taicpu.op_reg(A_MFLO, reg));
  948. end
  949. else if op = OP_MUL then
  950. begin
  951. tmpreg1 := GetIntRegister(list, OS_INT);
  952. a_load_const_reg(list, OS_INT, a, tmpreg1);
  953. list.concat(taicpu.op_reg_reg(A_MULTU, reg, tmpreg1));
  954. list.concat(taicpu.op_reg(A_MFLO, reg));
  955. end
  956. else
  957. handle_reg_const_reg(list, f_TOpCG2AsmOp(op, size), reg, a, reg);
  958. end;
  959. end;
  960. procedure TCGMIPS.a_op_reg_reg(list: tasmlist; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  961. var
  962. a: aint;
  963. begin
  964. case Op of
  965. OP_NEG:
  966. list.concat(taicpu.op_reg_reg(A_NEG, dst, src));
  967. OP_NOT:
  968. begin
  969. list.concat(taicpu.op_reg_reg(A_NOT, dst, src));
  970. end;
  971. else
  972. begin
  973. if op = OP_IMUL then
  974. begin
  975. list.concat(taicpu.op_reg_reg(A_MULT, dst, src));
  976. list.concat(taicpu.op_reg(A_MFLO, dst));
  977. end
  978. else if op = OP_MUL then
  979. begin
  980. list.concat(taicpu.op_reg_reg(A_MULTU, dst, src));
  981. list.concat(taicpu.op_reg(A_MFLO, dst));
  982. end
  983. else
  984. begin
  985. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), dst, dst, src));
  986. end;
  987. end;
  988. end;
  989. end;
  990. procedure TCGMIPS.a_op_const_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  991. var
  992. power: longint;
  993. tmpreg1: tregister;
  994. begin
  995. case op of
  996. OP_MUL,
  997. OP_IMUL:
  998. begin
  999. if ispowerof2(a, power) then
  1000. begin
  1001. { can be done with a shift }
  1002. if power < 32 then
  1003. list.concat(taicpu.op_reg_reg_const(A_SLL, dst, src, power))
  1004. else
  1005. inherited a_op_const_reg_reg(list, op, size, a, src, dst);
  1006. exit;
  1007. end;
  1008. end;
  1009. OP_SUB,
  1010. OP_ADD:
  1011. begin
  1012. if (a = 0) then
  1013. begin
  1014. a_load_reg_reg(list, size, size, src, dst);
  1015. exit;
  1016. end;
  1017. end;
  1018. end;
  1019. if op = OP_IMUL then
  1020. begin
  1021. tmpreg1 := GetIntRegister(list, OS_INT);
  1022. a_load_const_reg(list, OS_INT, a, tmpreg1);
  1023. list.concat(taicpu.op_reg_reg(A_MULT, src, tmpreg1));
  1024. list.concat(taicpu.op_reg(A_MFLO, dst));
  1025. end
  1026. else if op = OP_MUL then
  1027. begin
  1028. tmpreg1 := GetIntRegister(list, OS_INT);
  1029. a_load_const_reg(list, OS_INT, a, tmpreg1);
  1030. list.concat(taicpu.op_reg_reg(A_MULTU, src, tmpreg1));
  1031. list.concat(taicpu.op_reg(A_MFLO, dst));
  1032. end
  1033. else
  1034. handle_reg_const_reg(list, f_TOpCG2AsmOp(op, size), src, a, dst);
  1035. end;
  1036. procedure TCGMIPS.a_op_reg_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister);
  1037. begin
  1038. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), dst, src2, src1));
  1039. end;
  1040. procedure TCGMIPS.a_op_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister; setflags: boolean; var ovloc: tlocation);
  1041. var
  1042. tmpreg1: tregister;
  1043. begin
  1044. ovloc.loc := LOC_VOID;
  1045. case op of
  1046. OP_SUB,
  1047. OP_ADD:
  1048. begin
  1049. if (a = 0) then
  1050. begin
  1051. a_load_reg_reg(list, size, size, src, dst);
  1052. exit;
  1053. end;
  1054. end;
  1055. end;{case}
  1056. case op of
  1057. OP_ADD:
  1058. begin
  1059. if setflags then
  1060. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst)
  1061. else
  1062. handle_reg_const_reg(list, f_TOpCG2AsmOp(op, size), src, a, dst);
  1063. end;
  1064. OP_SUB:
  1065. begin
  1066. if setflags then
  1067. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst)
  1068. else
  1069. handle_reg_const_reg(list, f_TOpCG2AsmOp(op, size), src, a, dst);
  1070. end;
  1071. OP_MUL:
  1072. begin
  1073. if setflags then
  1074. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst)
  1075. else
  1076. begin
  1077. tmpreg1 := GetIntRegister(list, OS_INT);
  1078. a_load_const_reg(list, OS_INT, a, tmpreg1);
  1079. list.concat(taicpu.op_reg_reg(f_TOpCG2AsmOp(op, size),src, tmpreg1));
  1080. list.concat(taicpu.op_reg(A_MFLO, dst));
  1081. end;
  1082. end;
  1083. OP_IMUL:
  1084. begin
  1085. if setflags then
  1086. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst)
  1087. else
  1088. begin
  1089. tmpreg1 := GetIntRegister(list, OS_INT);
  1090. a_load_const_reg(list, OS_INT, a, tmpreg1);
  1091. list.concat(taicpu.op_reg_reg(f_TOpCG2AsmOp(op, size),src, tmpreg1));
  1092. list.concat(taicpu.op_reg(A_MFLO, dst));
  1093. end;
  1094. end;
  1095. OP_XOR, OP_OR, OP_AND:
  1096. begin
  1097. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst);
  1098. end;
  1099. else
  1100. internalerror(2007012601);
  1101. end;
  1102. end;
  1103. procedure TCGMIPS.a_op_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister; setflags: boolean; var ovloc: tlocation);
  1104. begin
  1105. ovloc.loc := LOC_VOID;
  1106. case op of
  1107. OP_ADD:
  1108. begin
  1109. if setflags then
  1110. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1))
  1111. else
  1112. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), dst, src2, src1));
  1113. end;
  1114. OP_SUB:
  1115. begin
  1116. if setflags then
  1117. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1))
  1118. else
  1119. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), dst, src2, src1));
  1120. end;
  1121. OP_MUL:
  1122. begin
  1123. if setflags then
  1124. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1))
  1125. else
  1126. begin
  1127. list.concat(taicpu.op_reg_reg(f_TOpCG2AsmOp(op, size), src2, src1));
  1128. list.concat(taicpu.op_reg(A_MFLO, dst));
  1129. end;
  1130. end;
  1131. OP_IMUL:
  1132. begin
  1133. if setflags then
  1134. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1))
  1135. else
  1136. begin
  1137. list.concat(taicpu.op_reg_reg(f_TOpCG2AsmOp(op, size), src2, src1));
  1138. list.concat(taicpu.op_reg(A_MFLO, dst));
  1139. end;
  1140. end;
  1141. OP_XOR, OP_OR, OP_AND:
  1142. begin
  1143. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1));
  1144. end;
  1145. else
  1146. internalerror(2007012602);
  1147. end;
  1148. end;
  1149. {*************** compare instructructions ****************}
  1150. procedure TCGMIPS.a_cmp_const_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  1151. var
  1152. tmpreg: tregister;
  1153. ai : Taicpu;
  1154. begin
  1155. if a = 0 then
  1156. tmpreg := NR_R0
  1157. else
  1158. begin
  1159. tmpreg := GetIntRegister(list, OS_INT);
  1160. list.concat(taicpu.op_reg_const(A_LI, tmpreg, a));
  1161. end;
  1162. ai := taicpu.op_reg_reg_sym(A_BC, reg, tmpreg, l);
  1163. ai.SetCondition(TOpCmp2AsmCond[cmp_op]);
  1164. list.concat(ai);
  1165. list.Concat(TAiCpu.Op_none(A_NOP));
  1166. end;
  1167. procedure TCGMIPS.a_cmp_reg_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);
  1168. var
  1169. ai : Taicpu;
  1170. begin
  1171. ai := taicpu.op_reg_reg_sym(A_BC, reg2, reg1, l);
  1172. ai.SetCondition(TOpCmp2AsmCond[cmp_op]);
  1173. list.concat(ai);
  1174. list.Concat(TAiCpu.Op_none(A_NOP));
  1175. end;
  1176. procedure TCGMIPS.a_jmp_always(List: tasmlist; l: TAsmLabel);
  1177. var
  1178. ai : Taicpu;
  1179. begin
  1180. ai := taicpu.op_sym(A_BA, l);
  1181. list.concat(ai);
  1182. list.Concat(TAiCpu.Op_none(A_NOP));
  1183. end;
  1184. procedure TCGMIPS.a_jmp_name(list: tasmlist; const s: string);
  1185. begin
  1186. List.Concat(TAiCpu.op_sym(A_BA, current_asmdata.RefAsmSymbol(s)));
  1187. { Delay slot }
  1188. list.Concat(TAiCpu.Op_none(A_NOP));
  1189. end;
  1190. procedure TCGMIPS.a_jmp_cond(list: tasmlist; cond: TOpCmp; l: TAsmLabel);
  1191. begin
  1192. internalerror(200701181);
  1193. end;
  1194. procedure TCGMIPS.g_overflowCheck(List: tasmlist; const Loc: TLocation; def: TDef);
  1195. begin
  1196. // this is an empty procedure
  1197. end;
  1198. procedure TCGMIPS.g_overflowCheck_loc(List: tasmlist; const Loc: TLocation; def: TDef; ovloc: tlocation);
  1199. begin
  1200. // this is an empty procedure
  1201. end;
  1202. { *********** entry/exit code and address loading ************ }
  1203. procedure TCGMIPS.g_proc_entry(list: tasmlist; localsize: longint; nostackframe: boolean);
  1204. var
  1205. lastintoffset,lastfpuoffset,
  1206. nextoffset : aint;
  1207. i : longint;
  1208. ra_save,framesave : taicpu;
  1209. fmask,mask : dword;
  1210. saveregs : tcpuregisterset;
  1211. href: treference;
  1212. usesfpr, usesgpr, gotgot : boolean;
  1213. reg : Tsuperregister;
  1214. helplist : TAsmList;
  1215. begin
  1216. a_reg_alloc(list,NR_STACK_POINTER_REG);
  1217. // if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1218. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  1219. if nostackframe then
  1220. exit;
  1221. helplist:=TAsmList.Create;
  1222. cgcpu_calc_stackframe_size := LocalSize;
  1223. { if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1224. list.concat(Taicpu.Op_reg_const_reg(A_P_FRAME, NR_FRAME_POINTER_REG, LocalSize, NR_R31)); }
  1225. { if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1226. list.concat(Taicpu.Op_reg_reg_const(A_P_SW, NR_FRAME_POINTER_REG, NR_STACK_POINTER_REG, -LocalSize));
  1227. }
  1228. reference_reset(href,0);
  1229. href.base:=NR_STACK_POINTER_REG;
  1230. usesfpr:=false;
  1231. fmask:=0;
  1232. nextoffset:=TMIPSProcInfo(current_procinfo).floatregstart;
  1233. lastfpuoffset:=LocalSize;
  1234. for reg := RS_F0 to RS_F30 do
  1235. begin
  1236. if reg in (rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall)) then
  1237. begin
  1238. usesfpr:=true;
  1239. fmask:=fmask or (1 shl ord(reg));
  1240. href.offset:=nextoffset;
  1241. lastfpuoffset:=nextoffset;
  1242. helplist.concat(taicpu.op_reg_ref(A_SWC1,newreg(R_FPUREGISTER,reg,R_SUBFS),href));
  1243. inc(nextoffset,4);
  1244. end;
  1245. end;
  1246. usesgpr:=false;
  1247. mask:=0;
  1248. nextoffset:=TMIPSProcInfo(current_procinfo).intregstart;
  1249. saveregs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1250. include(saveregs,RS_R31);
  1251. //if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1252. include(saveregs,RS_FRAME_POINTER_REG);
  1253. lastintoffset:=LocalSize;
  1254. framesave:=nil;
  1255. for reg:=RS_R1 to RS_R31 do
  1256. begin
  1257. if reg in saveregs then
  1258. begin
  1259. usesgpr:=true;
  1260. mask:=mask or (1 shl ord(reg));
  1261. href.offset:=nextoffset;
  1262. lastintoffset:=nextoffset;
  1263. if (reg=RS_FRAME_POINTER_REG) then
  1264. framesave:=taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href)
  1265. else if (reg=RS_R31) then
  1266. ra_save:=taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href)
  1267. else
  1268. helplist.concat(taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href));
  1269. inc(nextoffset,4);
  1270. end;
  1271. end;
  1272. //list.concat(Taicpu.Op_reg_reg_const(A_ADDIU,NR_FRAME_POINTER_REG,NR_STACK_POINTER_REG,current_procinfo.para_stack_size));
  1273. list.concat(Taicpu.op_none(A_P_SET_NOMIPS16));
  1274. list.concat(Taicpu.op_reg_const_reg(A_P_FRAME,NR_STACK_POINTER_REG,LocalSize,NR_R31));
  1275. list.concat(Taicpu.op_const_const(A_P_MASK,mask,-(LocalSize-lastintoffset)));
  1276. list.concat(Taicpu.op_const_const(A_P_FMASK,Fmask,-(LocalSize-lastfpuoffset)));
  1277. list.concat(Taicpu.op_none(A_P_SET_NOREORDER));
  1278. list.concat(Taicpu.op_none(A_P_SET_NOMACRO));
  1279. if (-LocalSize >= simm16lo) and (-LocalSize <= simm16hi) then
  1280. begin
  1281. list.concat(Taicpu.Op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-LocalSize));
  1282. list.concat(ra_save);
  1283. //if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1284. begin
  1285. list.concat(framesave);
  1286. list.concat(Taicpu.op_reg_reg_const(A_ADDIU,NR_FRAME_POINTER_REG,
  1287. NR_STACK_POINTER_REG,LocalSize));
  1288. end;
  1289. end
  1290. else
  1291. begin
  1292. list.concat(Taicpu.Op_reg_const(A_LI,NR_R3,-LocalSize));
  1293. list.concat(Taicpu.Op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R3));
  1294. list.concat(ra_save);
  1295. //if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1296. begin
  1297. list.concat(framesave);
  1298. list.concat(Taicpu.op_reg_reg_reg(A_SUB,NR_FRAME_POINTER_REG,
  1299. NR_STACK_POINTER_REG,NR_R3));
  1300. end;
  1301. end;
  1302. with TMIPSProcInfo(current_procinfo) do
  1303. begin
  1304. href.offset:=0;
  1305. //if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1306. href.base:=NR_FRAME_POINTER_REG;
  1307. for i:=0 to MIPS_MAX_REGISTERS_USED_IN_CALL-1 do
  1308. if (register_used[i]) then
  1309. begin
  1310. reg:=parainsupregs[i];
  1311. if register_offset[i]=-1 then
  1312. comment(V_warning,'Register parameter has offset -1 in TCGMIPS.g_proc_entry');
  1313. //if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  1314. // href.offset:=register_offset[i]+Localsize
  1315. //else
  1316. href.offset:=register_offset[i];
  1317. list.concat(taicpu.op_reg_ref(A_SW, newreg(R_INTREGISTER,reg,R_SUBWHOLE), href));
  1318. end;
  1319. end;
  1320. if (cs_create_pic in current_settings.moduleswitches) and
  1321. (pi_needs_got in current_procinfo.flags) then
  1322. begin
  1323. current_procinfo.got := NR_GP;
  1324. end;
  1325. list.concatList(helplist);
  1326. helplist.Free;
  1327. end;
  1328. procedure TCGMIPS.g_proc_exit(list: tasmlist; parasize: longint; nostackframe: boolean);
  1329. var
  1330. href : treference;
  1331. stacksize : aint;
  1332. saveregs : tcpuregisterset;
  1333. nextoffset : aint;
  1334. reg : Tsuperregister;
  1335. begin
  1336. stacksize:=current_procinfo.calc_stackframe_size;
  1337. if nostackframe then
  1338. begin
  1339. list.concat(taicpu.op_reg(A_J, NR_R31));
  1340. list.concat(Taicpu.op_none(A_NOP));
  1341. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1342. list.concat(Taicpu.op_none(A_P_SET_REORDER));
  1343. end
  1344. else
  1345. begin
  1346. reference_reset(href,0);
  1347. href.base:=NR_STACK_POINTER_REG;
  1348. nextoffset:=TMIPSProcInfo(current_procinfo).floatregstart;
  1349. for reg := RS_F0 to RS_F30 do
  1350. begin
  1351. if reg in (rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall)) then
  1352. begin
  1353. href.offset:=nextoffset;
  1354. list.concat(taicpu.op_reg_ref(A_LWC1,newreg(R_FPUREGISTER,reg,R_SUBFS),href));
  1355. inc(nextoffset,4);
  1356. end;
  1357. end;
  1358. nextoffset:=TMIPSProcInfo(current_procinfo).intregstart;
  1359. saveregs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1360. include(saveregs,RS_R31);
  1361. //if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1362. include(saveregs,RS_FRAME_POINTER_REG);
  1363. for reg:=RS_R1 to RS_R31 do
  1364. begin
  1365. if reg in saveregs then
  1366. begin
  1367. href.offset:=nextoffset;
  1368. list.concat(taicpu.op_reg_ref(A_LW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href));
  1369. inc(nextoffset,sizeof(aint));
  1370. end;
  1371. end;
  1372. if (-stacksize >= simm16lo) and (-stacksize <= simm16hi) then
  1373. begin
  1374. list.concat(taicpu.op_reg(A_J, NR_R31));
  1375. { correct stack pointer in the delay slot }
  1376. list.concat(Taicpu.Op_reg_reg_const(A_ADDIU, NR_STACK_POINTER_REG, NR_STACK_POINTER_REG, stacksize));
  1377. end
  1378. else
  1379. begin
  1380. a_load_const_reg(list,OS_32,stacksize,NR_R1);
  1381. list.concat(taicpu.op_reg(A_J, NR_R31));
  1382. { correct stack pointer in the delay slot }
  1383. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R1));
  1384. end;
  1385. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1386. list.concat(Taicpu.op_none(A_P_SET_REORDER));
  1387. end;
  1388. end;
  1389. { ************* concatcopy ************ }
  1390. procedure TCGMIPS.g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  1391. var
  1392. paraloc1, paraloc2, paraloc3: TCGPara;
  1393. begin
  1394. paraloc1.init;
  1395. paraloc2.init;
  1396. paraloc3.init;
  1397. paramanager.getintparaloc(pocall_default, 1, paraloc1);
  1398. paramanager.getintparaloc(pocall_default, 2, paraloc2);
  1399. paramanager.getintparaloc(pocall_default, 3, paraloc3);
  1400. a_load_const_cgpara(list, OS_INT, len, paraloc3);
  1401. a_loadaddr_ref_cgpara(list, dest, paraloc2);
  1402. a_loadaddr_ref_cgpara(list, Source, paraloc1);
  1403. paramanager.freecgpara(list, paraloc3);
  1404. paramanager.freecgpara(list, paraloc2);
  1405. paramanager.freecgpara(list, paraloc1);
  1406. alloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  1407. alloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  1408. a_call_name(list, 'FPC_MOVE', false);
  1409. dealloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  1410. dealloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  1411. paraloc3.done;
  1412. paraloc2.done;
  1413. paraloc1.done;
  1414. end;
  1415. procedure TCGMIPS.g_concatcopy(list: tasmlist; const Source, dest: treference; len: tcgint);
  1416. var
  1417. tmpreg1, hreg, countreg: TRegister;
  1418. src, dst: TReference;
  1419. lab: tasmlabel;
  1420. Count, count2: aint;
  1421. ai : TaiCpu;
  1422. begin
  1423. if len > high(longint) then
  1424. internalerror(2002072704);
  1425. { anybody wants to determine a good value here :)? }
  1426. if len > 100 then
  1427. g_concatcopy_move(list, Source, dest, len)
  1428. else
  1429. begin
  1430. reference_reset(src,sizeof(aint));
  1431. reference_reset(dst,sizeof(aint));
  1432. { load the address of source into src.base }
  1433. src.base := GetAddressRegister(list);
  1434. a_loadaddr_ref_reg(list, Source, src.base);
  1435. { load the address of dest into dst.base }
  1436. dst.base := GetAddressRegister(list);
  1437. a_loadaddr_ref_reg(list, dest, dst.base);
  1438. { generate a loop }
  1439. Count := len div 4;
  1440. if Count > 4 then
  1441. begin
  1442. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1443. { have to be set to 8. I put an Inc there so debugging may be }
  1444. { easier (should offset be different from zero here, it will be }
  1445. { easy to notice in the generated assembler }
  1446. countreg := GetIntRegister(list, OS_INT);
  1447. tmpreg1 := GetIntRegister(list, OS_INT);
  1448. a_load_const_reg(list, OS_INT, Count, countreg);
  1449. { explicitely allocate R_O0 since it can be used safely here }
  1450. { (for holding date that's being copied) }
  1451. current_asmdata.getjumplabel(lab);
  1452. a_label(list, lab);
  1453. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  1454. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  1455. list.concat(taicpu.op_reg_reg_const(A_ADDIU, src.base, src.base, 4));
  1456. list.concat(taicpu.op_reg_reg_const(A_ADDIU, dst.base, dst.base, 4));
  1457. list.concat(taicpu.op_reg_reg_const(A_ADDIU, countreg, countreg, -1));
  1458. //list.concat(taicpu.op_reg_sym(A_BGTZ, countreg, lab));
  1459. ai := taicpu.op_reg_reg_sym(A_BC,countreg, NR_R0, lab);
  1460. ai.setcondition(C_GT);
  1461. list.concat(ai);
  1462. list.concat(taicpu.op_none(A_NOP));
  1463. len := len mod 4;
  1464. end;
  1465. { unrolled loop }
  1466. Count := len div 4;
  1467. if Count > 0 then
  1468. begin
  1469. tmpreg1 := GetIntRegister(list, OS_INT);
  1470. for count2 := 1 to Count do
  1471. begin
  1472. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  1473. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  1474. Inc(src.offset, 4);
  1475. Inc(dst.offset, 4);
  1476. end;
  1477. len := len mod 4;
  1478. end;
  1479. if (len and 4) <> 0 then
  1480. begin
  1481. hreg := GetIntRegister(list, OS_INT);
  1482. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  1483. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  1484. Inc(src.offset, 4);
  1485. Inc(dst.offset, 4);
  1486. end;
  1487. { copy the leftovers }
  1488. if (len and 2) <> 0 then
  1489. begin
  1490. hreg := GetIntRegister(list, OS_INT);
  1491. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  1492. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  1493. Inc(src.offset, 2);
  1494. Inc(dst.offset, 2);
  1495. end;
  1496. if (len and 1) <> 0 then
  1497. begin
  1498. hreg := GetIntRegister(list, OS_INT);
  1499. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  1500. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  1501. end;
  1502. end;
  1503. end;
  1504. procedure TCGMIPS.g_concatcopy_unaligned(list: tasmlist; const Source, dest: treference; len: tcgint);
  1505. var
  1506. src, dst: TReference;
  1507. tmpreg1, countreg: TRegister;
  1508. i: aint;
  1509. lab: tasmlabel;
  1510. ai : TaiCpu;
  1511. begin
  1512. if len > 31 then
  1513. g_concatcopy_move(list, Source, dest, len)
  1514. else
  1515. begin
  1516. reference_reset(src,sizeof(aint));
  1517. reference_reset(dst,sizeof(aint));
  1518. { load the address of source into src.base }
  1519. src.base := GetAddressRegister(list);
  1520. a_loadaddr_ref_reg(list, Source, src.base);
  1521. { load the address of dest into dst.base }
  1522. dst.base := GetAddressRegister(list);
  1523. a_loadaddr_ref_reg(list, dest, dst.base);
  1524. { generate a loop }
  1525. if len > 4 then
  1526. begin
  1527. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1528. { have to be set to 8. I put an Inc there so debugging may be }
  1529. { easier (should offset be different from zero here, it will be }
  1530. { easy to notice in the generated assembler }
  1531. countreg := cg.GetIntRegister(list, OS_INT);
  1532. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  1533. a_load_const_reg(list, OS_INT, len, countreg);
  1534. { explicitely allocate R_O0 since it can be used safely here }
  1535. { (for holding date that's being copied) }
  1536. current_asmdata.getjumplabel(lab);
  1537. a_label(list, lab);
  1538. list.concat(taicpu.op_reg_ref(A_LBU, tmpreg1, src));
  1539. list.concat(taicpu.op_reg_ref(A_SB, tmpreg1, dst));
  1540. list.concat(taicpu.op_reg_reg_const(A_ADDIU, src.base, src.base, 1));
  1541. list.concat(taicpu.op_reg_reg_const(A_ADDIU, dst.base, dst.base, 1));
  1542. list.concat(taicpu.op_reg_reg_const(A_ADDIU, countreg, countreg, -1));
  1543. //list.concat(taicpu.op_reg_sym(A_BGTZ, countreg, lab));
  1544. ai := taicpu.op_reg_reg_sym(A_BC,countreg, NR_R0, lab);
  1545. ai.setcondition(C_GT);
  1546. list.concat(ai);
  1547. list.concat(taicpu.op_none(A_NOP));
  1548. end
  1549. else
  1550. begin
  1551. { unrolled loop }
  1552. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  1553. for i := 1 to len do
  1554. begin
  1555. list.concat(taicpu.op_reg_ref(A_LBU, tmpreg1, src));
  1556. list.concat(taicpu.op_reg_ref(A_SB, tmpreg1, dst));
  1557. Inc(src.offset);
  1558. Inc(dst.offset);
  1559. end;
  1560. end;
  1561. end;
  1562. end;
  1563. procedure TCGMIPS.g_intf_wrapper(list: tasmlist; procdef: tprocdef; const labelname: string; ioffset: longint);
  1564. procedure loadvmttor25;
  1565. var
  1566. href: treference;
  1567. begin
  1568. reference_reset_base(href, NR_R2, 0, sizeof(aint)); { return value }
  1569. cg.a_load_ref_reg(list, OS_ADDR, OS_ADDR, href, NR_R25);
  1570. end;
  1571. procedure op_onr25methodaddr;
  1572. var
  1573. href : treference;
  1574. begin
  1575. if (procdef.extnumber=$ffff) then
  1576. Internalerror(200006139);
  1577. { call/jmp vmtoffs(%eax) ; method offs }
  1578. reference_reset_base(href, NR_R25, tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber), sizeof(aint));
  1579. cg.a_load_ref_reg(list, OS_ADDR, OS_ADDR, href, NR_R25);
  1580. list.concat(taicpu.op_reg(A_JR, NR_R25));
  1581. end;
  1582. var
  1583. make_global: boolean;
  1584. href: treference;
  1585. begin
  1586. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1587. Internalerror(200006137);
  1588. if not assigned(procdef.struct) or
  1589. (procdef.procoptions * [po_classmethod, po_staticmethod,
  1590. po_methodpointer, po_interrupt, po_iocheck] <> []) then
  1591. Internalerror(200006138);
  1592. if procdef.owner.symtabletype <> objectsymtable then
  1593. Internalerror(200109191);
  1594. make_global := False;
  1595. if (not current_module.is_unit) or create_smartlink or
  1596. (procdef.owner.defowner.owner.symtabletype = globalsymtable) then
  1597. make_global := True;
  1598. if make_global then
  1599. List.concat(Tai_symbol.Createname_global(labelname, AT_FUNCTION, 0))
  1600. else
  1601. List.concat(Tai_symbol.Createname(labelname, AT_FUNCTION, 0));
  1602. { set param1 interface to self }
  1603. g_adjust_self_value(list, procdef, ioffset);
  1604. if (po_virtualmethod in procdef.procoptions) and
  1605. not is_objectpascal_helper(procdef.struct) then
  1606. begin
  1607. loadvmttor25;
  1608. op_onr25methodaddr;
  1609. end
  1610. else
  1611. list.concat(taicpu.op_sym(A_J,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  1612. { Delay slot }
  1613. list.Concat(TAiCpu.Op_none(A_NOP));
  1614. List.concat(Tai_symbol_end.Createname(labelname));
  1615. end;
  1616. procedure TCGMIPS.g_stackpointer_alloc(list : TAsmList;localsize : longint);
  1617. begin
  1618. Comment(V_Error,'TCgMPSel.g_stackpointer_alloc method not implemented');
  1619. end;
  1620. procedure TCGMIPS.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister);
  1621. begin
  1622. Comment(V_Error,'TCgMPSel.a_bit_scan_reg_reg method not implemented');
  1623. end;
  1624. {****************************************************************************
  1625. TCG64_MIPSel
  1626. ****************************************************************************}
  1627. procedure TCg64MPSel.a_load64_reg_ref(list: tasmlist; reg: tregister64; const ref: treference);
  1628. var
  1629. tmpref: treference;
  1630. begin
  1631. { Override this function to prevent loading the reference twice }
  1632. tmpref := ref;
  1633. cg.a_load_reg_ref(list, OS_S32, OS_S32, reg.reglo, tmpref);
  1634. Inc(tmpref.offset, 4);
  1635. cg.a_load_reg_ref(list, OS_S32, OS_S32, reg.reghi, tmpref);
  1636. end;
  1637. procedure TCg64MPSel.a_load64_ref_reg(list: tasmlist; const ref: treference; reg: tregister64);
  1638. var
  1639. tmpref: treference;
  1640. begin
  1641. { Override this function to prevent loading the reference twice }
  1642. tmpref := ref;
  1643. cg.a_load_ref_reg(list, OS_S32, OS_S32, tmpref, reg.reglo);
  1644. Inc(tmpref.offset, 4);
  1645. cg.a_load_ref_reg(list, OS_S32, OS_S32, tmpref, reg.reghi);
  1646. end;
  1647. procedure TCg64MPSel.a_load64_ref_cgpara(list: tasmlist; const r: treference; const paraloc: tcgpara);
  1648. var
  1649. hreg64: tregister64;
  1650. begin
  1651. { Override this function to prevent loading the reference twice.
  1652. Use here some extra registers, but those are optimized away by the RA }
  1653. hreg64.reglo := cg.GetIntRegister(list, OS_S32);
  1654. hreg64.reghi := cg.GetIntRegister(list, OS_S32);
  1655. a_load64_ref_reg(list, r, hreg64);
  1656. a_load64_reg_cgpara(list, hreg64, paraloc);
  1657. end;
  1658. procedure TCg64MPSel.a_op64_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc, regdst: TRegister64);
  1659. var
  1660. op1, op2, op_call64: TAsmOp;
  1661. tmpreg1, tmpreg2: TRegister;
  1662. begin
  1663. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  1664. tmpreg2 := cg.GetIntRegister(list, OS_INT);
  1665. case op of
  1666. OP_ADD:
  1667. begin
  1668. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reglo, regsrc.reglo, regdst.reglo));
  1669. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, regdst.reglo, regsrc.reglo));
  1670. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg2, regsrc.reghi, regdst.reghi));
  1671. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reghi, tmpreg1, tmpreg2));
  1672. exit;
  1673. end;
  1674. OP_AND:
  1675. begin
  1676. list.concat(taicpu.op_reg_reg_reg(A_AND, regdst.reglo, regsrc.reglo, regdst.reglo));
  1677. list.concat(taicpu.op_reg_reg_reg(A_AND, regdst.reghi, regsrc.reghi, regdst.reghi));
  1678. exit;
  1679. end;
  1680. OP_NEG:
  1681. begin
  1682. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reglo, NR_R0, regsrc.reglo));
  1683. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, NR_R0, regdst.reglo));
  1684. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, NR_R0, regsrc.reghi));
  1685. list.concat(taicpu.op_reg_reg_reg(A_SUBU, tmpreg1, regdst.reghi, tmpreg1));
  1686. list.concat(Taicpu.Op_reg_reg(A_MOVE, regdst.reghi, tmpreg1));
  1687. exit;
  1688. end;
  1689. OP_NOT:
  1690. begin
  1691. list.concat(taicpu.op_reg_reg_reg(A_NOR, regdst.reglo, NR_R0, regsrc.reglo));
  1692. list.concat(taicpu.op_reg_reg_reg(A_NOR, regdst.reghi, NR_R0, regsrc.reghi));
  1693. exit;
  1694. end;
  1695. OP_OR:
  1696. begin
  1697. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reglo, regsrc.reglo, regdst.reglo));
  1698. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reghi, regsrc.reghi, regdst.reghi));
  1699. exit;
  1700. end;
  1701. OP_SUB:
  1702. begin
  1703. list.concat(taicpu.op_reg_reg_reg(A_SUBU, tmpreg1, regdst.reglo, regsrc.reglo));
  1704. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg2, regdst.reglo, tmpreg1));
  1705. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regdst.reghi, regsrc.reghi));
  1706. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regdst.reghi, tmpreg2));
  1707. list.concat(Taicpu.Op_reg_reg(A_MOVE, regdst.reglo, tmpreg1));
  1708. exit;
  1709. end;
  1710. OP_XOR:
  1711. begin
  1712. list.concat(taicpu.op_reg_reg_reg(A_XOR, regdst.reglo, regdst.reglo, regsrc.reglo));
  1713. list.concat(taicpu.op_reg_reg_reg(A_XOR, regdst.reghi, regsrc.reghi, regdst.reghi));
  1714. exit;
  1715. end;
  1716. else
  1717. internalerror(200306017);
  1718. end; {case}
  1719. end;
  1720. procedure TCg64MPSel.a_op64_const_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regdst: TRegister64);
  1721. begin
  1722. a_op64_const_reg_reg(list, op, size, value, regdst, regdst);
  1723. end;
  1724. procedure TCg64MPSel.a_op64_const_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64);
  1725. var
  1726. l: tlocation;
  1727. begin
  1728. a_op64_const_reg_reg_checkoverflow(list, op, size, Value, regsrc, regdst, False, l);
  1729. end;
  1730. procedure TCg64MPSel.a_op64_reg_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64);
  1731. var
  1732. l: tlocation;
  1733. begin
  1734. a_op64_reg_reg_reg_checkoverflow(list, op, size, regsrc1, regsrc2, regdst, False, l);
  1735. end;
  1736. procedure TCg64MPSel.a_op64_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64; setflags: boolean; var ovloc: tlocation);
  1737. var
  1738. tmpreg64: TRegister64;
  1739. begin
  1740. tmpreg64.reglo := cg.GetIntRegister(list, OS_S32);
  1741. tmpreg64.reghi := cg.GetIntRegister(list, OS_S32);
  1742. list.concat(taicpu.op_reg_const(A_LI, tmpreg64.reglo, aint(lo(Value))));
  1743. list.concat(taicpu.op_reg_const(A_LI, tmpreg64.reghi, aint(hi(Value))));
  1744. a_op64_reg_reg_reg_checkoverflow(list, op, size, tmpreg64, regsrc, regdst, False, ovloc);
  1745. end;
  1746. procedure TCg64MPSel.a_op64_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64; setflags: boolean; var ovloc: tlocation);
  1747. var
  1748. op1, op2: TAsmOp;
  1749. tmpreg1, tmpreg2: TRegister;
  1750. begin
  1751. case op of
  1752. OP_ADD:
  1753. begin
  1754. tmpreg1 := cg.GetIntRegister(list,OS_S32);
  1755. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1756. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, regdst.reglo, regsrc2.reglo));
  1757. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1758. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reghi, regdst.reghi, tmpreg1));
  1759. exit;
  1760. end;
  1761. OP_AND:
  1762. begin
  1763. list.concat(taicpu.op_reg_reg_reg(A_AND, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1764. list.concat(taicpu.op_reg_reg_reg(A_AND, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1765. exit;
  1766. end;
  1767. OP_OR:
  1768. begin
  1769. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1770. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1771. exit;
  1772. end;
  1773. OP_SUB:
  1774. begin
  1775. tmpreg1 := cg.GetIntRegister(list,OS_S32);
  1776. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1777. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, regsrc2.reglo, regdst.reglo));
  1778. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1779. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regdst.reghi, tmpreg1));
  1780. exit;
  1781. end;
  1782. OP_XOR:
  1783. begin
  1784. list.concat(taicpu.op_reg_reg_reg(A_XOR, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1785. list.concat(taicpu.op_reg_reg_reg(A_XOR, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1786. exit;
  1787. end;
  1788. else
  1789. internalerror(200306017);
  1790. end; {case}
  1791. end;
  1792. procedure create_codegen;
  1793. begin
  1794. cg:=TCGMIPS.Create;
  1795. cg64:=TCg64MPSel.Create;
  1796. end;
  1797. end.