cpubase.pas 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. Contains the base types for the SPARC
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit cpubase;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. globtype,strings,cutils,cclasses,aasmbase,cpuinfo,cgbase;
  23. {*****************************************************************************
  24. Assembler Opcodes
  25. *****************************************************************************}
  26. type
  27. {$WARNING CPU32 opcodes do not fully include the Ultra SPRAC instruction set.}
  28. { don't change the order of these opcodes! }
  29. TAsmOp=({$i opcode.inc});
  30. {# This should define the array of instructions as string }
  31. op2strtable=array[tasmop] of string[11];
  32. Const
  33. {# First value of opcode enumeration }
  34. firstop = low(tasmop);
  35. {# Last value of opcode enumeration }
  36. lastop = high(tasmop);
  37. std_op2str:op2strtable=({$i strinst.inc});
  38. {*****************************************************************************
  39. Registers
  40. *****************************************************************************}
  41. type
  42. { Number of registers used for indexing in tables }
  43. tregisterindex=0..{$i rspnor.inc}-1;
  44. totherregisterset = set of tregisterindex;
  45. const
  46. { Available Superregisters }
  47. {$i rspsup.inc}
  48. { No Subregisters }
  49. R_SUBWHOLE = R_SUBD;
  50. { Available Registers }
  51. {$i rspcon.inc}
  52. first_int_imreg = $20;
  53. first_fpu_imreg = $20;
  54. { MM Super register first and last }
  55. first_mm_supreg = 0;
  56. first_mm_imreg = 0;
  57. {$warning TODO Calculate bsstart}
  58. regnumber_count_bsstart = 128;
  59. regnumber_table : array[tregisterindex] of tregister = (
  60. {$i rspnum.inc}
  61. );
  62. regstabs_table : array[tregisterindex] of ShortInt = (
  63. {$i rspstab.inc}
  64. );
  65. regdwarf_table : array[tregisterindex] of ShortInt = (
  66. {$i rspdwrf.inc}
  67. );
  68. {*****************************************************************************
  69. Conditions
  70. *****************************************************************************}
  71. type
  72. TAsmCond=(C_None,
  73. C_A,C_AE,C_B,C_BE,C_C,C_E,C_G,C_GE,C_L,C_LE,C_NA,C_NAE,
  74. C_NB,C_NBE,C_NC,C_NE,C_NG,C_NGE,C_NL,C_NLE,C_NO,C_NP,
  75. C_NS,C_NZ,C_O,C_P,C_PE,C_PO,C_S,C_Z,
  76. C_FE,C_FG,C_FL,C_FGE,C_FLE,C_FNE
  77. );
  78. const
  79. cond2str:array[TAsmCond] of string[3]=('',
  80. 'gu','cc','cs','leu','cs','e','g','ge','l','le','leu','cs',
  81. 'cc','gu','cc','ne','le','l','ge','g','vc','XX',
  82. 'pos','ne','vs','XX','XX','XX','vs','e',
  83. 'e','g','l','ge','le','ne'
  84. );
  85. inverse_cond:array[TAsmCond] of TAsmCond=(C_None,
  86. C_NA,C_NAE,C_NB,C_NBE,C_NC,C_NE,C_NG,C_NGE,C_NL,C_NLE,C_A,C_AE,
  87. C_B,C_BE,C_C,C_E,C_G,C_GE,C_L,C_LE,C_O,C_P,
  88. C_S,C_Z,C_NO,C_NP,C_NP,C_P,C_NS,C_NZ,
  89. C_FNE,C_FLE,C_FGE,C_FL,C_FG,C_FE
  90. );
  91. const
  92. CondAsmOps=2;
  93. CondAsmOp:array[0..CondAsmOps-1] of TAsmOp=(
  94. A_Bxx,A_FBxx
  95. );
  96. CondAsmOpStr:array[0..CondAsmOps-1] of string[7]=(
  97. 'B','FB'
  98. );
  99. {*****************************************************************************
  100. Flags
  101. *****************************************************************************}
  102. type
  103. TResFlags=(
  104. { Integer results }
  105. F_E, {Equal}
  106. F_NE, {Not Equal}
  107. F_G, {Greater}
  108. F_L, {Less}
  109. F_GE, {Greater or Equal}
  110. F_LE, {Less or Equal}
  111. F_A, {Above}
  112. F_AE, {Above or Equal}
  113. F_B, {Below}
  114. F_BE, {Below or Equal}
  115. F_C, {Carry}
  116. F_NC, {Not Carry}
  117. { Floating point results }
  118. F_FE, {Equal}
  119. F_FNE, {Not Equal}
  120. F_FG, {Greater}
  121. F_FL, {Less}
  122. F_FGE, {Greater or Equal}
  123. F_FLE {Less or Equal}
  124. );
  125. {*****************************************************************************
  126. Operand Sizes
  127. *****************************************************************************}
  128. {*****************************************************************************
  129. Constants
  130. *****************************************************************************}
  131. const
  132. max_operands = 3;
  133. {# Constant defining possibly all registers which might require saving }
  134. ALL_OTHERREGISTERS = [];
  135. general_superregisters = [RS_O0..RS_I7];
  136. {# Table of registers which can be allocated by the code generator
  137. internally, when generating the code.
  138. }
  139. { legend: }
  140. { xxxregs = set of all possibly used registers of that type in the code }
  141. { generator }
  142. { usableregsxxx = set of all 32bit components of registers that can be }
  143. { possible allocated to a regvar or using getregisterxxx (this }
  144. { excludes registers which can be only used for parameter }
  145. { passing on ABI's that define this) }
  146. { c_countusableregsxxx = amount of registers in the usableregsxxx set }
  147. maxintregs = 8;
  148. { to determine how many registers to use for regvars }
  149. maxintscratchregs = 3;
  150. usableregsint = [RS_L0..RS_L7];
  151. c_countusableregsint = 8;
  152. maxfpuregs = 8;
  153. usableregsfpu=[RS_F0..RS_F31];
  154. c_countusableregsfpu=32;
  155. mmregs = [];
  156. usableregsmm = [];
  157. c_countusableregsmm = 0;
  158. { no distinction on this platform }
  159. maxaddrregs = 0;
  160. addrregs = [];
  161. usableregsaddr = [];
  162. c_countusableregsaddr = 0;
  163. {$warning firstsaveintreg shall be RS_NO}
  164. firstsaveintreg = RS_L0; { Temporary, having RS_NO is broken }
  165. lastsaveintreg = RS_L0; { L0..L7 are already saved, I0..O7 are parameter }
  166. firstsavefpureg = RS_F2; { F0..F1 is used for return value }
  167. lastsavefpureg = RS_F31;
  168. firstsavemmreg = RS_INVALID;
  169. lastsavemmreg = RS_INVALID;
  170. maxvarregs = 8;
  171. varregs : Array [1..maxvarregs] of Tsuperregister =
  172. (RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7);
  173. maxfpuvarregs = 1;
  174. fpuvarregs : Array [1..maxfpuvarregs] of TsuperRegister =
  175. (RS_F2);
  176. {
  177. max_param_regs_int = 6;
  178. param_regs_int: Array[1..max_param_regs_int] of TCpuRegister =
  179. (R_3,R_4,R_5,R_6,R_7,R_8,R_9,R_10);
  180. max_param_regs_fpu = 13;
  181. param_regs_fpu: Array[1..max_param_regs_fpu] of TCpuRegister =
  182. (R_F1,R_F2,R_F3,R_F4,R_F5,R_F6,R_F7,R_F8,R_F9,R_F10,R_F11,R_F12,R_F13);
  183. max_param_regs_mm = 13;
  184. param_regs_mm: Array[1..max_param_regs_mm] of TCpuRegister =
  185. (R_M1,R_M2,R_M3,R_M4,R_M5,R_M6,R_M7,R_M8,R_M9,R_M10,R_M11,R_M12,R_M13);
  186. }
  187. {*****************************************************************************
  188. Default generic sizes
  189. *****************************************************************************}
  190. {# Defines the default address size for a processor, }
  191. OS_ADDR = OS_32;
  192. {# the natural int size for a processor, }
  193. OS_INT = OS_32;
  194. {# the maximum float size for a processor, }
  195. OS_FLOAT = OS_F64;
  196. {# the size of a vector register for a processor }
  197. OS_VECTOR = OS_M64;
  198. {*****************************************************************************
  199. Generic Register names
  200. *****************************************************************************}
  201. {# Stack pointer register }
  202. NR_STACK_POINTER_REG = NR_O6;
  203. RS_STACK_POINTER_REG = RS_O6;
  204. {# Frame pointer register }
  205. NR_FRAME_POINTER_REG = NR_I6;
  206. RS_FRAME_POINTER_REG = RS_I6;
  207. {# Register for addressing absolute data in a position independant way,
  208. such as in PIC code. The exact meaning is ABI specific. For
  209. further information look at GCC source : PIC_OFFSET_TABLE_REGNUM
  210. Taken from GCC rs6000.h
  211. }
  212. {$warning As indicated in rs6000.h, but can't find it anywhere else!}
  213. {PIC_OFFSET_REG = R_30;}
  214. { Return address for DWARF }
  215. NR_RETURN_ADDRESS_REG = NR_I7;
  216. { the return_result_reg, is used inside the called function to store its return
  217. value when that is a scalar value otherwise a pointer to the address of the
  218. result is placed inside it }
  219. { Results are returned in this register (32-bit values) }
  220. NR_FUNCTION_RETURN_REG = NR_I0;
  221. RS_FUNCTION_RETURN_REG = RS_I0;
  222. { Low part of 64bit return value }
  223. NR_FUNCTION_RETURN64_LOW_REG = NR_I1;
  224. RS_FUNCTION_RETURN64_LOW_REG = RS_I1;
  225. { High part of 64bit return value }
  226. NR_FUNCTION_RETURN64_HIGH_REG = NR_I0;
  227. RS_FUNCTION_RETURN64_HIGH_REG = RS_I0;
  228. { The value returned from a function is available in this register }
  229. NR_FUNCTION_RESULT_REG = NR_O0;
  230. RS_FUNCTION_RESULT_REG = RS_O0;
  231. { The lowh part of 64bit value returned from a function }
  232. NR_FUNCTION_RESULT64_LOW_REG = NR_O1;
  233. RS_FUNCTION_RESULT64_LOW_REG = RS_O1;
  234. { The high part of 64bit value returned from a function }
  235. NR_FUNCTION_RESULT64_HIGH_REG = NR_O0;
  236. RS_FUNCTION_RESULT64_HIGH_REG = RS_O0;
  237. NR_FPU_RESULT_REG = NR_F0;
  238. NR_MM_RESULT_REG = NR_NO;
  239. PARENT_FRAMEPOINTER_OFFSET = 68; { o0 }
  240. {*****************************************************************************
  241. GCC /ABI linking information
  242. *****************************************************************************}
  243. {# Registers which must be saved when calling a routine declared as
  244. cppdecl, cdecl, stdcall, safecall, palmossyscall. The registers
  245. saved should be the ones as defined in the target ABI and / or GCC.
  246. This value can be deduced from CALLED_USED_REGISTERS array in the
  247. GCC source.
  248. }
  249. saved_standard_registers : array[0..0] of tsuperregister = (RS_NO);
  250. {# Required parameter alignment when calling a routine declared as
  251. stdcall and cdecl. The alignment value should be the one defined
  252. by GCC or the target ABI.
  253. The value of this constant is equal to the constant
  254. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  255. }
  256. std_param_align = 4; { for 32-bit version only }
  257. {*****************************************************************************
  258. CPU Dependent Constants
  259. *****************************************************************************}
  260. const
  261. simm13lo=-4096;
  262. simm13hi=4095;
  263. {*****************************************************************************
  264. Helpers
  265. *****************************************************************************}
  266. function is_calljmp(o:tasmop):boolean;
  267. procedure inverse_flags(var f: TResFlags);
  268. function flags_to_cond(const f: TResFlags) : TAsmCond;
  269. function cgsize2subreg(s:Tcgsize):Tsubregister;
  270. function reg_cgsize(const reg: tregister): tcgsize;
  271. function std_regname(r:Tregister):string;
  272. function std_regnum_search(const s:string):Tregister;
  273. function findreg_by_number(r:Tregister):tregisterindex;
  274. implementation
  275. uses
  276. rgBase,verbose;
  277. const
  278. std_regname_table : TRegNameTAble = (
  279. {$i rspstd.inc}
  280. );
  281. regnumber_index : TRegisterIndexTable = (
  282. {$i rsprni.inc}
  283. );
  284. std_regname_index : TRegisterIndexTable = (
  285. {$i rspsri.inc}
  286. );
  287. {*****************************************************************************
  288. Helpers
  289. *****************************************************************************}
  290. function is_calljmp(o:tasmop):boolean;
  291. const
  292. CallJmpOp=[A_JMPL..A_CBccc];
  293. begin
  294. is_calljmp:=(o in CallJmpOp);
  295. end;
  296. procedure inverse_flags(var f: TResFlags);
  297. const
  298. inv_flags: array[TResFlags] of TResFlags =
  299. (F_NE,F_E,F_LE,F_GE,F_L,F_G,F_BE,F_B,F_AE,F_A,F_NC,F_C,
  300. F_FNE,F_FE,F_FLE,F_FGE,F_FL,F_FG);
  301. begin
  302. f:=inv_flags[f];
  303. end;
  304. function flags_to_cond(const f:TResFlags):TAsmCond;
  305. const
  306. flags_2_cond:array[TResFlags] of TAsmCond=
  307. (C_E,C_NE,C_G,C_L,C_GE,C_LE,C_A,C_AE,C_B,C_BE,C_C,C_NC,
  308. C_FE,C_FNE,C_FG,C_FL,C_FGE,C_FLE);
  309. begin
  310. result:=flags_2_cond[f];
  311. end;
  312. function cgsize2subreg(s:Tcgsize):Tsubregister;
  313. begin
  314. if s in [OS_64,OS_S64] then
  315. cgsize2subreg:=R_SUBQ
  316. else
  317. cgsize2subreg:=R_SUBWHOLE;
  318. end;
  319. function reg_cgsize(const reg: tregister): tcgsize;
  320. begin
  321. case getregtype(reg) of
  322. R_INTREGISTER :
  323. result:=OS_32;
  324. R_FPUREGISTER :
  325. begin
  326. if getsubreg(reg)=R_SUBFD then
  327. result:=OS_F64
  328. else
  329. result:=OS_F32;
  330. end;
  331. else
  332. internalerror(200303181);
  333. end;
  334. end;
  335. function findreg_by_number(r:Tregister):tregisterindex;
  336. begin
  337. result:=findreg_by_number_table(r,regnumber_index);
  338. end;
  339. function std_regname(r:Tregister):string;
  340. var
  341. p : tregisterindex;
  342. begin
  343. p:=findreg_by_number(r);
  344. if p<>0 then
  345. result:=std_regname_table[p]
  346. else
  347. result:=generic_regname(r);
  348. end;
  349. function std_regnum_search(const s:string):Tregister;
  350. begin
  351. result:=regnumber_table[findreg_by_name_table(s,std_regname_table,std_regname_index)];
  352. end;
  353. end.
  354. {
  355. $Log$
  356. Revision 1.76 2005-01-20 16:38:45 peter
  357. * load jmp_buf_size from system unit
  358. Revision 1.75 2004/10/31 21:45:04 peter
  359. * generic tlocation
  360. * move tlocation to cgutils
  361. Revision 1.74 2004/10/30 15:21:38 florian
  362. * fixed generic optimizer
  363. * enabled generic optimizer for sparc
  364. Revision 1.73 2004/10/25 17:04:51 peter
  365. * add saved_standard_registers
  366. Revision 1.72 2004/09/21 17:25:13 peter
  367. * paraloc branch merged
  368. Revision 1.71.4.1 2004/08/31 20:43:06 peter
  369. * paraloc patch
  370. Revision 1.71 2004/08/24 21:02:33 florian
  371. * fixed longbool(<int64>) on sparc
  372. Revision 1.70 2004/08/15 13:30:18 florian
  373. * fixed alignment of variant records
  374. * more alignment problems fixed
  375. Revision 1.69 2004/08/14 14:50:42 florian
  376. * fixed several sparc alignment issues
  377. + Jonas' inline node patch; non functional yet
  378. Revision 1.68 2004/07/26 04:00:35 mazen
  379. * fix compile problem
  380. Revision 1.67 2004/06/20 08:55:32 florian
  381. * logs truncated
  382. Revision 1.66 2004/06/16 20:07:10 florian
  383. * dwarf branch merged
  384. Revision 1.65.2.5 2004/06/13 20:38:38 florian
  385. * fixed floating point register spilling on sparc
  386. Revision 1.65.2.4 2004/05/28 22:21:48 peter
  387. * fixed sparc compile
  388. Revision 1.65.2.3 2004/05/28 20:29:50 florian
  389. * fixed currency trouble on x86-64
  390. Revision 1.65.2.2 2004/05/13 20:58:47 florian
  391. * fixed register addressed jumps in interface wrappers
  392. }