aasmcpu.pas 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490
  1. {
  2. Copyright (c) 1999-2008 by Mazen Neifer and Florian Klaempfl
  3. Contains the assembler object for the Z80
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit aasmcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. cclasses,
  22. globtype,globals,verbose,
  23. aasmbase,aasmtai,aasmdata,aasmsym,
  24. cgbase,cgutils,cpubase,cpuinfo,
  25. ogbase;
  26. const
  27. { "mov reg,reg" source operand number }
  28. O_MOV_SOURCE = 1;
  29. { "mov reg,reg" source operand number }
  30. O_MOV_DEST = 0;
  31. instabentries = {$i z80nop.inc}
  32. maxinfolen = 18;
  33. type
  34. { Operand types }
  35. toperandtype=(
  36. OT_NONE,
  37. OT_IMM3, { 3-bit immediate value (bit number: [0..7]) }
  38. OT_IMM8, { 8-bit immediate value }
  39. OT_IMM16, { 16-bit immediate value }
  40. OT_IMM_VAL0, { the immediate value 0 }
  41. OT_IMM_VAL1, { the immediate value 1 }
  42. OT_IMM_VAL2, { the immediate value 2 }
  43. OT_IMM_RST, { immediate value in [$00,$08,$10,$18,$20,$28,$30,$38] }
  44. OT_IMM_PORT, { 8-bit immediate port number for the IN and OUT instructions }
  45. OT_REG8, { 8-bit register: A/B/C/D/E/H/L }
  46. OT_REG8_A, { register A }
  47. OT_REG8_I, { register I }
  48. OT_REG8_R, { register R }
  49. OT_REG8_C_PORT, { implied parameter of the IN and OUT instructions }
  50. OT_REG16_IX, { register IX }
  51. OT_REG16_IY, { register IY }
  52. OT_REG16_SP, { register SP }
  53. OT_REG16_BC_DE_HL_SP, { 16-bit register pair: BC/DE/HL/SP }
  54. OT_REG16_BC_DE_HL_AF, { 16-bit register pair: BC/DE/HL/AF }
  55. OT_REG16_BC_DE_IX_SP, { 16-bit register pair: BC/DE/IX/SP }
  56. OT_REG16_BC_DE_IY_SP, { 16-bit register pair: BC/DE/IY/SP }
  57. OT_REG16_DE, { 16-bit register pair DE }
  58. OT_REG16_HL, { 16-bit register pair HL }
  59. OT_REG16_AF, { 16-bit register pair AF }
  60. OT_REG16_AF_, { alternate register set, 16-bit register pair AF' }
  61. OT_RELJMP8, { 8-bit relative jump offset }
  62. OT_COND, { condition: NZ/Z/NC/C/PO/PE/P/M }
  63. OT_COND_C, { condition C }
  64. OT_COND_NC, { condition NC }
  65. OT_COND_Z, { condition Z }
  66. OT_COND_NZ, { condition NZ }
  67. OT_REF_ADDR16, { memory contents at address (nn = 16-bit immediate address) }
  68. OT_REF_BC, { memory contents at address in register BC }
  69. OT_REF_DE, { memory contents at address in register DE }
  70. OT_REF_HL, { memory contents at address in register HL }
  71. OT_REF_SP, { memory contents at address in register SP }
  72. OT_REF_IX, { memory contents at address in register IX }
  73. OT_REF_IY, { memory contents at address in register IY }
  74. OT_REF_IX_d, { memory contents at address in register IX+d, d is in [-128..127] }
  75. OT_REF_IY_d); { memory contents at address in register IY+d, d is in [-128..127] }
  76. timmoperandtype = OT_IMM3..OT_IMM_PORT;
  77. tregoperandtype = OT_REG8..OT_REG16_AF_;
  78. treg8operandtype = OT_REG8..OT_REG8_C_PORT;
  79. treg16operandtype = OT_REG16_IX..OT_REG16_AF_;
  80. tcondoperandtype = OT_COND..OT_COND_NZ;
  81. trefoperandtype = OT_REF_ADDR16..OT_REF_IY_d;
  82. trefoperandtypes = set of trefoperandtype;
  83. tinsentry = record
  84. opcode : tasmop;
  85. ops : byte;
  86. optypes : array[0..max_operands-1] of toperandtype;
  87. code : array[0..maxinfolen] of char;
  88. flags : longint;
  89. end;
  90. pinsentry=^tinsentry;
  91. { taicpu }
  92. taicpu = class(tai_cpu_abstract_sym)
  93. constructor op_none(op : tasmop);
  94. constructor op_reg(op : tasmop;_op1 : tregister);
  95. constructor op_const(op : tasmop;_op1 : LongInt);
  96. constructor op_ref(op : tasmop;const _op1 : treference);
  97. constructor op_reg_reg(op : tasmop;_op1,_op2 : tregister);
  98. constructor op_reg_ref(op : tasmop;_op1 : tregister;const _op2 : treference);
  99. constructor op_reg_const(op:tasmop; _op1: tregister; _op2: LongInt);
  100. constructor op_const_reg(op:tasmop; _op1: LongInt; _op2: tregister);
  101. constructor op_ref_reg(op : tasmop;const _op1 : treference;_op2 : tregister);
  102. constructor op_ref_const(op:tasmop; _op1: treference; _op2: LongInt);
  103. { this is for Jmp instructions }
  104. constructor op_cond_sym(op : tasmop;cond:TAsmCond;_op1 : tasmsymbol);
  105. constructor op_sym(op : tasmop;_op1 : tasmsymbol);
  106. constructor op_sym_ofs(op : tasmop;_op1 : tasmsymbol;_op1ofs:longint);
  107. procedure loadbool(opidx:longint;_b:boolean);
  108. { register allocation }
  109. function is_same_reg_move(regtype: Tregistertype):boolean; override;
  110. { register spilling code }
  111. function spilling_get_operation_type(opnr: longint): topertype;override;
  112. end;
  113. tai_align = class(tai_align_abstract)
  114. { nothing to add }
  115. end;
  116. procedure InitAsm;
  117. procedure DoneAsm;
  118. function spilling_create_load(const ref:treference;r:tregister):Taicpu;
  119. function spilling_create_store(r:tregister; const ref:treference):Taicpu;
  120. function is_ref_addr16(const ref:treference): Boolean;
  121. function is_ref_bc(const ref:treference): Boolean;
  122. function is_ref_de(const ref:treference): Boolean;
  123. function is_ref_hl(const ref:treference): Boolean;
  124. function is_ref_sp(const ref:treference): Boolean;
  125. function is_ref_ix(const ref:treference): Boolean;
  126. function is_ref_iy(const ref:treference): Boolean;
  127. function is_ref_ix_d(const ref:treference): Boolean;
  128. function is_ref_iy_d(const ref:treference): Boolean;
  129. function is_ref_opertype(const ref:treference;opertype:toperandtype): Boolean;
  130. function is_ref_in_opertypes(const ref:treference;const refopertypes:trefoperandtypes): Boolean;
  131. implementation
  132. {****************************************************************************
  133. Instruction table
  134. *****************************************************************************}
  135. const
  136. InsTab:array[0..instabentries-1] of TInsEntry={$i z80tab.inc}
  137. {*****************************************************************************
  138. taicpu Constructors
  139. *****************************************************************************}
  140. procedure taicpu.loadbool(opidx:longint;_b:boolean);
  141. begin
  142. if opidx>=ops then
  143. ops:=opidx+1;
  144. with oper[opidx]^ do
  145. begin
  146. if typ=top_ref then
  147. dispose(ref);
  148. b:=_b;
  149. typ:=top_bool;
  150. end;
  151. end;
  152. constructor taicpu.op_none(op : tasmop);
  153. begin
  154. inherited create(op);
  155. end;
  156. constructor taicpu.op_reg(op : tasmop;_op1 : tregister);
  157. begin
  158. inherited create(op);
  159. ops:=1;
  160. loadreg(0,_op1);
  161. end;
  162. constructor taicpu.op_ref(op : tasmop;const _op1 : treference);
  163. begin
  164. inherited create(op);
  165. ops:=1;
  166. loadref(0,_op1);
  167. end;
  168. constructor taicpu.op_const(op : tasmop;_op1 : LongInt);
  169. begin
  170. inherited create(op);
  171. ops:=1;
  172. loadconst(0,_op1);
  173. end;
  174. constructor taicpu.op_reg_reg(op : tasmop;_op1,_op2 : tregister);
  175. begin
  176. inherited create(op);
  177. ops:=2;
  178. loadreg(0,_op1);
  179. loadreg(1,_op2);
  180. end;
  181. constructor taicpu.op_reg_const(op:tasmop; _op1: tregister; _op2: LongInt);
  182. begin
  183. inherited create(op);
  184. ops:=2;
  185. loadreg(0,_op1);
  186. loadconst(1,_op2);
  187. end;
  188. constructor taicpu.op_const_reg(op:tasmop; _op1: LongInt; _op2: tregister);
  189. begin
  190. inherited create(op);
  191. ops:=2;
  192. loadconst(0,_op1);
  193. loadreg(1,_op2);
  194. end;
  195. constructor taicpu.op_reg_ref(op : tasmop;_op1 : tregister;const _op2 : treference);
  196. begin
  197. inherited create(op);
  198. ops:=2;
  199. loadreg(0,_op1);
  200. loadref(1,_op2);
  201. end;
  202. constructor taicpu.op_ref_reg(op : tasmop;const _op1 : treference;_op2 : tregister);
  203. begin
  204. inherited create(op);
  205. ops:=2;
  206. loadref(0,_op1);
  207. loadreg(1,_op2);
  208. end;
  209. constructor taicpu.op_ref_const(op: tasmop; _op1: treference; _op2: LongInt);
  210. begin
  211. inherited create(op);
  212. ops:=2;
  213. loadref(0,_op1);
  214. loadconst(1,_op2);
  215. end;
  216. constructor taicpu.op_cond_sym(op : tasmop;cond:TAsmCond;_op1 : tasmsymbol);
  217. begin
  218. inherited create(op);
  219. is_jmp:=op in jmp_instructions;
  220. condition:=cond;
  221. ops:=1;
  222. loadsymbol(0,_op1,0);
  223. end;
  224. constructor taicpu.op_sym(op : tasmop;_op1 : tasmsymbol);
  225. begin
  226. inherited create(op);
  227. is_jmp:=op in jmp_instructions;
  228. ops:=1;
  229. loadsymbol(0,_op1,0);
  230. end;
  231. constructor taicpu.op_sym_ofs(op : tasmop;_op1 : tasmsymbol;_op1ofs:longint);
  232. begin
  233. inherited create(op);
  234. ops:=1;
  235. loadsymbol(0,_op1,_op1ofs);
  236. end;
  237. function taicpu.is_same_reg_move(regtype: Tregistertype):boolean;
  238. begin
  239. result:=(
  240. ((opcode in [A_LD]) and (regtype = R_INTREGISTER))
  241. ) and
  242. (ops=2) and
  243. (oper[0]^.typ=top_reg) and
  244. (oper[1]^.typ=top_reg) and
  245. (oper[0]^.reg=oper[1]^.reg);
  246. end;
  247. function taicpu.spilling_get_operation_type(opnr: longint): topertype;
  248. begin
  249. result:=operand_read;
  250. case opcode of
  251. A_LD,
  252. A_POP:
  253. if opnr=0 then
  254. result:=operand_write;
  255. A_PUSH,
  256. A_BIT,
  257. A_CP,
  258. A_DJNZ,
  259. A_JR,
  260. A_JP,
  261. A_CALL,
  262. A_RET,
  263. A_RETI,
  264. A_RETN,
  265. A_RST,
  266. A_IM:
  267. ;
  268. A_SET,
  269. A_RES:
  270. if opnr=1 then
  271. result:=operand_readwrite;
  272. A_EX:
  273. result:=operand_readwrite;
  274. else
  275. begin
  276. if opnr=0 then
  277. result:=operand_readwrite;
  278. end;
  279. end;
  280. end;
  281. function spilling_create_load(const ref:treference;r:tregister):Taicpu;
  282. begin
  283. case getregtype(r) of
  284. R_INTREGISTER :
  285. result:=taicpu.op_reg_ref(A_LD,r,ref)
  286. else
  287. internalerror(200401041);
  288. end;
  289. end;
  290. function spilling_create_store(r:tregister; const ref:treference):Taicpu;
  291. begin
  292. case getregtype(r) of
  293. R_INTREGISTER :
  294. result:=taicpu.op_ref_reg(A_LD,ref,r);
  295. else
  296. internalerror(200401041);
  297. end;
  298. end;
  299. function is_ref_addr16(const ref: treference): Boolean;
  300. begin
  301. result:=(ref.base=NR_NO) and (ref.index=NR_NO);
  302. end;
  303. function is_ref_bc(const ref: treference): Boolean;
  304. begin
  305. result:=(((ref.base=NR_BC) and (ref.index=NR_NO)) or
  306. ((ref.base=NR_NO) and (ref.index=NR_BC))) and
  307. (ref.offset=0) and (ref.scalefactor<=1) and
  308. (ref.symbol=nil) and (ref.relsymbol=nil);
  309. end;
  310. function is_ref_de(const ref: treference): Boolean;
  311. begin
  312. result:=(((ref.base=NR_DE) and (ref.index=NR_NO)) or
  313. ((ref.base=NR_NO) and (ref.index=NR_DE))) and
  314. (ref.offset=0) and (ref.scalefactor<=1) and
  315. (ref.symbol=nil) and (ref.relsymbol=nil);
  316. end;
  317. function is_ref_hl(const ref: treference): Boolean;
  318. begin
  319. result:=(((ref.base=NR_HL) and (ref.index=NR_NO)) or
  320. ((ref.base=NR_NO) and (ref.index=NR_HL))) and
  321. (ref.offset=0) and (ref.scalefactor<=1) and
  322. (ref.symbol=nil) and (ref.relsymbol=nil);
  323. end;
  324. function is_ref_sp(const ref: treference): Boolean;
  325. begin
  326. result:=(((ref.base=NR_SP) and (ref.index=NR_NO)) or
  327. ((ref.base=NR_NO) and (ref.index=NR_SP))) and
  328. (ref.offset=0) and (ref.scalefactor<=1) and
  329. (ref.symbol=nil) and (ref.relsymbol=nil);
  330. end;
  331. function is_ref_ix(const ref: treference): Boolean;
  332. begin
  333. result:=(((ref.base=NR_IX) and (ref.index=NR_NO)) or
  334. ((ref.base=NR_NO) and (ref.index=NR_IX))) and
  335. (ref.offset=0) and (ref.scalefactor<=1) and
  336. (ref.symbol=nil) and (ref.relsymbol=nil);
  337. end;
  338. function is_ref_iy(const ref: treference): Boolean;
  339. begin
  340. result:=(((ref.base=NR_IY) and (ref.index=NR_NO)) or
  341. ((ref.base=NR_NO) and (ref.index=NR_IY))) and
  342. (ref.offset=0) and (ref.scalefactor<=1) and
  343. (ref.symbol=nil) and (ref.relsymbol=nil);
  344. end;
  345. function is_ref_ix_d(const ref: treference): Boolean;
  346. begin
  347. result:=(((ref.base=NR_IX) and (ref.index=NR_NO)) or
  348. ((ref.base=NR_NO) and (ref.index=NR_IX))) and
  349. (ref.offset>=-128) and (ref.offset<=127) and (ref.scalefactor<=1) and
  350. (ref.symbol=nil) and (ref.relsymbol=nil);
  351. end;
  352. function is_ref_iy_d(const ref: treference): Boolean;
  353. begin
  354. result:=(((ref.base=NR_IY) and (ref.index=NR_NO)) or
  355. ((ref.base=NR_NO) and (ref.index=NR_IY))) and
  356. (ref.offset>=-128) and (ref.offset<=127) and (ref.scalefactor<=1) and
  357. (ref.symbol=nil) and (ref.relsymbol=nil);
  358. end;
  359. function is_ref_opertype(const ref: treference; opertype: toperandtype): Boolean;
  360. begin
  361. case opertype of
  362. OT_REF_ADDR16:
  363. result:=is_ref_addr16(ref);
  364. OT_REF_BC:
  365. result:=is_ref_bc(ref);
  366. OT_REF_DE:
  367. result:=is_ref_de(ref);
  368. OT_REF_HL:
  369. result:=is_ref_hl(ref);
  370. OT_REF_SP:
  371. result:=is_ref_sp(ref);
  372. OT_REF_IX:
  373. result:=is_ref_ix(ref);
  374. OT_REF_IY:
  375. result:=is_ref_iy(ref);
  376. OT_REF_IX_d:
  377. result:=is_ref_ix_d(ref);
  378. OT_REF_IY_d:
  379. result:=is_ref_iy_d(ref);
  380. else
  381. internalerror(2020041801);
  382. end;
  383. end;
  384. function is_ref_in_opertypes(const ref: treference; const refopertypes: trefoperandtypes): Boolean;
  385. var
  386. ot: trefoperandtype;
  387. begin
  388. result:=true;
  389. for ot:=low(trefoperandtypes) to high(trefoperandtypes) do
  390. if (ot in refopertypes) and is_ref_opertype(ref,ot) then
  391. exit;
  392. result:=false;
  393. end;
  394. procedure InitAsm;
  395. begin
  396. end;
  397. procedure DoneAsm;
  398. begin
  399. end;
  400. begin
  401. cai_cpu:=taicpu;
  402. cai_align:=tai_align;
  403. end.