cgcpu.pas 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the i386
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,
  22. cgbase,cgobj,cg64f32,cgx86,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,parabase,cgutils,
  25. symconst,symdef,symsym
  26. ;
  27. type
  28. tcg386 = class(tcgx86)
  29. procedure init_register_allocators;override;
  30. { passing parameter using push instead of mov }
  31. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  32. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);override;
  33. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  34. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  35. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  36. procedure g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  37. procedure g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  38. procedure g_maybe_got_init(list: TAsmList); override;
  39. end;
  40. tcg64f386 = class(tcg64f32)
  41. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);override;
  42. procedure a_op64_reg_ref(list : TAsmList;op:TOpCG;size : tcgsize;reg : tregister64; const ref: treference);override;
  43. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  44. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  45. procedure a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);override;
  46. procedure a_op64_ref(list : TAsmList;op:TOpCG;size : tcgsize;const ref: treference);override;
  47. private
  48. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  49. end;
  50. procedure create_codegen;
  51. implementation
  52. uses
  53. globals,verbose,systems,cutils,
  54. paramgr,procinfo,fmodule,
  55. rgcpu,rgx86,cpuinfo;
  56. function use_push(const cgpara:tcgpara):boolean;
  57. begin
  58. result:=(not paramanager.use_fixed_stack) and
  59. assigned(cgpara.location) and
  60. (cgpara.location^.loc=LOC_REFERENCE) and
  61. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  62. end;
  63. procedure tcg386.init_register_allocators;
  64. begin
  65. inherited init_register_allocators;
  66. if (cs_useebp in current_settings.optimizerswitches) and assigned(current_procinfo) and (current_procinfo.framepointer<>NR_EBP) then
  67. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI,RS_EBP],first_int_imreg,[])
  68. else
  69. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP]);
  70. rg[R_MMXREGISTER]:=trgcpu.create(R_MMXREGISTER,R_SUBNONE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  71. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBWHOLE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  72. rgfpu:=Trgx86fpu.create;
  73. end;
  74. procedure tcg386.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  75. var
  76. pushsize : tcgsize;
  77. begin
  78. check_register_size(size,r);
  79. if use_push(cgpara) then
  80. begin
  81. cgpara.check_simple_location;
  82. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  83. pushsize:=cgpara.location^.size
  84. else
  85. pushsize:=int_cgsize(cgpara.alignment);
  86. list.concat(taicpu.op_reg(A_PUSH,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize)));
  87. end
  88. else
  89. inherited a_load_reg_cgpara(list,size,r,cgpara);
  90. end;
  91. procedure tcg386.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);
  92. var
  93. pushsize : tcgsize;
  94. begin
  95. if use_push(cgpara) then
  96. begin
  97. cgpara.check_simple_location;
  98. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  99. pushsize:=cgpara.location^.size
  100. else
  101. pushsize:=int_cgsize(cgpara.alignment);
  102. list.concat(taicpu.op_const(A_PUSH,tcgsize2opsize[pushsize],a));
  103. end
  104. else
  105. inherited a_load_const_cgpara(list,size,a,cgpara);
  106. end;
  107. procedure tcg386.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  108. procedure pushdata(paraloc:pcgparalocation;ofs:tcgint);
  109. var
  110. pushsize : tcgsize;
  111. opsize : topsize;
  112. tmpreg : tregister;
  113. href : treference;
  114. begin
  115. if not assigned(paraloc) then
  116. exit;
  117. if (paraloc^.loc<>LOC_REFERENCE) or
  118. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  119. (tcgsize2size[paraloc^.size]>sizeof(aint)) then
  120. internalerror(200501162);
  121. { Pushes are needed in reverse order, add the size of the
  122. current location to the offset where to load from. This
  123. prevents wrong calculations for the last location when
  124. the size is not a power of 2 }
  125. if assigned(paraloc^.next) then
  126. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  127. { Push the data starting at ofs }
  128. href:=r;
  129. inc(href.offset,ofs);
  130. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  131. pushsize:=paraloc^.size
  132. else
  133. pushsize:=int_cgsize(cgpara.alignment);
  134. opsize:=TCgsize2opsize[pushsize];
  135. { for go32v2 we obtain OS_F32,
  136. but pushs is not valid, we need pushl }
  137. if opsize=S_FS then
  138. opsize:=S_L;
  139. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  140. begin
  141. tmpreg:=getintregister(list,pushsize);
  142. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  143. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  144. end
  145. else
  146. begin
  147. make_simple_ref(list,href);
  148. list.concat(taicpu.op_ref(A_PUSH,opsize,href));
  149. end;
  150. end;
  151. var
  152. len : tcgint;
  153. href : treference;
  154. begin
  155. { cgpara.size=OS_NO requires a copy on the stack }
  156. if use_push(cgpara) then
  157. begin
  158. { Record copy? }
  159. if (cgpara.size=OS_NO) or (size=OS_NO) then
  160. begin
  161. cgpara.check_simple_location;
  162. len:=align(cgpara.intsize,cgpara.alignment);
  163. g_stackpointer_alloc(list,len);
  164. reference_reset_base(href,NR_STACK_POINTER_REG,0,ctempposinvalid,4,[]);
  165. g_concatcopy(list,r,href,len);
  166. end
  167. else
  168. begin
  169. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  170. internalerror(200501161);
  171. if (cgpara.size=OS_F64) then
  172. begin
  173. href:=r;
  174. make_simple_ref(list,href);
  175. inc(href.offset,4);
  176. list.concat(taicpu.op_ref(A_PUSH,S_L,href));
  177. dec(href.offset,4);
  178. list.concat(taicpu.op_ref(A_PUSH,S_L,href));
  179. end
  180. else
  181. { We need to push the data in reverse order,
  182. therefor we use a recursive algorithm }
  183. pushdata(cgpara.location,0);
  184. end
  185. end
  186. else
  187. begin
  188. href:=r;
  189. make_simple_ref(list,href);
  190. inherited a_load_ref_cgpara(list,size,href,cgpara);
  191. end;
  192. end;
  193. procedure tcg386.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  194. var
  195. tmpreg : tregister;
  196. opsize : topsize;
  197. tmpref,dirref : treference;
  198. begin
  199. dirref:=r;
  200. { this could probably done in a more optimized way, but for now this
  201. is sufficent }
  202. make_direct_ref(list,dirref);
  203. with dirref do
  204. begin
  205. if use_push(cgpara) then
  206. begin
  207. cgpara.check_simple_location;
  208. opsize:=tcgsize2opsize[OS_ADDR];
  209. if (segment=NR_NO) and (base=NR_NO) and (index=NR_NO) then
  210. begin
  211. if assigned(symbol) then
  212. begin
  213. if (target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  214. ((dirref.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL]) or
  215. (cs_create_pic in current_settings.moduleswitches)) then
  216. begin
  217. tmpreg:=getaddressregister(list);
  218. a_loadaddr_ref_reg(list,dirref,tmpreg);
  219. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  220. end
  221. else if cs_create_pic in current_settings.moduleswitches then
  222. begin
  223. if offset<>0 then
  224. begin
  225. tmpreg:=getaddressregister(list);
  226. a_loadaddr_ref_reg(list,dirref,tmpreg);
  227. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  228. end
  229. else
  230. begin
  231. reference_reset_symbol(tmpref,dirref.symbol,0,sizeof(pint),[]);
  232. tmpref.refaddr:=addr_pic;
  233. tmpref.base:=current_procinfo.got;
  234. include(current_procinfo.flags,pi_needs_got);
  235. list.concat(taicpu.op_ref(A_PUSH,S_L,tmpref));
  236. end
  237. end
  238. else
  239. list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset));
  240. end
  241. else
  242. list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  243. end
  244. else if (segment=NR_NO) and (base=NR_NO) and (index<>NR_NO) and
  245. (offset=0) and (scalefactor=0) and (symbol=nil) then
  246. list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  247. else if (segment=NR_NO) and (base<>NR_NO) and (index=NR_NO) and
  248. (offset=0) and (symbol=nil) then
  249. list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  250. else
  251. begin
  252. tmpreg:=getaddressregister(list);
  253. a_loadaddr_ref_reg(list,dirref,tmpreg);
  254. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  255. end;
  256. end
  257. else
  258. inherited a_loadaddr_ref_cgpara(list,dirref,cgpara);
  259. end;
  260. end;
  261. procedure tcg386.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  262. procedure increase_sp(a : tcgint);
  263. var
  264. href : treference;
  265. begin
  266. reference_reset_base(href,NR_STACK_POINTER_REG,a,ctempposinvalid,0,[]);
  267. { normally, lea is a better choice than an add }
  268. list.concat(Taicpu.op_ref_reg(A_LEA,TCGSize2OpSize[OS_ADDR],href,NR_STACK_POINTER_REG));
  269. end;
  270. begin
  271. { MMX needs to call EMMS }
  272. if assigned(rg[R_MMXREGISTER]) and
  273. (rg[R_MMXREGISTER].uses_registers) then
  274. list.concat(Taicpu.op_none(A_EMMS,S_NO));
  275. { remove stackframe }
  276. if not(nostackframe) and
  277. { we do not need an exit stack frame when we never return
  278. * the final ret is left so the peephole optimizer can easily do call/ret -> jmp or call conversions
  279. * the entry stack frame must be normally generated because the subroutine could be still left by
  280. an exception and then the unwinding code might need to restore the registers stored by the entry code
  281. }
  282. not(po_noreturn in current_procinfo.procdef.procoptions) then
  283. begin
  284. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) or
  285. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  286. begin
  287. if current_procinfo.final_localsize<>0 then
  288. increase_sp(current_procinfo.final_localsize);
  289. if (not paramanager.use_fixed_stack) then
  290. internal_restore_regs(list,true);
  291. if (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  292. list.concat(Taicpu.op_reg(A_POP,tcgsize2opsize[OS_ADDR],NR_FRAME_POINTER_REG));
  293. current_asmdata.asmcfi.cfa_def_cfa_offset(list,sizeof(pint));
  294. end
  295. else
  296. begin
  297. if (not paramanager.use_fixed_stack) then
  298. internal_restore_regs(list,not (pi_has_stack_allocs in current_procinfo.flags));
  299. generate_leave(list);
  300. end;
  301. list.concat(tai_regalloc.dealloc(current_procinfo.framepointer,nil));
  302. end;
  303. { return from proc }
  304. if po_interrupt in current_procinfo.procdef.procoptions then
  305. begin
  306. if assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  307. (current_procinfo.procdef.funcretloc[calleeside].location^.loc=LOC_REGISTER) then
  308. begin
  309. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.register)=RS_EAX) then
  310. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  311. else
  312. internalerror(2010053001);
  313. end
  314. else
  315. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EAX));
  316. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EBX));
  317. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ECX));
  318. if (current_procinfo.procdef.funcretloc[calleeside].size in [OS_64,OS_S64]) and
  319. assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  320. assigned(current_procinfo.procdef.funcretloc[calleeside].location^.next) and
  321. (current_procinfo.procdef.funcretloc[calleeside].location^.next^.loc=LOC_REGISTER) then
  322. begin
  323. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.next^.register)=RS_EDX) then
  324. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  325. else
  326. internalerror(2010053002);
  327. end
  328. else
  329. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  330. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ESI));
  331. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDI));
  332. { .... also the segment registers }
  333. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_DS));
  334. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_ES));
  335. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_FS));
  336. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_GS));
  337. { this restores the flags }
  338. list.concat(Taicpu.Op_none(A_IRET,S_NO));
  339. end
  340. { Routines with the poclearstack flag set use only a ret }
  341. else if (current_procinfo.procdef.proccalloption in clearstack_pocalls) and
  342. (not paramanager.use_fixed_stack) then
  343. begin
  344. { complex return values are removed from stack in C code PM }
  345. { but not on win32 }
  346. { and not for safecall with hidden exceptions, because the result }
  347. { wich contains the exception is passed in EAX }
  348. if ((target_info.system <> system_i386_win32) or
  349. (target_info.abi=abi_old_win32_gnu)) and
  350. not ((current_procinfo.procdef.proccalloption = pocall_safecall) and
  351. (tf_safecall_exceptions in target_info.flags)) and
  352. paramanager.ret_in_param(current_procinfo.procdef.returndef,
  353. current_procinfo.procdef) then
  354. list.concat(Taicpu.Op_const(A_RET,S_W,sizeof(aint)))
  355. else
  356. list.concat(Taicpu.Op_none(A_RET,S_NO));
  357. end
  358. { ... also routines with parasize=0 }
  359. else if (parasize=0) then
  360. list.concat(Taicpu.Op_none(A_RET,S_NO))
  361. else
  362. begin
  363. { parameters are limited to 65535 bytes because ret allows only imm16 }
  364. if (parasize>65535) then
  365. CGMessage(cg_e_parasize_too_big);
  366. list.concat(Taicpu.Op_const(A_RET,S_W,parasize));
  367. end;
  368. end;
  369. procedure tcg386.g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  370. var
  371. power : longint;
  372. opsize : topsize;
  373. {$ifndef __NOWINPECOFF__}
  374. again,ok : tasmlabel;
  375. {$endif}
  376. begin
  377. { get stack space }
  378. getcpuregister(list,NR_EDI);
  379. a_load_loc_reg(list,OS_INT,lenloc,NR_EDI);
  380. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  381. { Now EDI contains (high+1). }
  382. { special case handling for elesize=8, 4 and 2:
  383. set ECX = (high+1) instead of ECX = (high+1)*elesize.
  384. In the case of elesize=4 and 2, this allows us to avoid the SHR later.
  385. In the case of elesize=8, we can later use a SHL ECX, 1 instead of
  386. SHR ECX, 2 which is one byte shorter. }
  387. if (elesize=8) or (elesize=4) or (elesize=2) then
  388. begin
  389. { Now EDI contains (high+1). Copy it to ECX for later use. }
  390. getcpuregister(list,NR_ECX);
  391. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  392. end;
  393. { EDI := EDI * elesize }
  394. if (elesize<>1) then
  395. begin
  396. if ispowerof2(elesize, power) then
  397. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  398. else
  399. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  400. end;
  401. if (elesize<>8) and (elesize<>4) and (elesize<>2) then
  402. begin
  403. { Now EDI contains (high+1)*elesize. Copy it to ECX for later use. }
  404. getcpuregister(list,NR_ECX);
  405. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  406. end;
  407. {$ifndef __NOWINPECOFF__}
  408. { windows guards only a few pages for stack growing, }
  409. { so we have to access every page first }
  410. if target_info.system=system_i386_win32 then
  411. begin
  412. current_asmdata.getjumplabel(again);
  413. current_asmdata.getjumplabel(ok);
  414. a_label(list,again);
  415. list.concat(Taicpu.op_const_reg(A_CMP,S_L,winstackpagesize,NR_EDI));
  416. a_jmp_cond(list,OC_B,ok);
  417. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  418. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  419. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize,NR_EDI));
  420. a_jmp_always(list,again);
  421. a_label(list,ok);
  422. end;
  423. {$endif __NOWINPECOFF__}
  424. { If we were probing pages, EDI=(size mod pagesize) and ESP is decremented
  425. by (size div pagesize)*pagesize, otherwise EDI=size.
  426. Either way, subtracting EDI from ESP will set ESP to desired final value. }
  427. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  428. { align stack on 4 bytes }
  429. list.concat(Taicpu.op_const_reg(A_AND,S_L,aint($fffffff4),NR_ESP));
  430. { load destination, don't use a_load_reg_reg, that will add a move instruction
  431. that can confuse the reg allocator }
  432. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,NR_EDI));
  433. { Allocate ESI and load it with source }
  434. getcpuregister(list,NR_ESI);
  435. a_loadaddr_ref_reg(list,ref,NR_ESI);
  436. { calculate size }
  437. opsize:=S_B;
  438. if elesize=8 then
  439. begin
  440. opsize:=S_L;
  441. { ECX is number of qwords, convert to dwords }
  442. list.concat(Taicpu.op_const_reg(A_SHL,S_L,1,NR_ECX))
  443. end
  444. else if elesize=4 then
  445. begin
  446. opsize:=S_L;
  447. { ECX is already number of dwords, so no need to SHL/SHR }
  448. end
  449. else if elesize=2 then
  450. begin
  451. opsize:=S_W;
  452. { ECX is already number of words, so no need to SHL/SHR }
  453. end
  454. else
  455. if (elesize and 3)=0 then
  456. begin
  457. opsize:=S_L;
  458. { ECX is number of bytes, convert to dwords }
  459. list.concat(Taicpu.op_const_reg(A_SHR,S_L,2,NR_ECX))
  460. end
  461. else
  462. if (elesize and 1)=0 then
  463. begin
  464. opsize:=S_W;
  465. { ECX is number of bytes, convert to words }
  466. list.concat(Taicpu.op_const_reg(A_SHR,S_L,1,NR_ECX))
  467. end;
  468. if ts_cld in current_settings.targetswitches then
  469. list.concat(Taicpu.op_none(A_CLD,S_NO));
  470. list.concat(Taicpu.op_none(A_REP,S_NO));
  471. case opsize of
  472. S_B : list.concat(Taicpu.Op_none(A_MOVSB,S_NO));
  473. S_W : list.concat(Taicpu.Op_none(A_MOVSW,S_NO));
  474. S_L : list.concat(Taicpu.Op_none(A_MOVSD,S_NO));
  475. else
  476. internalerror(2019050901);
  477. end;
  478. ungetcpuregister(list,NR_EDI);
  479. ungetcpuregister(list,NR_ECX);
  480. ungetcpuregister(list,NR_ESI);
  481. { patch the new address, but don't use a_load_reg_reg, that will add a move instruction
  482. that can confuse the reg allocator }
  483. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,destreg));
  484. include(current_procinfo.flags,pi_has_stack_allocs);
  485. end;
  486. procedure tcg386.g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  487. begin
  488. { Nothing to release }
  489. end;
  490. procedure tcg386.g_maybe_got_init(list: TAsmList);
  491. var
  492. i: longint;
  493. tmpreg: TRegister;
  494. begin
  495. { allocate PIC register }
  496. if (tf_pic_uses_got in target_info.flags) and
  497. (pi_needs_got in current_procinfo.flags) then
  498. begin
  499. if not (target_info.system in [system_i386_darwin,system_i386_iphonesim]) then
  500. begin
  501. { Use ECX as a temp register by default }
  502. if current_procinfo.got = NR_EBX then
  503. tmpreg:=NR_EBX
  504. else
  505. tmpreg:=NR_ECX;
  506. { Allocate registers used for parameters to make sure they
  507. never allocated during this PIC init code }
  508. for i:=0 to current_procinfo.procdef.paras.Count - 1 do
  509. with tparavarsym(current_procinfo.procdef.paras[i]).paraloc[calleeside].Location^ do
  510. if Loc in [LOC_REGISTER, LOC_CREGISTER] then begin
  511. a_reg_alloc(list, register);
  512. { If ECX is used for a parameter, use EBX as temp }
  513. if getsupreg(register) = RS_ECX then
  514. tmpreg:=NR_EBX;
  515. end;
  516. if tmpreg = NR_EBX then
  517. begin
  518. { Mark EBX as used in the proc }
  519. include(rg[R_INTREGISTER].used_in_proc,RS_EBX);
  520. current_module.requires_ebx_pic_helper:=true;
  521. a_call_name_static(list,'fpc_geteipasebx');
  522. end
  523. else
  524. begin
  525. current_module.requires_ecx_pic_helper:=true;
  526. a_call_name_static(list,'fpc_geteipasecx');
  527. end;
  528. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_L,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_',AT_DATA),0,tmpreg));
  529. list.concat(taicpu.op_reg_reg(A_MOV,S_L,tmpreg,current_procinfo.got));
  530. { Deallocate parameter registers }
  531. for i:=0 to current_procinfo.procdef.paras.Count - 1 do
  532. with tparavarsym(current_procinfo.procdef.paras[i]).paraloc[calleeside].Location^ do
  533. if Loc in [LOC_REGISTER, LOC_CREGISTER] then
  534. a_reg_dealloc(list, register);
  535. end
  536. else
  537. begin
  538. { call/pop is faster than call/ret/mov on Core Solo and later
  539. according to Apple's benchmarking -- and all Intel Macs
  540. have at least a Core Solo (furthermore, the i386 - Pentium 1
  541. don't have a return stack buffer) }
  542. a_call_name_static(list,current_procinfo.CurrGOTLabel.name);
  543. a_label(list,current_procinfo.CurrGotLabel);
  544. list.concat(taicpu.op_reg(A_POP,S_L,current_procinfo.got))
  545. end;
  546. end;
  547. end;
  548. { ************* 64bit operations ************ }
  549. procedure tcg64f386.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  550. begin
  551. case op of
  552. OP_ADD :
  553. begin
  554. op1:=A_ADD;
  555. op2:=A_ADC;
  556. end;
  557. OP_SUB :
  558. begin
  559. op1:=A_SUB;
  560. op2:=A_SBB;
  561. end;
  562. OP_XOR :
  563. begin
  564. op1:=A_XOR;
  565. op2:=A_XOR;
  566. end;
  567. OP_OR :
  568. begin
  569. op1:=A_OR;
  570. op2:=A_OR;
  571. end;
  572. OP_AND :
  573. begin
  574. op1:=A_AND;
  575. op2:=A_AND;
  576. end;
  577. else
  578. internalerror(200203241);
  579. end;
  580. end;
  581. procedure tcg64f386.a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);
  582. var
  583. op1,op2 : TAsmOp;
  584. tempref : treference;
  585. begin
  586. if not(op in [OP_NEG,OP_NOT]) then
  587. begin
  588. get_64bit_ops(op,op1,op2);
  589. tempref:=ref;
  590. tcgx86(cg).make_simple_ref(list,tempref);
  591. if op in [OP_ADD,OP_SUB] then
  592. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  593. list.concat(taicpu.op_ref_reg(op1,S_L,tempref,reg.reglo));
  594. inc(tempref.offset,4);
  595. list.concat(taicpu.op_ref_reg(op2,S_L,tempref,reg.reghi));
  596. if op in [OP_ADD,OP_SUB] then
  597. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  598. end
  599. else
  600. begin
  601. a_load64_ref_reg(list,ref,reg);
  602. a_op64_reg_reg(list,op,size,reg,reg);
  603. end;
  604. end;
  605. procedure tcg64f386.a_op64_reg_ref(list : TAsmList;op:TOpCG;size : tcgsize;reg : tregister64; const ref: treference);
  606. var
  607. op1,op2 : TAsmOp;
  608. tempref : treference;
  609. tmpreg: TRegister;
  610. l1, l2: TAsmLabel;
  611. begin
  612. case op of
  613. OP_NOT,OP_NEG:
  614. inherited;
  615. OP_SHR,OP_SHL,OP_SAR:
  616. begin
  617. { load right operators in a register }
  618. cg.getcpuregister(list,NR_ECX);
  619. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reglo,NR_ECX);
  620. tempref:=ref;
  621. tcgx86(cg).make_simple_ref(list,tempref);
  622. { the damned shift instructions work only til a count of 32 }
  623. { so we've to do some tricks here }
  624. current_asmdata.getjumplabel(l1);
  625. current_asmdata.getjumplabel(l2);
  626. list.Concat(taicpu.op_const_reg(A_TEST,S_B,32,NR_CL));
  627. cg.a_jmp_flags(list,F_E,l1);
  628. tmpreg:=cg.getintregister(list,OS_32);
  629. case op of
  630. OP_SHL:
  631. begin
  632. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  633. list.Concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,tmpreg));
  634. inc(tempref.offset,4);
  635. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  636. dec(tempref.offset,4);
  637. cg.a_load_const_ref(list,OS_32,0,tempref);
  638. cg.a_jmp_always(list,l2);
  639. cg.a_label(list,l1);
  640. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  641. inc(tempref.offset,4);
  642. list.Concat(taicpu.op_reg_reg_ref(A_SHLD,S_L,NR_CL,tmpreg,tempref));
  643. dec(tempref.offset,4);
  644. if cs_opt_size in current_settings.optimizerswitches then
  645. list.concat(taicpu.op_reg_ref(A_SHL,S_L,NR_CL,tempref))
  646. else
  647. begin
  648. list.concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,tmpreg));
  649. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  650. end;
  651. end;
  652. OP_SHR:
  653. begin
  654. inc(tempref.offset,4);
  655. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  656. list.Concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,tmpreg));
  657. dec(tempref.offset,4);
  658. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  659. inc(tempref.offset,4);
  660. cg.a_load_const_ref(list,OS_32,0,tempref);
  661. cg.a_jmp_always(list,l2);
  662. cg.a_label(list,l1);
  663. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  664. dec(tempref.offset,4);
  665. list.Concat(taicpu.op_reg_reg_ref(A_SHRD,S_L,NR_CL,tmpreg,tempref));
  666. inc(tempref.offset,4);
  667. if cs_opt_size in current_settings.optimizerswitches then
  668. list.concat(taicpu.op_reg_ref(A_SHR,S_L,NR_CL,tempref))
  669. else
  670. begin
  671. list.concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,tmpreg));
  672. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  673. end;
  674. end;
  675. OP_SAR:
  676. begin
  677. inc(tempref.offset,4);
  678. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  679. list.Concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,tmpreg));
  680. dec(tempref.offset,4);
  681. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  682. inc(tempref.offset,4);
  683. list.Concat(taicpu.op_const_reg(A_SAR,S_L,31,tmpreg));
  684. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  685. cg.a_jmp_always(list,l2);
  686. cg.a_label(list,l1);
  687. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  688. dec(tempref.offset,4);
  689. list.Concat(taicpu.op_reg_reg_ref(A_SHRD,S_L,NR_CL,tmpreg,tempref));
  690. inc(tempref.offset,4);
  691. if cs_opt_size in current_settings.optimizerswitches then
  692. list.concat(taicpu.op_reg_ref(A_SAR,S_L,NR_CL,tempref))
  693. else
  694. begin
  695. list.concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,tmpreg));
  696. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  697. end;
  698. end;
  699. else
  700. internalerror(2017041801);
  701. end;
  702. cg.a_label(list,l2);
  703. cg.ungetcpuregister(list,NR_ECX);
  704. exit;
  705. end;
  706. else
  707. begin
  708. get_64bit_ops(op,op1,op2);
  709. tempref:=ref;
  710. tcgx86(cg).make_simple_ref(list,tempref);
  711. if op in [OP_ADD,OP_SUB] then
  712. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  713. list.concat(taicpu.op_reg_ref(op1,S_L,reg.reglo,tempref));
  714. inc(tempref.offset,4);
  715. list.concat(taicpu.op_reg_ref(op2,S_L,reg.reghi,tempref));
  716. if op in [OP_ADD,OP_SUB] then
  717. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  718. end;
  719. end;
  720. end;
  721. procedure tcg64f386.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  722. var
  723. op1,op2 : TAsmOp;
  724. l1, l2: TAsmLabel;
  725. begin
  726. case op of
  727. OP_NEG :
  728. begin
  729. if (regsrc.reglo<>regdst.reglo) then
  730. a_load64_reg_reg(list,regsrc,regdst);
  731. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  732. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  733. list.concat(taicpu.op_reg(A_NEG,S_L,regdst.reglo));
  734. list.concat(taicpu.op_const_reg(A_SBB,S_L,-1,regdst.reghi));
  735. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  736. exit;
  737. end;
  738. OP_NOT :
  739. begin
  740. if (regsrc.reglo<>regdst.reglo) then
  741. a_load64_reg_reg(list,regsrc,regdst);
  742. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  743. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reglo));
  744. exit;
  745. end;
  746. OP_SHR,OP_SHL,OP_SAR:
  747. begin
  748. { load right operators in a register }
  749. cg.getcpuregister(list,NR_ECX);
  750. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,NR_ECX);
  751. { the damned shift instructions work only til a count of 32 }
  752. { so we've to do some tricks here }
  753. current_asmdata.getjumplabel(l1);
  754. current_asmdata.getjumplabel(l2);
  755. list.Concat(taicpu.op_const_reg(A_TEST,S_B,32,NR_CL));
  756. cg.a_jmp_flags(list,F_E,l1);
  757. case op of
  758. OP_SHL:
  759. begin
  760. list.Concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,regdst.reglo));
  761. cg.a_load_reg_reg(list,OS_32,OS_32,regdst.reglo,regdst.reghi);
  762. list.Concat(taicpu.op_reg_reg(A_XOR,S_L,regdst.reglo,regdst.reglo));
  763. cg.a_jmp_always(list,l2);
  764. cg.a_label(list,l1);
  765. list.Concat(taicpu.op_reg_reg_reg(A_SHLD,S_L,NR_CL,regdst.reglo,regdst.reghi));
  766. list.Concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,regdst.reglo));
  767. end;
  768. OP_SHR:
  769. begin
  770. list.Concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,regdst.reghi));
  771. cg.a_load_reg_reg(list,OS_32,OS_32,regdst.reghi,regdst.reglo);
  772. list.Concat(taicpu.op_reg_reg(A_XOR,S_L,regdst.reghi,regdst.reghi));
  773. cg.a_jmp_always(list,l2);
  774. cg.a_label(list,l1);
  775. list.Concat(taicpu.op_reg_reg_reg(A_SHRD,S_L,NR_CL,regdst.reghi,regdst.reglo));
  776. list.Concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,regdst.reghi));
  777. end;
  778. OP_SAR:
  779. begin
  780. cg.a_load_reg_reg(list,OS_32,OS_32,regdst.reghi,regdst.reglo);
  781. list.Concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,regdst.reglo));
  782. list.Concat(taicpu.op_const_reg(A_SAR,S_L,31,regdst.reghi));
  783. cg.a_jmp_always(list,l2);
  784. cg.a_label(list,l1);
  785. list.Concat(taicpu.op_reg_reg_reg(A_SHRD,S_L,NR_CL,regdst.reghi,regdst.reglo));
  786. list.Concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,regdst.reghi));
  787. end;
  788. else
  789. internalerror(2017041801);
  790. end;
  791. cg.a_label(list,l2);
  792. cg.ungetcpuregister(list,NR_ECX);
  793. exit;
  794. end;
  795. else
  796. ;
  797. end;
  798. get_64bit_ops(op,op1,op2);
  799. if op in [OP_ADD,OP_SUB] then
  800. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  801. list.concat(taicpu.op_reg_reg(op1,S_L,regsrc.reglo,regdst.reglo));
  802. list.concat(taicpu.op_reg_reg(op2,S_L,regsrc.reghi,regdst.reghi));
  803. if op in [OP_ADD,OP_SUB] then
  804. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  805. end;
  806. procedure tcg64f386.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  807. var
  808. op1,op2 : TAsmOp;
  809. begin
  810. case op of
  811. OP_AND,OP_OR,OP_XOR:
  812. begin
  813. cg.a_op_const_reg(list,op,OS_32,tcgint(lo(value)),reg.reglo);
  814. cg.a_op_const_reg(list,op,OS_32,tcgint(hi(value)),reg.reghi);
  815. end;
  816. OP_ADD, OP_SUB:
  817. begin
  818. // can't use a_op_const_ref because this may use dec/inc
  819. get_64bit_ops(op,op1,op2);
  820. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  821. list.concat(taicpu.op_const_reg(op1,S_L,aint(lo(value)),reg.reglo));
  822. list.concat(taicpu.op_const_reg(op2,S_L,aint(hi(value)),reg.reghi));
  823. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  824. end;
  825. OP_SHR,OP_SHL,OP_SAR:
  826. begin
  827. value:=value and 63;
  828. if value<>0 then
  829. begin
  830. if (value=1) and (op=OP_SHL) and
  831. (current_settings.optimizecputype<=cpu_486) and
  832. not (cs_opt_size in current_settings.optimizerswitches) then
  833. begin
  834. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  835. list.concat(taicpu.op_reg_reg(A_ADD,S_L,reg.reglo,reg.reglo));
  836. list.concat(taicpu.op_reg_reg(A_ADC,S_L,reg.reghi,reg.reghi));
  837. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  838. end
  839. else if (value=1) and (cs_opt_size in current_settings.optimizerswitches) then
  840. case op of
  841. OP_SHR:
  842. begin
  843. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  844. list.concat(taicpu.op_const_reg(A_SHR,S_L,value,reg.reghi));
  845. list.concat(taicpu.op_const_reg(A_RCR,S_L,value,reg.reglo));
  846. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  847. end;
  848. OP_SHL:
  849. begin
  850. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  851. list.concat(taicpu.op_const_reg(A_SHL,S_L,value,reg.reglo));
  852. list.concat(taicpu.op_const_reg(A_RCL,S_L,value,reg.reghi));
  853. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  854. end;
  855. OP_SAR:
  856. begin
  857. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  858. list.concat(taicpu.op_const_reg(A_SAR,S_L,value,reg.reghi));
  859. list.concat(taicpu.op_const_reg(A_RCR,S_L,value,reg.reglo));
  860. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  861. end;
  862. else
  863. internalerror(2019050902);
  864. end
  865. else if value>31 then
  866. case op of
  867. OP_SAR:
  868. begin
  869. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reghi,reg.reglo);
  870. list.concat(taicpu.op_const_reg(A_SAR,S_L,31,reg.reghi));
  871. if (value and 31)<>0 then
  872. list.concat(taicpu.op_const_reg(A_SAR,S_L,value and 31,reg.reglo));
  873. end;
  874. OP_SHR:
  875. begin
  876. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reghi,reg.reglo);
  877. list.concat(taicpu.op_reg_reg(A_XOR,S_L,reg.reghi,reg.reghi));
  878. if (value and 31)<>0 then
  879. list.concat(taicpu.op_const_reg(A_SHR,S_L,value and 31,reg.reglo));
  880. end;
  881. OP_SHL:
  882. begin
  883. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reglo,reg.reghi);
  884. list.concat(taicpu.op_reg_reg(A_XOR,S_L,reg.reglo,reg.reglo));
  885. if (value and 31)<>0 then
  886. list.concat(taicpu.op_const_reg(A_SHL,S_L,value and 31,reg.reghi));
  887. end;
  888. else
  889. internalerror(2017041201);
  890. end
  891. else
  892. case op of
  893. OP_SAR:
  894. begin
  895. list.concat(taicpu.op_const_reg_reg(A_SHRD,S_L,value,reg.reghi,reg.reglo));
  896. list.concat(taicpu.op_const_reg(A_SAR,S_L,value,reg.reghi));
  897. end;
  898. OP_SHR:
  899. begin
  900. list.concat(taicpu.op_const_reg_reg(A_SHRD,S_L,value,reg.reghi,reg.reglo));
  901. list.concat(taicpu.op_const_reg(A_SHR,S_L,value,reg.reghi));
  902. end;
  903. OP_SHL:
  904. begin
  905. list.concat(taicpu.op_const_reg_reg(A_SHLD,S_L,value,reg.reglo,reg.reghi));
  906. list.concat(taicpu.op_const_reg(A_SHL,S_L,value,reg.reglo));
  907. end;
  908. else
  909. internalerror(2017041201);
  910. end;
  911. end;
  912. end;
  913. else
  914. internalerror(200204021);
  915. end;
  916. end;
  917. procedure tcg64f386.a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);
  918. var
  919. op1,op2 : TAsmOp;
  920. tempref : treference;
  921. tmpreg: TRegister;
  922. begin
  923. tempref:=ref;
  924. tcgx86(cg).make_simple_ref(list,tempref);
  925. case op of
  926. OP_AND,OP_OR,OP_XOR:
  927. begin
  928. cg.a_op_const_ref(list,op,OS_32,aint(lo(value)),tempref);
  929. inc(tempref.offset,4);
  930. cg.a_op_const_ref(list,op,OS_32,aint(hi(value)),tempref);
  931. end;
  932. OP_ADD, OP_SUB:
  933. begin
  934. get_64bit_ops(op,op1,op2);
  935. // can't use a_op_const_ref because this may use dec/inc
  936. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  937. list.concat(taicpu.op_const_ref(op1,S_L,aint(lo(value)),tempref));
  938. inc(tempref.offset,4);
  939. list.concat(taicpu.op_const_ref(op2,S_L,aint(hi(value)),tempref));
  940. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  941. end;
  942. OP_SHR,OP_SHL,OP_SAR:
  943. begin
  944. value:=value and 63;
  945. if value<>0 then
  946. begin
  947. if value=1 then
  948. case op of
  949. OP_SHR:
  950. begin
  951. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  952. inc(tempref.offset,4);
  953. list.concat(taicpu.op_const_ref(A_SHR,S_L,value,tempref));
  954. dec(tempref.offset,4);
  955. list.concat(taicpu.op_const_ref(A_RCR,S_L,value,tempref));
  956. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  957. end;
  958. OP_SHL:
  959. begin
  960. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  961. list.concat(taicpu.op_const_ref(A_SHL,S_L,value,tempref));
  962. inc(tempref.offset,4);
  963. list.concat(taicpu.op_const_ref(A_RCL,S_L,value,tempref));
  964. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  965. end;
  966. OP_SAR:
  967. begin
  968. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  969. inc(tempref.offset,4);
  970. list.concat(taicpu.op_const_ref(A_SAR,S_L,value,tempref));
  971. dec(tempref.offset,4);
  972. list.concat(taicpu.op_const_ref(A_RCR,S_L,value,tempref));
  973. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  974. end;
  975. else
  976. internalerror(2019050901);
  977. end
  978. else if value>31 then
  979. case op of
  980. OP_SHR,OP_SAR:
  981. begin
  982. tmpreg:=cg.getintregister(list,OS_32);
  983. inc(tempref.offset,4);
  984. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  985. if (value and 31)<>0 then
  986. if op=OP_SHR then
  987. list.concat(taicpu.op_const_reg(A_SHR,S_L,value and 31,tmpreg))
  988. else
  989. list.concat(taicpu.op_const_reg(A_SAR,S_L,value and 31,tmpreg));
  990. dec(tempref.offset,4);
  991. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  992. inc(tempref.offset,4);
  993. if op=OP_SHR then
  994. cg.a_load_const_ref(list,OS_32,0,tempref)
  995. else
  996. begin
  997. list.concat(taicpu.op_const_reg(A_SAR,S_L,31,tmpreg));
  998. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  999. end;
  1000. end;
  1001. OP_SHL:
  1002. begin
  1003. tmpreg:=cg.getintregister(list,OS_32);
  1004. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  1005. if (value and 31)<>0 then
  1006. list.concat(taicpu.op_const_reg(A_SHL,S_L,value and 31,tmpreg));
  1007. inc(tempref.offset,4);
  1008. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1009. dec(tempref.offset,4);
  1010. cg.a_load_const_ref(list,OS_32,0,tempref);
  1011. end;
  1012. else
  1013. internalerror(2017041801);
  1014. end
  1015. else
  1016. case op of
  1017. OP_SHR,OP_SAR:
  1018. begin
  1019. tmpreg:=cg.getintregister(list,OS_32);
  1020. inc(tempref.offset,4);
  1021. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  1022. dec(tempref.offset,4);
  1023. list.concat(taicpu.op_const_reg_ref(A_SHRD,S_L,value,tmpreg,tempref));
  1024. inc(tempref.offset,4);
  1025. if cs_opt_size in current_settings.optimizerswitches then
  1026. begin
  1027. if op=OP_SHR then
  1028. list.concat(taicpu.op_const_ref(A_SHR,S_L,value,tempref))
  1029. else
  1030. list.concat(taicpu.op_const_ref(A_SAR,S_L,value,tempref));
  1031. end
  1032. else
  1033. begin
  1034. if op=OP_SHR then
  1035. list.concat(taicpu.op_const_reg(A_SHR,S_L,value,tmpreg))
  1036. else
  1037. list.concat(taicpu.op_const_reg(A_SAR,S_L,value,tmpreg));
  1038. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1039. end;
  1040. end;
  1041. OP_SHL:
  1042. begin
  1043. tmpreg:=cg.getintregister(list,OS_32);
  1044. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  1045. inc(tempref.offset,4);
  1046. list.concat(taicpu.op_const_reg_ref(A_SHLD,S_L,value,tmpreg,tempref));
  1047. dec(tempref.offset,4);
  1048. if cs_opt_size in current_settings.optimizerswitches then
  1049. list.concat(taicpu.op_const_ref(A_SHL,S_L,value,tempref))
  1050. else
  1051. begin
  1052. list.concat(taicpu.op_const_reg(A_SHL,S_L,value,tmpreg));
  1053. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1054. end;
  1055. end;
  1056. else
  1057. internalerror(2017041201);
  1058. end;
  1059. end;
  1060. end;
  1061. else
  1062. internalerror(200204022);
  1063. end;
  1064. end;
  1065. procedure tcg64f386.a_op64_ref(list: TAsmList; op: TOpCG; size: tcgsize; const ref: treference);
  1066. var
  1067. tempref : treference;
  1068. begin
  1069. case op of
  1070. OP_NOT:
  1071. begin
  1072. tempref:=ref;
  1073. tcgx86(cg).make_simple_ref(list,tempref);
  1074. list.concat(taicpu.op_ref(A_NOT,S_L,tempref));
  1075. inc(tempref.offset,4);
  1076. list.concat(taicpu.op_ref(A_NOT,S_L,tempref));
  1077. end;
  1078. OP_NEG:
  1079. begin
  1080. tempref:=ref;
  1081. tcgx86(cg).make_simple_ref(list,tempref);
  1082. inc(tempref.offset,4);
  1083. list.concat(taicpu.op_ref(A_NOT,S_L,tempref));
  1084. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  1085. dec(tempref.offset,4);
  1086. list.concat(taicpu.op_ref(A_NEG,S_L,tempref));
  1087. inc(tempref.offset,4);
  1088. list.concat(taicpu.op_const_ref(A_SBB,S_L,-1,tempref));
  1089. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  1090. end;
  1091. else
  1092. internalerror(2020050708);
  1093. end;
  1094. end;
  1095. procedure create_codegen;
  1096. begin
  1097. cg := tcg386.create;
  1098. cg64 := tcg64f386.create;
  1099. end;
  1100. end.