cgcpu.pas 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the PowerPC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$I fpcdefs.inc}
  19. interface
  20. uses
  21. globtype, symtype, symdef, symsym,
  22. cgbase, cgobj,cgppc,
  23. aasmbase, aasmcpu, aasmtai,aasmdata,
  24. cpubase, cpuinfo, cgutils, rgcpu,
  25. parabase;
  26. type
  27. tcgppc = class(tcgppcgen)
  28. procedure init_register_allocators; override;
  29. procedure done_register_allocators; override;
  30. { passing parameters, per default the parameter is pushed }
  31. { nr gives the number of the parameter (enumerated from }
  32. { left to right), this allows to move the parameter to }
  33. { register, if the cpu supports register calling }
  34. { conventions }
  35. procedure a_param_ref(list: TAsmList; size: tcgsize; const r: treference;
  36. const paraloc: tcgpara); override;
  37. procedure a_call_name(list: TAsmList; const s: string); override;
  38. procedure a_call_reg(list: TAsmList; reg: tregister); override;
  39. procedure a_op_const_reg(list: TAsmList; Op: TOpCG; size: TCGSize; a:
  40. aint; reg: TRegister); override;
  41. procedure a_op_reg_reg(list: TAsmList; Op: TOpCG; size: TCGSize; src,
  42. dst: TRegister); override;
  43. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  44. size: tcgsize; a: aint; src, dst: tregister); override;
  45. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  46. size: tcgsize; src1, src2, dst: tregister); override;
  47. { move instructions }
  48. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: aint; reg:
  49. tregister); override;
  50. { loads the memory pointed to by ref into register reg }
  51. procedure a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const
  52. Ref: treference; reg: tregister); override;
  53. procedure a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1,
  54. reg2: tregister); override;
  55. procedure a_load_subsetreg_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; destreg: tregister); override;
  56. procedure a_load_const_subsetreg(list: TAsmlist; subsetsize: tcgsize; a: aint; const sreg: tsubsetregister); override;
  57. { comparison operations }
  58. procedure a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op:
  59. topcmp; a: aint; reg: tregister;
  60. l: tasmlabel); override;
  61. procedure a_cmp_reg_reg_label(list: TAsmList; size: tcgsize; cmp_op:
  62. topcmp; reg1, reg2: tregister; l: tasmlabel); override;
  63. procedure a_jmp_name(list: TAsmList; const s: string); override;
  64. procedure a_jmp_always(list: TAsmList; l: tasmlabel); override;
  65. procedure a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);
  66. override;
  67. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags;
  68. reg: TRegister); override;
  69. procedure g_profilecode(list: TAsmList); override;
  70. procedure g_proc_entry(list: TAsmList; localsize: longint; nostackframe:
  71. boolean); override;
  72. procedure g_proc_exit(list: TAsmList; parasize: longint; nostackframe:
  73. boolean); override;
  74. procedure g_save_registers(list: TAsmList); override;
  75. procedure g_restore_registers(list: TAsmList); override;
  76. procedure a_loadaddr_ref_reg(list: TAsmList; const ref: treference; r:
  77. tregister); override;
  78. procedure g_concatcopy(list: TAsmList; const source, dest: treference;
  79. len: aint); override;
  80. procedure g_external_wrapper(list: TAsmList; pd: TProcDef; const externalname: string); override;
  81. private
  82. procedure a_load_regconst_subsetreg_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister; slopt: tsubsetloadopt); override;
  83. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  84. { returns whether a reference can be used immediately in a powerpc }
  85. { instruction }
  86. function issimpleref(const ref: treference): boolean;
  87. { contains the common code of a_load_reg_ref and a_load_ref_reg }
  88. procedure a_load_store(list: TAsmList; op: tasmop; reg: tregister;
  89. ref: treference); override;
  90. { returns the lowest numbered FP register in use, and the number of used FP registers
  91. for the current procedure }
  92. procedure calcFirstUsedFPR(out firstfpr : TSuperRegister; out fprcount : aint);
  93. { returns the lowest numbered GP register in use, and the number of used GP registers
  94. for the current procedure }
  95. procedure calcFirstUsedGPR(out firstgpr : TSuperRegister; out gprcount : aint);
  96. { generates code to call a method with the given string name. The boolean options
  97. control code generation. If prependDot is true, a single dot character is prepended to
  98. the string, if addNOP is true a single NOP instruction is added after the call, and
  99. if includeCall is true, the method is marked as having a call, not if false. This
  100. option is particularly useful to prevent generation of a larger stack frame for the
  101. register save and restore helper functions. }
  102. procedure a_call_name_direct(list: TAsmList; s: string; prependDot : boolean;
  103. addNOP : boolean; includeCall : boolean = true);
  104. procedure a_jmp_name_direct(list : TAsmList; s : string; prependDot : boolean);
  105. { emits code to store the given value a into the TOC (if not already in there), and load it from there
  106. as well }
  107. procedure loadConstantPIC(list : TAsmList; size : TCGSize; a : aint; reg : TRegister);
  108. procedure profilecode_savepara(para : tparavarsym; list : TAsmList);
  109. procedure profilecode_restorepara(para : tparavarsym; list : TAsmList);
  110. end;
  111. const
  112. TShiftOpCG2AsmOpConst : array[boolean, OP_SAR..OP_SHR] of TAsmOp = (
  113. (A_SRAWI, A_SLWI, A_SRWI), (A_SRADI, A_SLDI, A_SRDI)
  114. );
  115. implementation
  116. uses
  117. sysutils, cclasses,
  118. globals, verbose, systems, cutils,
  119. symconst, fmodule,
  120. rgobj, tgobj, cpupi, procinfo, paramgr, cpupara;
  121. function is_signed_cgsize(const size : TCgSize) : Boolean;
  122. begin
  123. case size of
  124. OS_S8,OS_S16,OS_S32,OS_S64 : result := true;
  125. OS_8,OS_16,OS_32,OS_64 : result := false;
  126. else
  127. internalerror(2006050701);
  128. end;
  129. end;
  130. {$ifopt r+}
  131. {$r-}
  132. {$define rangeon}
  133. {$endif}
  134. {$ifopt q+}
  135. {$q-}
  136. {$define overflowon}
  137. {$endif}
  138. { helper function which calculate "magic" values for replacement of unsigned
  139. division by constant operation by multiplication. See the PowerPC compiler
  140. developer manual for more information }
  141. procedure getmagic_unsignedN(const N : byte; const d : aWord;
  142. out magic_m : aWord; out magic_add : boolean; out magic_shift : byte);
  143. var
  144. p : aInt;
  145. nc, delta, q1, r1, q2, r2, two_N_minus_1 : aWord;
  146. begin
  147. assert(d > 0);
  148. two_N_minus_1 := aWord(1) shl (N-1);
  149. magic_add := false;
  150. nc := - 1 - (-d) mod d;
  151. p := N-1; { initialize p }
  152. q1 := two_N_minus_1 div nc; { initialize q1 = 2p/nc }
  153. r1 := two_N_minus_1 - q1*nc; { initialize r1 = rem(2p,nc) }
  154. q2 := (two_N_minus_1-1) div d; { initialize q2 = (2p-1)/d }
  155. r2 := (two_N_minus_1-1) - q2*d; { initialize r2 = rem((2p-1),d) }
  156. repeat
  157. inc(p);
  158. if (r1 >= (nc - r1)) then begin
  159. q1 := 2 * q1 + 1; { update q1 }
  160. r1 := 2*r1 - nc; { update r1 }
  161. end else begin
  162. q1 := 2*q1; { update q1 }
  163. r1 := 2*r1; { update r1 }
  164. end;
  165. if ((r2 + 1) >= (d - r2)) then begin
  166. if (q2 >= (two_N_minus_1-1)) then
  167. magic_add := true;
  168. q2 := 2*q2 + 1; { update q2 }
  169. r2 := 2*r2 + 1 - d; { update r2 }
  170. end else begin
  171. if (q2 >= two_N_minus_1) then
  172. magic_add := true;
  173. q2 := 2*q2; { update q2 }
  174. r2 := 2*r2 + 1; { update r2 }
  175. end;
  176. delta := d - 1 - r2;
  177. until not ((p < (2*N)) and ((q1 < delta) or ((q1 = delta) and (r1 = 0))));
  178. magic_m := q2 + 1; { resulting magic number }
  179. magic_shift := p - N; { resulting shift }
  180. end;
  181. { helper function which calculate "magic" values for replacement of signed
  182. division by constant operation by multiplication. See the PowerPC compiler
  183. developer manual for more information }
  184. procedure getmagic_signedN(const N : byte; const d : aInt;
  185. out magic_m : aInt; out magic_s : aInt);
  186. var
  187. p : aInt;
  188. ad, anc, delta, q1, r1, q2, r2, t : aWord;
  189. two_N_minus_1 : aWord;
  190. begin
  191. assert((d < -1) or (d > 1));
  192. two_N_minus_1 := aWord(1) shl (N-1);
  193. ad := abs(d);
  194. t := two_N_minus_1 + (aWord(d) shr (N-1));
  195. anc := t - 1 - t mod ad; { absolute value of nc }
  196. p := (N-1); { initialize p }
  197. q1 := two_N_minus_1 div anc; { initialize q1 = 2p/abs(nc) }
  198. r1 := two_N_minus_1 - q1*anc; { initialize r1 = rem(2p,abs(nc)) }
  199. q2 := two_N_minus_1 div ad; { initialize q2 = 2p/abs(d) }
  200. r2 := two_N_minus_1 - q2*ad; { initialize r2 = rem(2p,abs(d)) }
  201. repeat
  202. inc(p);
  203. q1 := 2*q1; { update q1 = 2p/abs(nc) }
  204. r1 := 2*r1; { update r1 = rem(2p/abs(nc)) }
  205. if (r1 >= anc) then begin { must be unsigned comparison }
  206. inc(q1);
  207. dec(r1, anc);
  208. end;
  209. q2 := 2*q2; { update q2 = 2p/abs(d) }
  210. r2 := 2*r2; { update r2 = rem(2p/abs(d)) }
  211. if (r2 >= ad) then begin { must be unsigned comparison }
  212. inc(q2);
  213. dec(r2, ad);
  214. end;
  215. delta := ad - r2;
  216. until not ((q1 < delta) or ((q1 = delta) and (r1 = 0)));
  217. magic_m := q2 + 1;
  218. if (d < 0) then begin
  219. magic_m := -magic_m; { resulting magic number }
  220. end;
  221. magic_s := p - N; { resulting shift }
  222. end;
  223. {$ifdef rangeon}
  224. {$r+}
  225. {$undef rangeon}
  226. {$endif}
  227. {$ifdef overflowon}
  228. {$q+}
  229. {$undef overflowon}
  230. {$endif}
  231. { finds positive and negative powers of two of the given value, returning the
  232. power and whether it's a negative power or not in addition to the actual result
  233. of the function }
  234. function ispowerof2(value : aInt; out power : byte; out neg : boolean) : boolean;
  235. var
  236. i : longint;
  237. hl : aInt;
  238. begin
  239. neg := false;
  240. { also try to find negative power of two's by negating if the
  241. value is negative. low(aInt) is special because it can not be
  242. negated. Simply return the appropriate values for it }
  243. if (value < 0) then begin
  244. neg := true;
  245. if (value = low(aInt)) then begin
  246. power := sizeof(aInt)*8-1;
  247. result := true;
  248. exit;
  249. end;
  250. value := -value;
  251. end;
  252. if ((value and (value-1)) <> 0) then begin
  253. result := false;
  254. exit;
  255. end;
  256. hl := 1;
  257. for i := 0 to (sizeof(aInt)*8-1) do begin
  258. if (hl = value) then begin
  259. result := true;
  260. power := i;
  261. exit;
  262. end;
  263. hl := hl shl 1;
  264. end;
  265. end;
  266. { returns the number of instruction required to load the given integer into a register.
  267. This is basically a stripped down version of a_load_const_reg, increasing a counter
  268. instead of emitting instructions. }
  269. function getInstructionLength(a : aint) : longint;
  270. function get32bitlength(a : longint; var length : longint) : boolean; inline;
  271. var
  272. is_half_signed : byte;
  273. begin
  274. { if the lower 16 bits are zero, do a single LIS }
  275. if (smallint(a) = 0) and ((a shr 16) <> 0) then begin
  276. inc(length);
  277. get32bitlength := longint(a) < 0;
  278. end else begin
  279. is_half_signed := ord(smallint(lo(a)) < 0);
  280. inc(length);
  281. if smallint(hi(a) + is_half_signed) <> 0 then
  282. inc(length);
  283. get32bitlength := (smallint(a) < 0) or (a < 0);
  284. end;
  285. end;
  286. var
  287. extendssign : boolean;
  288. begin
  289. result := 0;
  290. if (lo(a) = 0) and (hi(a) <> 0) then begin
  291. get32bitlength(hi(a), result);
  292. inc(result);
  293. end else begin
  294. extendssign := get32bitlength(lo(a), result);
  295. if (extendssign) and (hi(a) = 0) then
  296. inc(result)
  297. else if (not
  298. ((extendssign and (longint(hi(a)) = -1)) or
  299. ((not extendssign) and (hi(a)=0)))
  300. ) then begin
  301. get32bitlength(hi(a), result);
  302. inc(result);
  303. end;
  304. end;
  305. end;
  306. procedure tcgppc.init_register_allocators;
  307. begin
  308. inherited init_register_allocators;
  309. if (target_info.system <> system_powerpc64_darwin) then
  310. // r13 is tls, do not use, r2 is not available
  311. rg[R_INTREGISTER] := trgintcpu.create(R_INTREGISTER, R_SUBWHOLE,
  312. [{$ifdef user0} RS_R0, {$endif} RS_R3, RS_R4, RS_R5, RS_R6, RS_R7, RS_R8,
  313. RS_R9, RS_R10, RS_R11, RS_R12, RS_R31, RS_R30, RS_R29,
  314. RS_R28, RS_R27, RS_R26, RS_R25, RS_R24, RS_R23, RS_R22,
  315. RS_R21, RS_R20, RS_R19, RS_R18, RS_R17, RS_R16, RS_R15,
  316. RS_R14], first_int_imreg, [])
  317. else
  318. { special for darwin/ppc64: r2 available volatile, r13 = tls }
  319. rg[R_INTREGISTER] := trgintcpu.create(R_INTREGISTER, R_SUBWHOLE,
  320. [{$ifdef user0} RS_R0, {$endif} RS_R2, RS_R3, RS_R4, RS_R5, RS_R6, RS_R7, RS_R8,
  321. RS_R9, RS_R10, RS_R11, RS_R12, RS_R31, RS_R30, RS_R29,
  322. RS_R28, RS_R27, RS_R26, RS_R25, RS_R24, RS_R23, RS_R22,
  323. RS_R21, RS_R20, RS_R19, RS_R18, RS_R17, RS_R16, RS_R15,
  324. RS_R14], first_int_imreg, []);
  325. rg[R_FPUREGISTER] := trgcpu.create(R_FPUREGISTER, R_SUBNONE,
  326. [RS_F0, RS_F1, RS_F2, RS_F3, RS_F4, RS_F5, RS_F6, RS_F7, RS_F8, RS_F9,
  327. RS_F10, RS_F11, RS_F12, RS_F13, RS_F31, RS_F30, RS_F29, RS_F28, RS_F27,
  328. RS_F26, RS_F25, RS_F24, RS_F23, RS_F22, RS_F21, RS_F20, RS_F19, RS_F18,
  329. RS_F17, RS_F16, RS_F15, RS_F14], first_fpu_imreg, []);
  330. {$WARNING FIX ME}
  331. rg[R_MMREGISTER] := trgcpu.create(R_MMREGISTER, R_SUBNONE,
  332. [RS_M0, RS_M1, RS_M2], first_mm_imreg, []);
  333. end;
  334. procedure tcgppc.done_register_allocators;
  335. begin
  336. rg[R_INTREGISTER].free;
  337. rg[R_FPUREGISTER].free;
  338. rg[R_MMREGISTER].free;
  339. inherited done_register_allocators;
  340. end;
  341. procedure tcgppc.a_param_ref(list: TAsmList; size: tcgsize; const r:
  342. treference; const paraloc: tcgpara);
  343. var
  344. tmpref, ref: treference;
  345. location: pcgparalocation;
  346. sizeleft: aint;
  347. adjusttail : boolean;
  348. begin
  349. location := paraloc.location;
  350. tmpref := r;
  351. sizeleft := paraloc.intsize;
  352. adjusttail := false;
  353. while assigned(location) do begin
  354. case location^.loc of
  355. LOC_REGISTER, LOC_CREGISTER:
  356. begin
  357. if not(size in [OS_NO,OS_128,OS_S128]) then
  358. a_load_ref_reg(list, size, location^.size, tmpref,
  359. location^.register)
  360. else begin
  361. { load non-integral sized memory location into register. This
  362. memory location be 1-sizeleft byte sized.
  363. Always assume that this memory area is properly aligned, eg. start
  364. loading the larger quantities for "odd" quantities first }
  365. case sizeleft of
  366. 1,2,4,8 :
  367. a_load_ref_reg(list, int_cgsize(sizeleft), location^.size, tmpref,
  368. location^.register);
  369. 3 : begin
  370. a_reg_alloc(list, NR_R12);
  371. a_load_ref_reg(list, OS_16, location^.size, tmpref,
  372. NR_R12);
  373. inc(tmpref.offset, tcgsize2size[OS_16]);
  374. a_load_ref_reg(list, OS_8, location^.size, tmpref,
  375. location^.register);
  376. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R12, 8, 40));
  377. a_reg_dealloc(list, NR_R12);
  378. end;
  379. 5 : begin
  380. a_reg_alloc(list, NR_R12);
  381. a_load_ref_reg(list, OS_32, location^.size, tmpref, NR_R12);
  382. inc(tmpref.offset, tcgsize2size[OS_32]);
  383. a_load_ref_reg(list, OS_8, location^.size, tmpref, location^.register);
  384. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R12, 8, 24));
  385. a_reg_dealloc(list, NR_R12);
  386. end;
  387. 6 : begin
  388. a_reg_alloc(list, NR_R12);
  389. a_load_ref_reg(list, OS_32, location^.size, tmpref, NR_R12);
  390. inc(tmpref.offset, tcgsize2size[OS_32]);
  391. a_load_ref_reg(list, OS_16, location^.size, tmpref, location^.register);
  392. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R12, 16, 16));
  393. a_reg_dealloc(list, NR_R12);
  394. end;
  395. 7 : begin
  396. a_reg_alloc(list, NR_R12);
  397. a_reg_alloc(list, NR_R0);
  398. a_load_ref_reg(list, OS_32, location^.size, tmpref, NR_R12);
  399. inc(tmpref.offset, tcgsize2size[OS_32]);
  400. a_load_ref_reg(list, OS_16, location^.size, tmpref, NR_R0);
  401. inc(tmpref.offset, tcgsize2size[OS_16]);
  402. a_load_ref_reg(list, OS_8, location^.size, tmpref, location^.register);
  403. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, NR_R0, NR_R12, 16, 16));
  404. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R0, 8, 8));
  405. a_reg_dealloc(list, NR_R0);
  406. a_reg_dealloc(list, NR_R12);
  407. end;
  408. else begin
  409. { still > 8 bytes to load, so load data single register now }
  410. a_load_ref_reg(list, location^.size, location^.size, tmpref,
  411. location^.register);
  412. { the block is > 8 bytes, so we have to store any bytes not
  413. a multiple of the register size beginning with the MSB }
  414. adjusttail := true;
  415. end;
  416. end;
  417. if (adjusttail) and (sizeleft < sizeof(pint)) then
  418. a_op_const_reg(list, OP_SHL, OS_INT,
  419. (sizeof(pint) - sizeleft) * sizeof(pint),
  420. location^.register);
  421. end;
  422. end;
  423. LOC_REFERENCE:
  424. begin
  425. reference_reset_base(ref, location^.reference.index,
  426. location^.reference.offset);
  427. g_concatcopy(list, tmpref, ref, sizeleft);
  428. if assigned(location^.next) then
  429. internalerror(2005010710);
  430. end;
  431. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  432. case location^.size of
  433. OS_F32, OS_F64:
  434. a_loadfpu_ref_reg(list, location^.size, location^.size, tmpref, location^.register);
  435. else
  436. internalerror(2002072801);
  437. end;
  438. LOC_VOID:
  439. { nothing to do }
  440. ;
  441. else
  442. internalerror(2002081103);
  443. end;
  444. inc(tmpref.offset, tcgsize2size[location^.size]);
  445. dec(sizeleft, tcgsize2size[location^.size]);
  446. location := location^.next;
  447. end;
  448. end;
  449. { calling a procedure by name }
  450. procedure tcgppc.a_call_name(list: TAsmList; const s: string);
  451. begin
  452. if (target_info.system <> system_powerpc64_darwin) then
  453. a_call_name_direct(list, s, false, true)
  454. else
  455. begin
  456. list.concat(taicpu.op_sym(A_BL,get_darwin_call_stub(s)));
  457. include(current_procinfo.flags,pi_do_call);
  458. end;
  459. end;
  460. procedure tcgppc.a_call_name_direct(list: TAsmList; s: string; prependDot : boolean; addNOP : boolean; includeCall : boolean);
  461. begin
  462. if (prependDot) then
  463. s := '.' + s;
  464. list.concat(taicpu.op_sym(A_BL, current_asmdata.RefAsmSymbol(s)));
  465. if (addNOP) then
  466. list.concat(taicpu.op_none(A_NOP));
  467. if (includeCall) then
  468. include(current_procinfo.flags, pi_do_call);
  469. end;
  470. { calling a procedure by address }
  471. procedure tcgppc.a_call_reg(list: TAsmList; reg: tregister);
  472. var
  473. tmpref: treference;
  474. tempreg : TRegister;
  475. begin
  476. if (target_info.system = system_powerpc64_darwin) then
  477. inherited a_call_reg(list,reg)
  478. else if (not (cs_opt_size in current_settings.optimizerswitches)) then begin
  479. tempreg := cg.getintregister(current_asmdata.CurrAsmList, OS_INT);
  480. { load actual function entry (reg contains the reference to the function descriptor)
  481. into tempreg }
  482. reference_reset_base(tmpref, reg, 0);
  483. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, tempreg);
  484. { save TOC pointer in stackframe }
  485. reference_reset_base(tmpref, NR_STACK_POINTER_REG, LA_RTOC_ELF);
  486. a_load_reg_ref(list, OS_ADDR, OS_ADDR, NR_RTOC, tmpref);
  487. { move actual function pointer to CTR register }
  488. list.concat(taicpu.op_reg(A_MTCTR, tempreg));
  489. { load new TOC pointer from function descriptor into RTOC register }
  490. reference_reset_base(tmpref, reg, tcgsize2size[OS_ADDR]);
  491. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, NR_RTOC);
  492. { load new environment pointer from function descriptor into R11 register }
  493. reference_reset_base(tmpref, reg, 2*tcgsize2size[OS_ADDR]);
  494. a_reg_alloc(list, NR_R11);
  495. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, NR_R11);
  496. { call function }
  497. list.concat(taicpu.op_none(A_BCTRL));
  498. a_reg_dealloc(list, NR_R11);
  499. end else begin
  500. { call ptrgl helper routine which expects the pointer to the function descriptor
  501. in R11 }
  502. a_reg_alloc(list, NR_R11);
  503. a_load_reg_reg(list, OS_ADDR, OS_ADDR, reg, NR_R11);
  504. a_call_name_direct(list, '.ptrgl', false, false);
  505. a_reg_dealloc(list, NR_R11);
  506. end;
  507. { we need to load the old RTOC from stackframe because we changed it}
  508. reference_reset_base(tmpref, NR_STACK_POINTER_REG, LA_RTOC_ELF);
  509. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, NR_RTOC);
  510. include(current_procinfo.flags, pi_do_call);
  511. end;
  512. {********************** load instructions ********************}
  513. procedure tcgppc.a_load_const_reg(list: TAsmList; size: TCGSize; a: aint;
  514. reg: TRegister);
  515. { loads a 32 bit constant into the given register, using an optimal instruction sequence.
  516. This is either LIS, LI or LI+ADDIS.
  517. Returns true if during these operations the upper 32 bits were filled with 1 bits (e.g.
  518. sign extension was performed) }
  519. function load32bitconstant(list : TAsmList; size : TCGSize; a : longint;
  520. reg : TRegister) : boolean;
  521. var
  522. is_half_signed : byte;
  523. begin
  524. { if the lower 16 bits are zero, do a single LIS }
  525. if (smallint(a) = 0) and ((a shr 16) <> 0) then begin
  526. list.concat(taicpu.op_reg_const(A_LIS, reg, smallint(hi(a))));
  527. load32bitconstant := longint(a) < 0;
  528. end else begin
  529. is_half_signed := ord(smallint(lo(a)) < 0);
  530. list.concat(taicpu.op_reg_const(A_LI, reg, smallint(a and $ffff)));
  531. if smallint(hi(a) + is_half_signed) <> 0 then begin
  532. list.concat(taicpu.op_reg_reg_const(A_ADDIS, reg, reg, smallint(hi(a) + is_half_signed)));
  533. end;
  534. load32bitconstant := (smallint(a) < 0) or (a < 0);
  535. end;
  536. end;
  537. { loads a 32 bit constant into R0, using an optimal instruction sequence.
  538. This is either LIS, LI or LI+ORIS.
  539. Returns true if during these operations the upper 32 bits were filled with 1 bits (e.g.
  540. sign extension was performed) }
  541. function load32bitconstantR0(list : TAsmList; size : TCGSize; a : longint) : boolean;
  542. begin
  543. { if it's a value we can load with a single LI, do it }
  544. if (a >= low(smallint)) and (a <= high(smallint)) then begin
  545. list.concat(taicpu.op_reg_const(A_LI, NR_R0, smallint(a)));
  546. end else begin
  547. { if the lower 16 bits are zero, do a single LIS }
  548. list.concat(taicpu.op_reg_const(A_LIS, NR_R0, smallint(a shr 16)));
  549. if (smallint(a) <> 0) then begin
  550. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(a)));
  551. end;
  552. end;
  553. load32bitconstantR0 := a < 0;
  554. end;
  555. { emits the code to load a constant by emitting various instructions into the output
  556. code}
  557. procedure loadConstantNormal(list: TAsmList; size : TCgSize; a: aint; reg: TRegister);
  558. var
  559. extendssign : boolean;
  560. instr : taicpu;
  561. begin
  562. if (lo(a) = 0) and (hi(a) <> 0) then begin
  563. { load only upper 32 bits, and shift }
  564. load32bitconstant(list, size, longint(hi(a)), reg);
  565. list.concat(taicpu.op_reg_reg_const(A_SLDI, reg, reg, 32));
  566. end else begin
  567. { load lower 32 bits }
  568. extendssign := load32bitconstant(list, size, longint(lo(a)), reg);
  569. if (extendssign) and (hi(a) = 0) then
  570. { if upper 32 bits are zero, but loading the lower 32 bit resulted in automatic
  571. sign extension, clear those bits }
  572. list.concat(taicpu.op_reg_reg_const_const(A_RLDICL, reg, reg, 0, 32))
  573. else if (not
  574. ((extendssign and (longint(hi(a)) = -1)) or
  575. ((not extendssign) and (hi(a)=0)))
  576. ) then begin
  577. { only load the upper 32 bits, if the automatic sign extension is not okay,
  578. that is, _not_ if
  579. - loading the lower 32 bits resulted in -1 in the upper 32 bits, and the upper
  580. 32 bits should contain -1
  581. - loading the lower 32 bits resulted in 0 in the upper 32 bits, and the upper
  582. 32 bits should contain 0 }
  583. a_reg_alloc(list, NR_R0);
  584. load32bitconstantR0(list, size, longint(hi(a)));
  585. { combine both registers }
  586. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, reg, NR_R0, 32, 0));
  587. a_reg_dealloc(list, NR_R0);
  588. end;
  589. end;
  590. end;
  591. {$IFDEF EXTDEBUG}
  592. var
  593. astring : string;
  594. {$ENDIF EXTDEBUG}
  595. begin
  596. {$IFDEF EXTDEBUG}
  597. astring := 'a_load_const_reg ' + inttostr(hi(a)) + ' ' + inttostr(lo(a)) + ' ' + inttostr(ord(size)) + ' ' + inttostr(tcgsize2size[size]) + ' ' + hexstr(a, 16);
  598. list.concat(tai_comment.create(strpnew(astring)));
  599. {$ENDIF EXTDEBUG}
  600. if not (size in [OS_8, OS_S8, OS_16, OS_S16, OS_32, OS_S32, OS_64, OS_S64]) then
  601. internalerror(2002090902);
  602. { if PIC or basic optimizations are enabled, and the number of instructions which would be
  603. required to load the value is greater than 2, store (and later load) the value from there }
  604. // if (((cs_opt_peephole in current_settings.optimizerswitches) or (cs_create_pic in current_settings.moduleswitches)) and
  605. // (getInstructionLength(a) > 2)) then
  606. // loadConstantPIC(list, size, a, reg)
  607. // else
  608. loadConstantNormal(list, size, a, reg);
  609. end;
  610. procedure tcgppc.a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize;
  611. const ref: treference; reg: tregister);
  612. const
  613. LoadInstr: array[OS_8..OS_S64, boolean, boolean] of TAsmOp =
  614. { indexed? updating? }
  615. (((A_LBZ, A_LBZU), (A_LBZX, A_LBZUX)),
  616. ((A_LHZ, A_LHZU), (A_LHZX, A_LHZUX)),
  617. ((A_LWZ, A_LWZU), (A_LWZX, A_LWZUX)),
  618. ((A_LD, A_LDU), (A_LDX, A_LDUX)),
  619. { 128bit stuff too }
  620. ((A_NONE, A_NONE), (A_NONE, A_NONE)),
  621. { there's no load-byte-with-sign-extend :( }
  622. ((A_LBZ, A_LBZU), (A_LBZX, A_LBZUX)),
  623. ((A_LHA, A_LHAU), (A_LHAX, A_LHAUX)),
  624. { there's no load-word-arithmetic-indexed with update, simulate it in code :( }
  625. ((A_LWA, A_NOP), (A_LWAX, A_LWAUX)),
  626. ((A_LD, A_LDU), (A_LDX, A_LDUX))
  627. );
  628. var
  629. op: tasmop;
  630. ref2: treference;
  631. tmpreg: tregister;
  632. begin
  633. {$IFDEF EXTDEBUG}
  634. list.concat(tai_comment.create(strpnew('a_load_ref_reg ' + ref2string(ref))));
  635. {$ENDIF EXTDEBUG}
  636. if not (fromsize in [OS_8, OS_S8, OS_16, OS_S16, OS_32, OS_S32, OS_64, OS_S64]) then
  637. internalerror(2002090904);
  638. { the caller is expected to have adjusted the reference already
  639. in this case }
  640. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  641. fromsize := tosize;
  642. ref2 := ref;
  643. fixref(list, ref2);
  644. { unaligned 64 bit accesses are much slower than unaligned }
  645. { 32 bit accesses because they cause a hardware exception }
  646. { (which isn't handled by linux, so there you even get a }
  647. { crash) }
  648. if (ref.alignment<>0) and
  649. (fromsize in [OS_64,OS_S64]) and
  650. (ref.alignment<4) then
  651. begin
  652. if (ref2.base<>NR_NO) and
  653. (ref2.index<>NR_NO) then
  654. begin
  655. // althoug fixref above makes sure that the location ref points to can be
  656. // accessed using the existing opcode restrictions, ref+4 still may be too
  657. // large to encode
  658. tmpreg:=getintregister(list,OS_64);
  659. a_op_reg_reg_reg(list,OP_ADD,OS_64,ref2.base,ref2.index,tmpreg);
  660. ref2.base:=tmpreg;
  661. ref2.index:=NR_NO;
  662. end;
  663. tmpreg:=getintregister(list,OS_32);
  664. a_load_ref_reg(list,OS_32,OS_32,ref2,tmpreg);
  665. inc(ref2.offset,4);
  666. a_load_ref_reg(list,OS_32,OS_32,ref2,reg);
  667. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, reg, tmpreg, 32, 0));
  668. exit;
  669. end;
  670. op := loadinstr[fromsize, ref2.index <> NR_NO, false];
  671. { there is no LWAU instruction, simulate using ADDI and LWA }
  672. if (op = A_NOP) then begin
  673. list.concat(taicpu.op_reg_reg_const(A_ADDI, reg, reg, ref2.offset));
  674. ref2.offset := 0;
  675. op := A_LWA;
  676. end;
  677. a_load_store(list, op, reg, ref2);
  678. { sign extend shortint if necessary, since there is no
  679. load instruction that does that automatically (JM) }
  680. if fromsize = OS_S8 then
  681. list.concat(taicpu.op_reg_reg(A_EXTSB, reg, reg));
  682. end;
  683. procedure tcgppc.a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize;
  684. reg1, reg2: tregister);
  685. var
  686. instr: TAiCpu;
  687. bytesize : byte;
  688. begin
  689. {$ifdef extdebug}
  690. list.concat(tai_comment.create(strpnew('a_load_reg_reg from : ' + cgsize2string(fromsize) + ' to ' + cgsize2string(tosize))));
  691. {$endif}
  692. if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  693. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and (fromsize <> tosize)) or
  694. { do we need to mask out the sign when loading from smaller signed to larger unsigned type? }
  695. ( is_signed_cgsize(fromsize) and (not is_signed_cgsize(tosize)) and
  696. (tcgsize2size[fromsize] < tcgsize2size[tosize]) and (tcgsize2size[tosize] <> sizeof(pint)) ) then begin
  697. case tosize of
  698. OS_S8:
  699. instr := taicpu.op_reg_reg(A_EXTSB,reg2,reg1);
  700. OS_S16:
  701. instr := taicpu.op_reg_reg(A_EXTSH,reg2,reg1);
  702. OS_S32:
  703. instr := taicpu.op_reg_reg(A_EXTSW,reg2,reg1);
  704. OS_8, OS_16, OS_32:
  705. instr := taicpu.op_reg_reg_const_const(A_RLDICL, reg2, reg1, 0, (8-tcgsize2size[tosize])*8);
  706. OS_S64, OS_64:
  707. instr := taicpu.op_reg_reg(A_MR, reg2, reg1);
  708. end;
  709. end else
  710. instr := taicpu.op_reg_reg(A_MR, reg2, reg1);
  711. list.concat(instr);
  712. rg[R_INTREGISTER].add_move_instruction(instr);
  713. end;
  714. procedure tcgppc.a_load_subsetreg_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; destreg: tregister);
  715. begin
  716. {$ifdef extdebug}
  717. list.concat(tai_comment.create(strpnew('a_load_subsetreg_reg subsetregsize = ' + cgsize2string(sreg.subsetregsize) + ' subsetsize = ' + cgsize2string(subsetsize) + ' startbit = ' + intToStr(sreg.startbit) + ' tosize = ' + cgsize2string(tosize))));
  718. {$endif}
  719. { do the extraction if required and then extend the sign correctly. (The latter is actually required only for signed subsets
  720. and if that subset is not >= the tosize). }
  721. if (sreg.startbit <> 0) or
  722. (sreg.bitlen <> tcgsize2size[subsetsize]*8) then begin
  723. list.concat(taicpu.op_reg_reg_const_const(A_RLDICL, destreg, sreg.subsetreg, (64 - sreg.startbit) and 63, 64 - sreg.bitlen));
  724. if (subsetsize in [OS_S8..OS_S128]) then
  725. if ((sreg.bitlen mod 8) = 0) then begin
  726. a_load_reg_reg(list, tcgsize2unsigned[subsetsize], subsetsize, destreg, destreg);
  727. a_load_reg_reg(list, subsetsize, tosize, destreg, destreg);
  728. end else begin
  729. a_op_const_reg(list,OP_SHL,OS_INT,64-sreg.bitlen,destreg);
  730. a_op_const_reg(list,OP_SAR,OS_INT,64-sreg.bitlen,destreg);
  731. end;
  732. end else begin
  733. a_load_reg_reg(list, tcgsize2unsigned[sreg.subsetregsize], subsetsize, sreg.subsetreg, destreg);
  734. a_load_reg_reg(list, subsetsize, tosize, destreg, destreg);
  735. end;
  736. end;
  737. procedure tcgppc.a_load_regconst_subsetreg_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister; slopt: tsubsetloadopt);
  738. begin
  739. {$ifdef extdebug}
  740. list.concat(tai_comment.create(strpnew('a_load_reg_subsetreg fromsize = ' + cgsize2string(fromsize) + ' subsetregsize = ' + cgsize2string(sreg.subsetregsize) + ' subsetsize = ' + cgsize2string(subsetsize) + ' startbit = ' + IntToStr(sreg.startbit))));
  741. {$endif}
  742. if (slopt in [SL_SETZERO,SL_SETMAX]) then
  743. inherited a_load_regconst_subsetreg_intern(list,fromsize,subsetsize,fromreg,sreg,slopt)
  744. else if (sreg.bitlen <> sizeof(aint)*8) then
  745. { simply use the INSRDI instruction }
  746. list.concat(taicpu.op_reg_reg_const_const(A_INSRDI, sreg.subsetreg, fromreg, sreg.bitlen, (64 - (sreg.startbit + sreg.bitlen)) and 63))
  747. else
  748. a_load_reg_reg(list, fromsize, subsetsize, fromreg, sreg.subsetreg);
  749. end;
  750. procedure tcgppc.a_load_const_subsetreg(list: TAsmlist; subsetsize: tcgsize;
  751. a: aint; const sreg: tsubsetregister);
  752. var
  753. tmpreg : TRegister;
  754. begin
  755. {$ifdef extdebug}
  756. list.concat(tai_comment.create(strpnew('a_load_const_subsetreg subsetregsize = ' + cgsize2string(sreg.subsetregsize) + ' subsetsize = ' + cgsize2string(subsetsize) + ' startbit = ' + intToStr(sreg.startbit) + ' a = ' + intToStr(a))));
  757. {$endif}
  758. { loading the constant into the lowest bits of a temp register and then inserting is
  759. better than loading some usually large constants and do some masking and shifting on ppc64 }
  760. tmpreg := getintregister(list,subsetsize);
  761. a_load_const_reg(list,subsetsize,a,tmpreg);
  762. a_load_reg_subsetreg(list, subsetsize, subsetsize, tmpreg, sreg);
  763. end;
  764. procedure tcgppc.a_op_const_reg(list: TAsmList; Op: TOpCG; size: TCGSize; a:
  765. aint; reg: TRegister);
  766. begin
  767. a_op_const_reg_reg(list, op, size, a, reg, reg);
  768. end;
  769. procedure tcgppc.a_op_reg_reg(list: TAsmList; Op: TOpCG; size: TCGSize; src,
  770. dst: TRegister);
  771. begin
  772. a_op_reg_reg_reg(list, op, size, src, dst, dst);
  773. end;
  774. procedure tcgppc.a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  775. size: tcgsize; a: aint; src, dst: tregister);
  776. var
  777. useReg : boolean;
  778. procedure do_lo_hi(loOp, hiOp : TAsmOp);
  779. begin
  780. { Optimization for logical ops (excluding AND), trying to do this as efficiently
  781. as possible by only generating code for the affected halfwords. Note that all
  782. the instructions handled here must have "X op 0 = X" for every halfword. }
  783. usereg := false;
  784. if (aword(a) > high(dword)) then begin
  785. usereg := true;
  786. end else begin
  787. if (word(a) <> 0) then begin
  788. list.concat(taicpu.op_reg_reg_const(loOp, dst, src, word(a)));
  789. if (word(a shr 16) <> 0) then
  790. list.concat(taicpu.op_reg_reg_const(hiOp, dst, dst, word(a shr 16)));
  791. end else if (word(a shr 16) <> 0) then
  792. list.concat(taicpu.op_reg_reg_const(hiOp, dst, src, word(a shr 16)));
  793. end;
  794. end;
  795. procedure do_lo_hi_and;
  796. begin
  797. { optimization logical and with immediate: only use "andi." for 16 bit
  798. ands, otherwise use register method. Doing this for 32 bit constants
  799. would not give any advantage to the register method (via useReg := true),
  800. requiring a scratch register and three instructions. }
  801. usereg := false;
  802. if (aword(a) > high(word)) then
  803. usereg := true
  804. else
  805. list.concat(taicpu.op_reg_reg_const(A_ANDI_, dst, src, word(a)));
  806. end;
  807. procedure do_constant_div(list : TAsmList; size : TCgSize; a : aint; src, dst : TRegister;
  808. signed : boolean);
  809. const
  810. negops : array[boolean] of tasmop = (A_NEG, A_NEGO);
  811. var
  812. magic, shift : int64;
  813. u_magic : qword;
  814. u_shift : byte;
  815. u_add : boolean;
  816. power : byte;
  817. isNegPower : boolean;
  818. divreg : tregister;
  819. begin
  820. if (a = 0) then begin
  821. internalerror(2005061701);
  822. end else if (a = 1) then begin
  823. cg.a_load_reg_reg(current_asmdata.CurrAsmList, OS_INT, OS_INT, src, dst);
  824. end else if (a = -1) and (signed) then begin
  825. { note: only in the signed case possible..., may overflow }
  826. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(negops[cs_check_overflow in current_settings.localswitches], dst, src));
  827. end else if (ispowerof2(a, power, isNegPower)) then begin
  828. if (signed) then begin
  829. { From "The PowerPC Compiler Writer's Guide", pg. 52ff }
  830. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SAR, OS_INT, power,
  831. src, dst);
  832. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_ADDZE, dst, dst));
  833. if (isNegPower) then
  834. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_NEG, dst, dst));
  835. end else begin
  836. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, power, src, dst)
  837. end;
  838. end else begin
  839. { replace division by multiplication, both implementations }
  840. { from "The PowerPC Compiler Writer's Guide" pg. 53ff }
  841. divreg := cg.getintregister(current_asmdata.CurrAsmList, OS_INT);
  842. if (signed) then begin
  843. getmagic_signedN(sizeof(aInt)*8, a, magic, shift);
  844. { load magic value }
  845. cg.a_load_const_reg(current_asmdata.CurrAsmList, OS_INT, magic, divreg);
  846. { multiply }
  847. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_MULHD, dst, src, divreg));
  848. { add/subtract numerator }
  849. if (a > 0) and (magic < 0) then begin
  850. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_ADD, OS_INT, src, dst, dst);
  851. end else if (a < 0) and (magic > 0) then begin
  852. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_SUB, OS_INT, src, dst, dst);
  853. end;
  854. { shift shift places to the right (arithmetic) }
  855. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SAR, OS_INT, shift, dst, dst);
  856. { extract and add sign bit }
  857. if (a >= 0) then begin
  858. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, 63, src, divreg);
  859. end else begin
  860. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, 63, dst, divreg);
  861. end;
  862. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_ADD, OS_INT, dst, divreg, dst);
  863. end else begin
  864. getmagic_unsignedN(sizeof(aWord)*8, a, u_magic, u_add, u_shift);
  865. { load magic in divreg }
  866. cg.a_load_const_reg(current_asmdata.CurrAsmList, OS_INT, aint(u_magic), divreg);
  867. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_MULHDU, dst, src, divreg));
  868. if (u_add) then begin
  869. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_SUB, OS_INT, dst, src, divreg);
  870. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, 1, divreg, divreg);
  871. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_ADD, OS_INT, divreg, dst, divreg);
  872. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, u_shift-1, divreg, dst);
  873. end else begin
  874. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, u_shift, dst, dst);
  875. end;
  876. end;
  877. end;
  878. end;
  879. var
  880. scratchreg: tregister;
  881. shift : byte;
  882. shiftmask : longint;
  883. isneg : boolean;
  884. begin
  885. { subtraction is the same as addition with negative constant }
  886. if op = OP_SUB then begin
  887. a_op_const_reg_reg(list, OP_ADD, size, -a, src, dst);
  888. exit;
  889. end;
  890. {$IFDEF EXTDEBUG}
  891. list.concat(tai_comment.create(strpnew('a_op_const_reg_reg ' + cgop2string(op))));
  892. {$ENDIF EXTDEBUG}
  893. { This case includes some peephole optimizations for the various operations,
  894. (e.g. AND, OR, XOR, ..) - can't this be done at some higher level,
  895. independent of architecture? }
  896. { assume that we do not need a scratch register for the operation }
  897. useReg := false;
  898. case (op) of
  899. OP_DIV, OP_IDIV:
  900. if (cs_opt_level1 in current_settings.optimizerswitches) then
  901. do_constant_div(list, size, a, src, dst, op = OP_IDIV)
  902. else
  903. usereg := true;
  904. OP_IMUL, OP_MUL:
  905. { idea: factorize constant multiplicands and use adds/shifts with few factors;
  906. however, even a 64 bit multiply is already quite fast on PPC64 }
  907. if (a = 0) then
  908. a_load_const_reg(list, size, 0, dst)
  909. else if (a = -1) then
  910. list.concat(taicpu.op_reg_reg(A_NEG, dst, dst))
  911. else if (a = 1) then
  912. a_load_reg_reg(list, OS_INT, OS_INT, src, dst)
  913. else if ispowerof2(a, shift, isneg) then begin
  914. list.concat(taicpu.op_reg_reg_const(A_SLDI, dst, src, shift));
  915. if (isneg) then
  916. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_NEG, dst, dst));
  917. end else if (a >= low(smallint)) and (a <= high(smallint)) then
  918. list.concat(taicpu.op_reg_reg_const(A_MULLI, dst, src,
  919. smallint(a)))
  920. else
  921. usereg := true;
  922. OP_ADD:
  923. if (a = 0) then
  924. a_load_reg_reg(list, size, size, src, dst)
  925. else if (a >= low(smallint)) and (a <= high(smallint)) then
  926. list.concat(taicpu.op_reg_reg_const(A_ADDI, dst, src, smallint(a)))
  927. else
  928. useReg := true;
  929. OP_OR:
  930. if (a = 0) then
  931. a_load_reg_reg(list, size, size, src, dst)
  932. else if (a = -1) then
  933. a_load_const_reg(list, size, -1, dst)
  934. else
  935. do_lo_hi(A_ORI, A_ORIS);
  936. OP_AND:
  937. if (a = 0) then
  938. a_load_const_reg(list, size, 0, dst)
  939. else if (a = -1) then
  940. a_load_reg_reg(list, size, size, src, dst)
  941. else
  942. do_lo_hi_and;
  943. OP_XOR:
  944. if (a = 0) then
  945. a_load_reg_reg(list, size, size, src, dst)
  946. else if (a = -1) then
  947. list.concat(taicpu.op_reg_reg(A_NOT, dst, src))
  948. else
  949. do_lo_hi(A_XORI, A_XORIS);
  950. OP_SHL, OP_SHR, OP_SAR:
  951. begin
  952. if (size in [OS_64, OS_S64]) then
  953. shift := 6
  954. else
  955. shift := 5;
  956. shiftmask := (1 shl shift)-1;
  957. if (a and shiftmask) <> 0 then begin
  958. list.concat(taicpu.op_reg_reg_const(
  959. TShiftOpCG2AsmOpConst[size in [OS_64, OS_S64], op], dst, src, a and shiftmask));
  960. end else
  961. a_load_reg_reg(list, size, size, src, dst);
  962. if ((a shr shift) <> 0) then
  963. internalError(68991);
  964. end
  965. else
  966. internalerror(200109091);
  967. end;
  968. { if all else failed, load the constant in a register and then
  969. perform the operation }
  970. if (useReg) then begin
  971. scratchreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  972. a_load_const_reg(list, size, a, scratchreg);
  973. a_op_reg_reg_reg(list, op, size, scratchreg, src, dst);
  974. end else
  975. maybeadjustresult(list, op, size, dst);
  976. end;
  977. procedure tcgppc.a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  978. size: tcgsize; src1, src2, dst: tregister);
  979. const
  980. op_reg_reg_opcg2asmop32: array[TOpCG] of tasmop =
  981. (A_NONE, A_MR, A_ADD, A_AND, A_DIVWU, A_DIVW, A_MULLW, A_MULLW, A_NEG, A_NOT, A_OR,
  982. A_SRAW, A_SLW, A_SRW, A_SUB, A_XOR);
  983. op_reg_reg_opcg2asmop64: array[TOpCG] of tasmop =
  984. (A_NONE, A_MR, A_ADD, A_AND, A_DIVDU, A_DIVD, A_MULLD, A_MULLD, A_NEG, A_NOT, A_OR,
  985. A_SRAD, A_SLD, A_SRD, A_SUB, A_XOR);
  986. begin
  987. case op of
  988. OP_NEG, OP_NOT:
  989. begin
  990. list.concat(taicpu.op_reg_reg(op_reg_reg_opcg2asmop64[op], dst, src1));
  991. if (op = OP_NOT) and not (size in [OS_64, OS_S64]) then
  992. { zero/sign extend result again, fromsize is not important here }
  993. a_load_reg_reg(list, OS_S64, size, dst, dst)
  994. end;
  995. else
  996. if (size in [OS_64, OS_S64]) then begin
  997. list.concat(taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop64[op], dst, src2,
  998. src1));
  999. end else begin
  1000. list.concat(taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop32[op], dst, src2,
  1001. src1));
  1002. maybeadjustresult(list, op, size, dst);
  1003. end;
  1004. end;
  1005. end;
  1006. {*************** compare instructructions ****************}
  1007. procedure tcgppc.a_cmp_const_reg_label(list: TAsmList; size: tcgsize;
  1008. cmp_op: topcmp; a: aint; reg: tregister; l: tasmlabel);
  1009. const
  1010. { unsigned useconst 32bit-op }
  1011. cmpop_table : array[boolean, boolean, boolean] of TAsmOp = (
  1012. ((A_CMPD, A_CMPW), (A_CMPDI, A_CMPWI)),
  1013. ((A_CMPLD, A_CMPLW), (A_CMPLDI, A_CMPLWI))
  1014. );
  1015. var
  1016. tmpreg : TRegister;
  1017. signed, useconst : boolean;
  1018. opsize : TCgSize;
  1019. op : TAsmOp;
  1020. begin
  1021. {$IFDEF EXTDEBUG}
  1022. list.concat(tai_comment.create(strpnew('a_cmp_const_reg_label ' + cgsize2string(size) + ' ' + booltostr(cmp_op in [OC_GT, OC_LT, OC_GTE, OC_LTE]) + ' ' + inttostr(a) )));
  1023. {$ENDIF EXTDEBUG}
  1024. signed := cmp_op in [OC_GT, OC_LT, OC_GTE, OC_LTE];
  1025. { in the following case, we generate more efficient code when
  1026. signed is true }
  1027. if (cmp_op in [OC_EQ, OC_NE]) and
  1028. (aword(a) > $FFFF) then
  1029. signed := true;
  1030. opsize := size;
  1031. { do we need to change the operand size because ppc64 only supports 32 and
  1032. 64 bit compares? }
  1033. if (not (size in [OS_32, OS_S32, OS_64, OS_S64])) then begin
  1034. if (signed) then
  1035. opsize := OS_S32
  1036. else
  1037. opsize := OS_32;
  1038. a_load_reg_reg(current_asmdata.CurrAsmList, size, opsize, reg, reg);
  1039. end;
  1040. { can we use immediate compares? }
  1041. useconst := (signed and ( (a >= low(smallint)) and (a <= high(smallint)))) or
  1042. ((not signed) and (aword(a) <= $FFFF));
  1043. op := cmpop_table[not signed, useconst, opsize in [OS_32, OS_S32]];
  1044. if (useconst) then begin
  1045. list.concat(taicpu.op_reg_reg_const(op, NR_CR0, reg, a));
  1046. end else begin
  1047. tmpreg := getintregister(current_asmdata.CurrAsmList, OS_INT);
  1048. a_load_const_reg(current_asmdata.CurrAsmList, opsize, a, tmpreg);
  1049. list.concat(taicpu.op_reg_reg_reg(op, NR_CR0, reg, tmpreg));
  1050. end;
  1051. a_jmp(list, A_BC, TOpCmp2AsmCond[cmp_op], 0, l);
  1052. end;
  1053. procedure tcgppc.a_cmp_reg_reg_label(list: TAsmList; size: tcgsize;
  1054. cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);
  1055. var
  1056. op: tasmop;
  1057. begin
  1058. {$IFDEF extdebug}
  1059. list.concat(tai_comment.create(strpnew('a_cmp_reg_reg_label, size ' + cgsize2string(size) + ' op ' + inttostr(ord(cmp_op)))));
  1060. {$ENDIF extdebug}
  1061. {$note Commented out below check because of compiler weirdness}
  1062. {
  1063. if (not (size in [OS_32, OS_S32, OS_64, OS_S64])) then
  1064. internalerror(200606041);
  1065. }
  1066. if cmp_op in [OC_GT, OC_LT, OC_GTE, OC_LTE] then
  1067. if (size in [OS_64, OS_S64]) then
  1068. op := A_CMPD
  1069. else
  1070. op := A_CMPW
  1071. else
  1072. if (size in [OS_64, OS_S64]) then
  1073. op := A_CMPLD
  1074. else
  1075. op := A_CMPLW;
  1076. list.concat(taicpu.op_reg_reg_reg(op, NR_CR0, reg2, reg1));
  1077. a_jmp(list, A_BC, TOpCmp2AsmCond[cmp_op], 0, l);
  1078. end;
  1079. procedure tcgppc.a_jmp_name_direct(list : TAsmList; s : string; prependDot : boolean);
  1080. var
  1081. p: taicpu;
  1082. begin
  1083. if (prependDot) then
  1084. s := '.' + s;
  1085. p := taicpu.op_sym(A_B, current_asmdata.RefAsmSymbol(s));
  1086. p.is_jmp := true;
  1087. list.concat(p)
  1088. end;
  1089. procedure tcgppc.a_jmp_name(list: TAsmList; const s: string);
  1090. var
  1091. p: taicpu;
  1092. begin
  1093. if (target_info.system = system_powerpc64_darwin) then
  1094. begin
  1095. p := taicpu.op_sym(A_B,get_darwin_call_stub(s));
  1096. p.is_jmp := true;
  1097. list.concat(p)
  1098. end
  1099. else
  1100. a_jmp_name_direct(list, s, true);
  1101. end;
  1102. procedure tcgppc.a_jmp_always(list: TAsmList; l: tasmlabel);
  1103. begin
  1104. a_jmp(list, A_B, C_None, 0, l);
  1105. end;
  1106. procedure tcgppc.a_jmp_flags(list: TAsmList; const f: TResFlags; l:
  1107. tasmlabel);
  1108. var
  1109. c: tasmcond;
  1110. begin
  1111. c := flags_to_cond(f);
  1112. a_jmp(list, A_BC, c.cond, c.cr - RS_CR0, l);
  1113. end;
  1114. procedure tcgppc.g_flags2reg(list: TAsmList; size: TCgSize; const f:
  1115. TResFlags; reg: TRegister);
  1116. var
  1117. testbit: byte;
  1118. bitvalue: boolean;
  1119. begin
  1120. { get the bit to extract from the conditional register + its requested value (0 or 1) }
  1121. testbit := ((f.cr - RS_CR0) * 4);
  1122. case f.flag of
  1123. F_EQ, F_NE:
  1124. begin
  1125. inc(testbit, 2);
  1126. bitvalue := f.flag = F_EQ;
  1127. end;
  1128. F_LT, F_GE:
  1129. begin
  1130. bitvalue := f.flag = F_LT;
  1131. end;
  1132. F_GT, F_LE:
  1133. begin
  1134. inc(testbit);
  1135. bitvalue := f.flag = F_GT;
  1136. end;
  1137. else
  1138. internalerror(200112261);
  1139. end;
  1140. { load the conditional register in the destination reg }
  1141. list.concat(taicpu.op_reg(A_MFCR, reg));
  1142. { we will move the bit that has to be tested to bit 0 by rotating left }
  1143. testbit := (testbit + 1) and 31;
  1144. { extract bit }
  1145. list.concat(taicpu.op_reg_reg_const_const_const(
  1146. A_RLWINM,reg,reg,testbit,31,31));
  1147. { if we need the inverse, xor with 1 }
  1148. if not bitvalue then
  1149. list.concat(taicpu.op_reg_reg_const(A_XORI, reg, reg, 1));
  1150. end;
  1151. { *********** entry/exit code and address loading ************ }
  1152. procedure tcgppc.g_save_registers(list: TAsmList);
  1153. begin
  1154. { this work is done in g_proc_entry; additionally it is not safe
  1155. to use it because it is called at some weird time }
  1156. end;
  1157. procedure tcgppc.g_restore_registers(list: TAsmList);
  1158. begin
  1159. { this work is done in g_proc_exit; mainly because it is not safe to
  1160. put the register restore code here because it is called at some weird time }
  1161. end;
  1162. procedure tcgppc.calcFirstUsedFPR(out firstfpr : TSuperRegister; out fprcount : aint);
  1163. var
  1164. reg : TSuperRegister;
  1165. begin
  1166. fprcount := 0;
  1167. firstfpr := RS_F31;
  1168. if not (po_assembler in current_procinfo.procdef.procoptions) then
  1169. for reg := RS_F14 to RS_F31 do
  1170. if reg in rg[R_FPUREGISTER].used_in_proc then begin
  1171. fprcount := ord(RS_F31)-ord(reg)+1;
  1172. firstfpr := reg;
  1173. break;
  1174. end;
  1175. end;
  1176. procedure tcgppc.calcFirstUsedGPR(out firstgpr : TSuperRegister; out gprcount : aint);
  1177. var
  1178. reg : TSuperRegister;
  1179. begin
  1180. gprcount := 0;
  1181. firstgpr := RS_R31;
  1182. if not (po_assembler in current_procinfo.procdef.procoptions) then
  1183. for reg := RS_R14 to RS_R31 do
  1184. if reg in rg[R_INTREGISTER].used_in_proc then begin
  1185. gprcount := ord(RS_R31)-ord(reg)+1;
  1186. firstgpr := reg;
  1187. break;
  1188. end;
  1189. end;
  1190. procedure tcgppc.profilecode_savepara(para : tparavarsym; list : TAsmList);
  1191. begin
  1192. case (para.paraloc[calleeside].location^.loc) of
  1193. LOC_REGISTER, LOC_CREGISTER:
  1194. a_load_reg_ref(list, OS_INT, para.paraloc[calleeside].Location^.size,
  1195. para.paraloc[calleeside].Location^.register, para.localloc.reference);
  1196. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  1197. a_loadfpu_reg_ref(list, para.paraloc[calleeside].Location^.size,
  1198. para.paraloc[calleeside].Location^.size,
  1199. para.paraloc[calleeside].Location^.register, para.localloc.reference);
  1200. LOC_MMREGISTER, LOC_CMMREGISTER:
  1201. { not supported }
  1202. internalerror(2006041801);
  1203. end;
  1204. end;
  1205. procedure tcgppc.profilecode_restorepara(para : tparavarsym; list : TAsmList);
  1206. begin
  1207. case (para.paraloc[calleeside].Location^.loc) of
  1208. LOC_REGISTER, LOC_CREGISTER:
  1209. a_load_ref_reg(list, para.paraloc[calleeside].Location^.size, OS_INT,
  1210. para.localloc.reference, para.paraloc[calleeside].Location^.register);
  1211. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  1212. a_loadfpu_ref_reg(list, para.paraloc[calleeside].Location^.size,
  1213. para.paraloc[calleeside].Location^.size,
  1214. para.localloc.reference, para.paraloc[calleeside].Location^.register);
  1215. LOC_MMREGISTER, LOC_CMMREGISTER:
  1216. { not supported }
  1217. internalerror(2006041802);
  1218. end;
  1219. end;
  1220. procedure tcgppc.g_profilecode(list: TAsmList);
  1221. begin
  1222. current_procinfo.procdef.paras.ForEachCall(TObjectListCallback(@profilecode_savepara), list);
  1223. a_call_name_direct(list, '_mcount', false, true);
  1224. current_procinfo.procdef.paras.ForEachCall(TObjectListCallback(@profilecode_restorepara), list);
  1225. end;
  1226. { Generates the entry code of a procedure/function.
  1227. This procedure may be called before, as well as after g_return_from_proc
  1228. is called. localsize is the sum of the size necessary for local variables
  1229. and the maximum possible combined size of ALL the parameters of a procedure
  1230. called by the current one
  1231. IMPORTANT: registers are not to be allocated through the register
  1232. allocator here, because the register colouring has already occured !!
  1233. }
  1234. procedure tcgppc.g_proc_entry(list: TAsmList; localsize: longint;
  1235. nostackframe: boolean);
  1236. var
  1237. firstregfpu, firstreggpr: TSuperRegister;
  1238. needslinkreg: boolean;
  1239. fprcount, gprcount : aint;
  1240. { Save standard registers, both FPR and GPR; does not support VMX/Altivec }
  1241. procedure save_standard_registers;
  1242. var
  1243. regcount : TSuperRegister;
  1244. href : TReference;
  1245. mayNeedLRStore : boolean;
  1246. begin
  1247. { there are two ways to do this: manually, by generating a few "std" instructions,
  1248. or via the restore helper functions. The latter are selected by the -Og switch,
  1249. i.e. "optimize for size" }
  1250. if (cs_opt_size in current_settings.optimizerswitches) and
  1251. (target_info.system <> system_powerpc64_darwin) then begin
  1252. mayNeedLRStore := false;
  1253. if ((fprcount > 0) and (gprcount > 0)) then begin
  1254. a_op_const_reg_reg(list, OP_SUB, OS_INT, 8 * fprcount, NR_R1, NR_R12);
  1255. a_call_name_direct(list, '_savegpr1_' + intToStr(32-gprcount), false, false, false);
  1256. a_call_name_direct(list, '_savefpr_' + intToStr(32-fprcount), false, false, false);
  1257. end else if (gprcount > 0) then
  1258. a_call_name_direct(list, '_savegpr0_' + intToStr(32-gprcount), false, false, false)
  1259. else if (fprcount > 0) then
  1260. a_call_name_direct(list, '_savefpr_' + intToStr(32-fprcount), false, false, false)
  1261. else
  1262. mayNeedLRStore := true;
  1263. end else begin
  1264. { save registers, FPU first, then GPR }
  1265. reference_reset_base(href, NR_STACK_POINTER_REG, -8);
  1266. if (fprcount > 0) then
  1267. for regcount := RS_F31 downto firstregfpu do begin
  1268. a_loadfpu_reg_ref(list, OS_FLOAT, OS_FLOAT, newreg(R_FPUREGISTER,
  1269. regcount, R_SUBNONE), href);
  1270. dec(href.offset, tcgsize2size[OS_FLOAT]);
  1271. end;
  1272. if (gprcount > 0) then
  1273. for regcount := RS_R31 downto firstreggpr do begin
  1274. a_load_reg_ref(list, OS_INT, OS_INT, newreg(R_INTREGISTER, regcount,
  1275. R_SUBNONE), href);
  1276. dec(href.offset, sizeof(pint));
  1277. end;
  1278. { VMX registers not supported by FPC atm }
  1279. { in this branch we always need to store LR ourselves}
  1280. mayNeedLRStore := true;
  1281. end;
  1282. { we may need to store R0 (=LR) ourselves }
  1283. if ((cs_profile in init_settings.moduleswitches) or (mayNeedLRStore)) and (needslinkreg) then begin
  1284. reference_reset_base(href, NR_STACK_POINTER_REG, LA_LR_ELF);
  1285. list.concat(taicpu.op_reg_ref(A_STD, NR_R0, href));
  1286. end;
  1287. end;
  1288. var
  1289. href: treference;
  1290. begin
  1291. calcFirstUsedFPR(firstregfpu, fprcount);
  1292. calcFirstUsedGPR(firstreggpr, gprcount);
  1293. { calculate real stack frame size }
  1294. localsize := tppcprocinfo(current_procinfo).calc_stackframe_size(
  1295. gprcount, fprcount);
  1296. { determine whether we need to save the link register }
  1297. needslinkreg :=
  1298. not(nostackframe) and
  1299. (save_lr_in_prologue or
  1300. ((cs_opt_size in current_settings.optimizerswitches) and
  1301. ((fprcount > 0) or
  1302. (gprcount > 0))));
  1303. a_reg_alloc(list, NR_STACK_POINTER_REG);
  1304. a_reg_alloc(list, NR_R0);
  1305. { move link register to r0 }
  1306. if (needslinkreg) then
  1307. list.concat(taicpu.op_reg(A_MFLR, NR_R0));
  1308. save_standard_registers;
  1309. { save old stack frame pointer }
  1310. if (tppcprocinfo(current_procinfo).needs_frame_pointer) then begin
  1311. a_reg_alloc(list, NR_OLD_STACK_POINTER_REG);
  1312. list.concat(taicpu.op_reg_reg(A_MR, NR_OLD_STACK_POINTER_REG, NR_STACK_POINTER_REG));
  1313. end;
  1314. { create stack frame }
  1315. if (not nostackframe) and (localsize > 0) and
  1316. tppcprocinfo(current_procinfo).needstackframe then begin
  1317. if (localsize <= high(smallint)) then begin
  1318. reference_reset_base(href, NR_STACK_POINTER_REG, -localsize);
  1319. a_load_store(list, A_STDU, NR_STACK_POINTER_REG, href);
  1320. end else begin
  1321. reference_reset_base(href, NR_NO, -localsize);
  1322. { Use R0 for loading the constant (which is definitely > 32k when entering
  1323. this branch).
  1324. Inlined at this position because it must not use temp registers because
  1325. register allocations have already been done }
  1326. { Code template:
  1327. lis r0,ofs@highest
  1328. ori r0,r0,ofs@higher
  1329. sldi r0,r0,32
  1330. oris r0,r0,ofs@h
  1331. ori r0,r0,ofs@l
  1332. }
  1333. list.concat(taicpu.op_reg_const(A_LIS, NR_R0, word(href.offset shr 48)));
  1334. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset shr 32)));
  1335. list.concat(taicpu.op_reg_reg_const(A_SLDI, NR_R0, NR_R0, 32));
  1336. list.concat(taicpu.op_reg_reg_const(A_ORIS, NR_R0, NR_R0, word(href.offset shr 16)));
  1337. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset)));
  1338. list.concat(taicpu.op_reg_reg_reg(A_STDUX, NR_R1, NR_R1, NR_R0));
  1339. end;
  1340. end;
  1341. { CR register not used by FPC atm }
  1342. { keep R1 allocated??? }
  1343. a_reg_dealloc(list, NR_R0);
  1344. end;
  1345. { Generates the exit code for a method.
  1346. This procedure may be called before, as well as after g_stackframe_entry
  1347. is called.
  1348. IMPORTANT: registers are not to be allocated through the register
  1349. allocator here, because the register colouring has already occured !!
  1350. }
  1351. procedure tcgppc.g_proc_exit(list: TAsmList; parasize: longint; nostackframe:
  1352. boolean);
  1353. var
  1354. firstregfpu, firstreggpr: TSuperRegister;
  1355. needslinkreg : boolean;
  1356. fprcount, gprcount: aint;
  1357. { Restore standard registers, both FPR and GPR; does not support VMX/Altivec }
  1358. procedure restore_standard_registers;
  1359. var
  1360. { flag indicating whether we need to manually add the exit code (e.g. blr instruction)
  1361. or not }
  1362. needsExitCode : Boolean;
  1363. href : treference;
  1364. regcount : TSuperRegister;
  1365. begin
  1366. { there are two ways to do this: manually, by generating a few "ld" instructions,
  1367. or via the restore helper functions. The latter are selected by the -Og switch,
  1368. i.e. "optimize for size" }
  1369. if (cs_opt_size in current_settings.optimizerswitches) then begin
  1370. needsExitCode := false;
  1371. if ((fprcount > 0) and (gprcount > 0)) then begin
  1372. a_op_const_reg_reg(list, OP_SUB, OS_INT, 8 * fprcount, NR_R1, NR_R12);
  1373. a_call_name_direct(list, '_restgpr1_' + intToStr(32-gprcount), false, false, false);
  1374. a_jmp_name_direct(list, '_restfpr_' + intToStr(32-fprcount), false);
  1375. end else if (gprcount > 0) then
  1376. a_jmp_name_direct(list, '_restgpr0_' + intToStr(32-gprcount), false)
  1377. else if (fprcount > 0) then
  1378. a_jmp_name_direct(list, '_restfpr_' + intToStr(32-fprcount), false)
  1379. else
  1380. needsExitCode := true;
  1381. end else begin
  1382. needsExitCode := true;
  1383. { restore registers, FPU first, GPR next }
  1384. reference_reset_base(href, NR_STACK_POINTER_REG, -tcgsize2size[OS_FLOAT]);
  1385. if (fprcount > 0) then
  1386. for regcount := RS_F31 downto firstregfpu do begin
  1387. a_loadfpu_ref_reg(list, OS_FLOAT, OS_FLOAT, href, newreg(R_FPUREGISTER, regcount,
  1388. R_SUBNONE));
  1389. dec(href.offset, tcgsize2size[OS_FLOAT]);
  1390. end;
  1391. if (gprcount > 0) then
  1392. for regcount := RS_R31 downto firstreggpr do begin
  1393. a_load_ref_reg(list, OS_INT, OS_INT, href, newreg(R_INTREGISTER, regcount,
  1394. R_SUBNONE));
  1395. dec(href.offset, sizeof(pint));
  1396. end;
  1397. { VMX not supported by FPC atm }
  1398. end;
  1399. if (needsExitCode) then begin
  1400. { restore LR (if needed) }
  1401. if (needslinkreg) then begin
  1402. reference_reset_base(href, NR_STACK_POINTER_REG, LA_LR_ELF);
  1403. list.concat(taicpu.op_reg_ref(A_LD, NR_R0, href));
  1404. list.concat(taicpu.op_reg(A_MTLR, NR_R0));
  1405. end;
  1406. { generate return instruction }
  1407. list.concat(taicpu.op_none(A_BLR));
  1408. end;
  1409. end;
  1410. var
  1411. href: treference;
  1412. localsize : aint;
  1413. begin
  1414. calcFirstUsedFPR(firstregfpu, fprcount);
  1415. calcFirstUsedGPR(firstreggpr, gprcount);
  1416. { determine whether we need to restore the link register }
  1417. needslinkreg :=
  1418. not(nostackframe) and
  1419. (((not (po_assembler in current_procinfo.procdef.procoptions)) and
  1420. ((pi_do_call in current_procinfo.flags) or (cs_profile in init_settings.moduleswitches))) or
  1421. ((cs_opt_size in current_settings.optimizerswitches) and ((fprcount > 0) or (gprcount > 0))) or
  1422. ([cs_lineinfo, cs_debuginfo] * current_settings.moduleswitches <> []));
  1423. { calculate stack frame }
  1424. localsize := tppcprocinfo(current_procinfo).calc_stackframe_size(
  1425. gprcount, fprcount);
  1426. { CR register not supported }
  1427. { restore stack pointer }
  1428. if (not nostackframe) and (localsize > 0) and
  1429. tppcprocinfo(current_procinfo).needstackframe then begin
  1430. if (localsize <= high(smallint)) then begin
  1431. list.concat(taicpu.op_reg_reg_const(A_ADDI, NR_STACK_POINTER_REG, NR_STACK_POINTER_REG, localsize));
  1432. end else begin
  1433. reference_reset_base(href, NR_NO, localsize);
  1434. { use R0 for loading the constant (which is definitely > 32k when entering
  1435. this branch)
  1436. Inlined because it must not use temp registers because register allocations
  1437. have already been done
  1438. }
  1439. { Code template:
  1440. lis r0,ofs@highest
  1441. ori r0,ofs@higher
  1442. sldi r0,r0,32
  1443. oris r0,r0,ofs@h
  1444. ori r0,r0,ofs@l
  1445. }
  1446. list.concat(taicpu.op_reg_const(A_LIS, NR_R0, word(href.offset shr 48)));
  1447. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset shr 32)));
  1448. list.concat(taicpu.op_reg_reg_const(A_SLDI, NR_R0, NR_R0, 32));
  1449. list.concat(taicpu.op_reg_reg_const(A_ORIS, NR_R0, NR_R0, word(href.offset shr 16)));
  1450. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset)));
  1451. list.concat(taicpu.op_reg_reg_reg(A_ADD, NR_R1, NR_R1, NR_R0));
  1452. end;
  1453. end;
  1454. restore_standard_registers;
  1455. end;
  1456. procedure tcgppc.a_loadaddr_ref_reg(list: TAsmList; const ref: treference; r:
  1457. tregister);
  1458. var
  1459. ref2, tmpref: treference;
  1460. { register used to construct address }
  1461. tempreg : TRegister;
  1462. begin
  1463. if (target_info.system = system_powerpc64_darwin) then
  1464. begin
  1465. inherited a_loadaddr_ref_reg(list,ref,r);
  1466. exit;
  1467. end;
  1468. ref2 := ref;
  1469. fixref(list, ref2);
  1470. { load a symbol }
  1471. if (assigned(ref2.symbol) or (hasLargeOffset(ref2))) then begin
  1472. { add the symbol's value to the base of the reference, and if the }
  1473. { reference doesn't have a base, create one }
  1474. reference_reset(tmpref);
  1475. tmpref.offset := ref2.offset;
  1476. tmpref.symbol := ref2.symbol;
  1477. tmpref.relsymbol := ref2.relsymbol;
  1478. { load 64 bit reference into r. If the reference already has a base register,
  1479. first load the 64 bit value into a temp register, then add it to the result
  1480. register rD }
  1481. if (ref2.base <> NR_NO) then begin
  1482. { already have a base register, so allocate a new one }
  1483. tempreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1484. end else begin
  1485. tempreg := r;
  1486. end;
  1487. { code for loading a reference from a symbol into a register rD }
  1488. (*
  1489. lis rX,SYM@highest
  1490. ori rX,SYM@higher
  1491. sldi rX,rX,32
  1492. oris rX,rX,SYM@h
  1493. ori rX,rX,SYM@l
  1494. *)
  1495. {$IFDEF EXTDEBUG}
  1496. list.concat(tai_comment.create(strpnew('loadaddr_ref_reg ')));
  1497. {$ENDIF EXTDEBUG}
  1498. if (assigned(tmpref.symbol)) then begin
  1499. tmpref.refaddr := addr_highest;
  1500. list.concat(taicpu.op_reg_ref(A_LIS, tempreg, tmpref));
  1501. tmpref.refaddr := addr_higher;
  1502. list.concat(taicpu.op_reg_reg_ref(A_ORI, tempreg, tempreg, tmpref));
  1503. list.concat(taicpu.op_reg_reg_const(A_SLDI, tempreg, tempreg, 32));
  1504. tmpref.refaddr := addr_high;
  1505. list.concat(taicpu.op_reg_reg_ref(A_ORIS, tempreg, tempreg, tmpref));
  1506. tmpref.refaddr := addr_low;
  1507. list.concat(taicpu.op_reg_reg_ref(A_ORI, tempreg, tempreg, tmpref));
  1508. end else
  1509. a_load_const_reg(list, OS_ADDR, tmpref.offset, tempreg);
  1510. { if there's already a base register, add the temp register contents to
  1511. the base register }
  1512. if (ref2.base <> NR_NO) then begin
  1513. list.concat(taicpu.op_reg_reg_reg(A_ADD, r, tempreg, ref2.base));
  1514. end;
  1515. end else if (ref2.offset <> 0) then begin
  1516. { no symbol, but offset <> 0 }
  1517. if (ref2.base <> NR_NO) then begin
  1518. a_op_const_reg_reg(list, OP_ADD, OS_64, ref2.offset, ref2.base, r)
  1519. { FixRef makes sure that "(ref.index <> R_NO) and (ref.offset <> 0)" never
  1520. occurs, so now only ref.offset has to be loaded }
  1521. end else begin
  1522. a_load_const_reg(list, OS_64, ref2.offset, r);
  1523. end;
  1524. end else if (ref2.index <> NR_NO) then begin
  1525. list.concat(taicpu.op_reg_reg_reg(A_ADD, r, ref2.base, ref2.index))
  1526. end else if (ref2.base <> NR_NO) and
  1527. (r <> ref2.base) then begin
  1528. a_load_reg_reg(list, OS_ADDR, OS_ADDR, ref2.base, r)
  1529. end else begin
  1530. list.concat(taicpu.op_reg_const(A_LI, r, 0));
  1531. end;
  1532. end;
  1533. { ************* concatcopy ************ }
  1534. procedure tcgppc.g_concatcopy(list: TAsmList; const source, dest: treference;
  1535. len: aint);
  1536. var
  1537. countreg, tempreg:TRegister;
  1538. src, dst: TReference;
  1539. lab: tasmlabel;
  1540. count, count2, step: longint;
  1541. size: tcgsize;
  1542. begin
  1543. {$IFDEF extdebug}
  1544. if len > high(aint) then
  1545. internalerror(2002072704);
  1546. list.concat(tai_comment.create(strpnew('g_concatcopy1 ' + inttostr(len) + ' bytes left ')));
  1547. {$ENDIF extdebug}
  1548. { if the references are equal, exit, there is no need to copy anything }
  1549. if references_equal(source, dest) or
  1550. (len=0) then
  1551. exit;
  1552. { make sure short loads are handled as optimally as possible;
  1553. note that the data here never overlaps, so we can do a forward
  1554. copy at all times.
  1555. NOTE: maybe use some scratch registers to pair load/store instructions
  1556. }
  1557. if (len <= 8) then begin
  1558. src := source; dst := dest;
  1559. {$IFDEF extdebug}
  1560. list.concat(tai_comment.create(strpnew('g_concatcopy3 ' + inttostr(src.offset) + ' ' + inttostr(dst.offset))));
  1561. {$ENDIF extdebug}
  1562. while (len <> 0) do begin
  1563. if (len = 8) then begin
  1564. a_load_ref_ref(list, OS_64, OS_64, src, dst);
  1565. dec(len, 8);
  1566. end else if (len >= 4) then begin
  1567. a_load_ref_ref(list, OS_32, OS_32, src, dst);
  1568. inc(src.offset, 4); inc(dst.offset, 4);
  1569. dec(len, 4);
  1570. end else if (len >= 2) then begin
  1571. a_load_ref_ref(list, OS_16, OS_16, src, dst);
  1572. inc(src.offset, 2); inc(dst.offset, 2);
  1573. dec(len, 2);
  1574. end else begin
  1575. a_load_ref_ref(list, OS_8, OS_8, src, dst);
  1576. inc(src.offset, 1); inc(dst.offset, 1);
  1577. dec(len, 1);
  1578. end;
  1579. end;
  1580. exit;
  1581. end;
  1582. {$IFDEF extdebug}
  1583. list.concat(tai_comment.create(strpnew('g_concatcopy2 ' + inttostr(len) + ' bytes left ')));
  1584. {$ENDIF extdebug}
  1585. if not(source.alignment in [1,2]) and
  1586. not(dest.alignment in [1,2]) then
  1587. begin
  1588. count:=len div 8;
  1589. step:=8;
  1590. size:=OS_64;
  1591. end
  1592. else
  1593. begin
  1594. count:=len div 4;
  1595. step:=4;
  1596. size:=OS_32;
  1597. end;
  1598. tempreg:=getintregister(list,size);
  1599. reference_reset(src);
  1600. reference_reset(dst);
  1601. { load the address of source into src.base }
  1602. if (count > 4) or
  1603. not issimpleref(source) or
  1604. ((source.index <> NR_NO) and
  1605. ((source.offset + len) > high(smallint))) then begin
  1606. src.base := getaddressregister(list);
  1607. a_loadaddr_ref_reg(list, source, src.base);
  1608. end else begin
  1609. src := source;
  1610. end;
  1611. { load the address of dest into dst.base }
  1612. if (count > 4) or
  1613. not issimpleref(dest) or
  1614. ((dest.index <> NR_NO) and
  1615. ((dest.offset + len) > high(smallint))) then begin
  1616. dst.base := getaddressregister(list);
  1617. a_loadaddr_ref_reg(list, dest, dst.base);
  1618. end else begin
  1619. dst := dest;
  1620. end;
  1621. { generate a loop }
  1622. if count > 4 then begin
  1623. { the offsets are zero after the a_loadaddress_ref_reg and just
  1624. have to be set to step. I put an Inc there so debugging may be
  1625. easier (should offset be different from zero here, it will be
  1626. easy to notice in the generated assembler }
  1627. inc(dst.offset, step);
  1628. inc(src.offset, step);
  1629. list.concat(taicpu.op_reg_reg_const(A_SUBI, src.base, src.base, step));
  1630. list.concat(taicpu.op_reg_reg_const(A_SUBI, dst.base, dst.base, step));
  1631. countreg := getintregister(list, OS_INT);
  1632. a_load_const_reg(list, OS_INT, count, countreg);
  1633. current_asmdata.getjumplabel(lab);
  1634. a_label(list, lab);
  1635. list.concat(taicpu.op_reg_reg_const(A_SUBIC_, countreg, countreg, 1));
  1636. if (size=OS_64) then
  1637. begin
  1638. list.concat(taicpu.op_reg_ref(A_LDU, tempreg, src));
  1639. list.concat(taicpu.op_reg_ref(A_STDU, tempreg, dst));
  1640. end
  1641. else
  1642. begin
  1643. list.concat(taicpu.op_reg_ref(A_LWZU, tempreg, src));
  1644. list.concat(taicpu.op_reg_ref(A_STWU, tempreg, dst));
  1645. end;
  1646. a_jmp(list, A_BC, C_NE, 0, lab);
  1647. a_reg_sync(list,src.base);
  1648. a_reg_sync(list,dst.base);
  1649. a_reg_sync(list,countreg);
  1650. len := len mod step;
  1651. count := 0;
  1652. end;
  1653. { unrolled loop }
  1654. if count > 0 then begin
  1655. for count2 := 1 to count do begin
  1656. a_load_ref_reg(list, size, size, src, tempreg);
  1657. a_load_reg_ref(list, size, size, tempreg, dst);
  1658. inc(src.offset, step);
  1659. inc(dst.offset, step);
  1660. end;
  1661. len := len mod step;
  1662. end;
  1663. if (len and 4) <> 0 then begin
  1664. a_load_ref_reg(list, OS_32, OS_32, src, tempreg);
  1665. a_load_reg_ref(list, OS_32, OS_32, tempreg, dst);
  1666. inc(src.offset, 4);
  1667. inc(dst.offset, 4);
  1668. end;
  1669. { copy the leftovers }
  1670. if (len and 2) <> 0 then begin
  1671. a_load_ref_reg(list, OS_16, OS_16, src, tempreg);
  1672. a_load_reg_ref(list, OS_16, OS_16, tempreg, dst);
  1673. inc(src.offset, 2);
  1674. inc(dst.offset, 2);
  1675. end;
  1676. if (len and 1) <> 0 then begin
  1677. a_load_ref_reg(list, OS_8, OS_8, src, tempreg);
  1678. a_load_reg_ref(list, OS_8, OS_8, tempreg, dst);
  1679. end;
  1680. end;
  1681. procedure tcgppc.g_external_wrapper(list: TAsmList; pd: TProcDef; const externalname: string);
  1682. var
  1683. href : treference;
  1684. begin
  1685. if (target_info.system <> system_powerpc64_linux) then begin
  1686. inherited;
  1687. exit;
  1688. end;
  1689. { for ppc64/linux emit correct code which sets up a stack frame and then calls the
  1690. external method normally to ensure that the GOT/TOC will be loaded correctly if
  1691. required.
  1692. It's not really advantageous to use cg methods here because they are too specialized.
  1693. I.e. the resulting code sequence looks as follows:
  1694. mflr r0
  1695. std r0, 16(r1)
  1696. stdu r1, -112(r1)
  1697. bl <external_method>
  1698. nop
  1699. addi r1, r1, 112
  1700. ld r0, 16(r1)
  1701. mtlr r0
  1702. blr
  1703. }
  1704. list.concat(taicpu.op_reg(A_MFLR, NR_R0));
  1705. reference_reset_base(href, NR_STACK_POINTER_REG, 16);
  1706. list.concat(taicpu.op_reg_ref(A_STD, NR_R0, href));
  1707. reference_reset_base(href, NR_STACK_POINTER_REG, -MINIMUM_STACKFRAME_SIZE);
  1708. list.concat(taicpu.op_reg_ref(A_STDU, NR_STACK_POINTER_REG, href));
  1709. list.concat(taicpu.op_sym(A_BL, current_asmdata.RefAsmSymbol(externalname)));
  1710. list.concat(taicpu.op_none(A_NOP));
  1711. list.concat(taicpu.op_reg_reg_const(A_ADDI, NR_STACK_POINTER_REG, NR_STACK_POINTER_REG, MINIMUM_STACKFRAME_SIZE));
  1712. reference_reset_base(href, NR_STACK_POINTER_REG, LA_LR_ELF);
  1713. list.concat(taicpu.op_reg_ref(A_LD, NR_R0, href));
  1714. list.concat(taicpu.op_reg(A_MTLR, NR_R0));
  1715. list.concat(taicpu.op_none(A_BLR));
  1716. end;
  1717. {***************** This is private property, keep out! :) *****************}
  1718. procedure tcgppc.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  1719. const
  1720. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  1721. begin
  1722. {$IFDEF EXTDEBUG}
  1723. list.concat(tai_comment.create(strpnew('maybeadjustresult op = ' + cgop2string(op) + ' size = ' + cgsize2string(size))));
  1724. {$ENDIF EXTDEBUG}
  1725. if (op in overflowops) and (size in [OS_8, OS_S8, OS_16, OS_S16, OS_32, OS_S32]) then
  1726. a_load_reg_reg(list, OS_64, size, dst, dst);
  1727. end;
  1728. function tcgppc.issimpleref(const ref: treference): boolean;
  1729. begin
  1730. if (ref.base = NR_NO) and
  1731. (ref.index <> NR_NO) then
  1732. internalerror(200208101);
  1733. result :=
  1734. not (assigned(ref.symbol)) and
  1735. (((ref.index = NR_NO) and
  1736. (ref.offset >= low(smallint)) and
  1737. (ref.offset <= high(smallint))) or
  1738. ((ref.index <> NR_NO) and
  1739. (ref.offset = 0)));
  1740. end;
  1741. procedure tcgppc.a_load_store(list: TAsmList; op: tasmop; reg: tregister;
  1742. ref: treference);
  1743. procedure maybefixup64bitoffset;
  1744. var
  1745. tmpreg: tregister;
  1746. begin
  1747. { for some instructions we need to check that the offset is divisible by at
  1748. least four. If not, add the bytes which are "off" to the base register and
  1749. adjust the offset accordingly }
  1750. case op of
  1751. A_LD, A_LDU, A_STD, A_STDU, A_LWA :
  1752. if ((ref.offset mod 4) <> 0) then begin
  1753. tmpreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1754. if (ref.base <> NR_NO) then begin
  1755. a_op_const_reg_reg(list, OP_ADD, OS_ADDR, ref.offset mod 4, ref.base, tmpreg);
  1756. ref.base := tmpreg;
  1757. end else begin
  1758. list.concat(taicpu.op_reg_const(A_LI, tmpreg, ref.offset mod 4));
  1759. ref.base := tmpreg;
  1760. end;
  1761. ref.offset := (ref.offset div 4) * 4;
  1762. end;
  1763. end;
  1764. end;
  1765. var
  1766. tmpreg, tmpreg2: tregister;
  1767. tmpref: treference;
  1768. largeOffset: Boolean;
  1769. begin
  1770. if (target_info.system = system_powerpc64_darwin) then
  1771. begin
  1772. { darwin/ppc64 works with 32 bit relocatable symbol addresses }
  1773. maybefixup64bitoffset;
  1774. inherited a_load_store(list,op,reg,ref);
  1775. exit
  1776. end;
  1777. { at this point there must not be a combination of values in the ref treference
  1778. which is not possible to directly map to instructions of the PowerPC architecture }
  1779. if (ref.index <> NR_NO) and ((ref.offset <> 0) or (assigned(ref.symbol))) then
  1780. internalerror(200310131);
  1781. { if this is a PIC'ed address, handle it and exit }
  1782. if (ref.refaddr = addr_pic) then begin
  1783. if (ref.offset <> 0) then
  1784. internalerror(2006010501);
  1785. if (ref.index <> NR_NO) then
  1786. internalerror(2006010502);
  1787. if (not assigned(ref.symbol)) then
  1788. internalerror(200601050);
  1789. list.concat(taicpu.op_reg_ref(op, reg, ref));
  1790. exit;
  1791. end;
  1792. maybefixup64bitoffset;
  1793. {$IFDEF EXTDEBUG}
  1794. list.concat(tai_comment.create(strpnew('a_load_store1 ' + BoolToStr(ref.refaddr = addr_pic))));
  1795. {$ENDIF EXTDEBUG}
  1796. { if we have to load/store from a symbol or large addresses, use a temporary register
  1797. containing the address }
  1798. if (assigned(ref.symbol) or (hasLargeOffset(ref))) then begin
  1799. tmpreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1800. if (hasLargeOffset(ref) and (ref.base = NR_NO)) then begin
  1801. ref.base := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1802. a_load_const_reg(list, OS_ADDR, ref.offset, ref.base);
  1803. ref.offset := 0;
  1804. end;
  1805. reference_reset(tmpref);
  1806. tmpref.symbol := ref.symbol;
  1807. tmpref.relsymbol := ref.relsymbol;
  1808. tmpref.offset := ref.offset;
  1809. if (ref.base <> NR_NO) then begin
  1810. { As long as the TOC isn't working we try to achieve highest speed (in this
  1811. case by allowing instructions execute in parallel) as possible at the cost
  1812. of using another temporary register. So the code template when there is
  1813. a base register and an offset is the following:
  1814. lis rT1, SYM+offs@highest
  1815. ori rT1, rT1, SYM+offs@higher
  1816. lis rT2, SYM+offs@hi
  1817. ori rT2, SYM+offs@lo
  1818. rldimi rT2, rT1, 32
  1819. <op>X reg, base, rT2
  1820. }
  1821. tmpreg2 := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1822. if (assigned(tmpref.symbol)) then begin
  1823. tmpref.refaddr := addr_highest;
  1824. list.concat(taicpu.op_reg_ref(A_LIS, tmpreg, tmpref));
  1825. tmpref.refaddr := addr_higher;
  1826. list.concat(taicpu.op_reg_reg_ref(A_ORI, tmpreg, tmpreg, tmpref));
  1827. tmpref.refaddr := addr_high;
  1828. list.concat(taicpu.op_reg_ref(A_LIS, tmpreg2, tmpref));
  1829. tmpref.refaddr := addr_low;
  1830. list.concat(taicpu.op_reg_reg_ref(A_ORI, tmpreg2, tmpreg2, tmpref));
  1831. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, tmpreg2, tmpreg, 32, 0));
  1832. end else
  1833. a_load_const_reg(list, OS_ADDR, tmpref.offset, tmpreg2);
  1834. reference_reset(tmpref);
  1835. tmpref.base := ref.base;
  1836. tmpref.index := tmpreg2;
  1837. case op of
  1838. { the code generator doesn't generate update instructions anyway, so
  1839. error out on those instructions }
  1840. A_LBZ : op := A_LBZX;
  1841. A_LHZ : op := A_LHZX;
  1842. A_LWZ : op := A_LWZX;
  1843. A_LD : op := A_LDX;
  1844. A_LHA : op := A_LHAX;
  1845. A_LWA : op := A_LWAX;
  1846. A_LFS : op := A_LFSX;
  1847. A_LFD : op := A_LFDX;
  1848. A_STB : op := A_STBX;
  1849. A_STH : op := A_STHX;
  1850. A_STW : op := A_STWX;
  1851. A_STD : op := A_STDX;
  1852. A_STFS : op := A_STFSX;
  1853. A_STFD : op := A_STFDX;
  1854. else
  1855. { unknown load/store opcode }
  1856. internalerror(2005101302);
  1857. end;
  1858. list.concat(taicpu.op_reg_ref(op, reg, tmpref));
  1859. end else begin
  1860. { when accessing value from a reference without a base register, use the
  1861. following code template:
  1862. lis rT,SYM+offs@highesta
  1863. ori rT,SYM+offs@highera
  1864. sldi rT,rT,32
  1865. oris rT,rT,SYM+offs@ha
  1866. ld rD,SYM+offs@l(rT)
  1867. }
  1868. tmpref.refaddr := addr_highesta;
  1869. list.concat(taicpu.op_reg_ref(A_LIS, tmpreg, tmpref));
  1870. tmpref.refaddr := addr_highera;
  1871. list.concat(taicpu.op_reg_reg_ref(A_ORI, tmpreg, tmpreg, tmpref));
  1872. list.concat(taicpu.op_reg_reg_const(A_SLDI, tmpreg, tmpreg, 32));
  1873. tmpref.refaddr := addr_higha;
  1874. list.concat(taicpu.op_reg_reg_ref(A_ORIS, tmpreg, tmpreg, tmpref));
  1875. tmpref.base := tmpreg;
  1876. tmpref.refaddr := addr_low;
  1877. list.concat(taicpu.op_reg_ref(op, reg, tmpref));
  1878. end;
  1879. end else begin
  1880. list.concat(taicpu.op_reg_ref(op, reg, ref));
  1881. end;
  1882. end;
  1883. procedure tcgppc.loadConstantPIC(list : TAsmList; size : TCGSize; a : aint; reg : TRegister);
  1884. var
  1885. l: tasmsymbol;
  1886. ref: treference;
  1887. symname : string;
  1888. begin
  1889. maybe_new_object_file(current_asmdata.asmlists[al_picdata]);
  1890. symname := '_$' + current_asmdata.name + '$toc$' + hexstr(a, sizeof(a)*2);
  1891. l:=current_asmdata.getasmsymbol(symname);
  1892. if not(assigned(l)) then begin
  1893. l:=current_asmdata.DefineAsmSymbol(symname,AB_GLOBAL, AT_DATA);
  1894. current_asmdata.asmlists[al_picdata].concat(tai_section.create(sec_toc, '.toc', 8));
  1895. current_asmdata.asmlists[al_picdata].concat(tai_symbol.create_global(l,0));
  1896. current_asmdata.asmlists[al_picdata].concat(tai_directive.create(asd_toc_entry, symname + '[TC], ' + inttostr(a)));
  1897. end;
  1898. reference_reset_symbol(ref,l,0);
  1899. ref.base := NR_R2;
  1900. ref.refaddr := addr_no;
  1901. {$IFDEF EXTDEBUG}
  1902. list.concat(tai_comment.create(strpnew('loading value from TOC reference for ' + symname)));
  1903. {$ENDIF EXTDEBUG}
  1904. cg.a_load_ref_reg(list, OS_INT, OS_INT, ref, reg);
  1905. end;
  1906. begin
  1907. cg := tcgppc.create;
  1908. end.