cgx86.pas 74 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094
  1. {
  2. Copyright (c) 1998-2005 by Florian Klaempfl
  3. This unit implements the common parts of the code generator for the i386 and the x86-64.
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. { This unit implements the common parts of the code generator for the i386 and the x86-64.
  18. }
  19. unit cgx86;
  20. {$i fpcdefs.inc}
  21. interface
  22. uses
  23. globtype,
  24. cgbase,cgutils,cgobj,
  25. aasmbase,aasmtai,aasmdata,aasmcpu,
  26. cpubase,cpuinfo,rgobj,rgx86,rgcpu,
  27. symconst,symtype,symdef;
  28. type
  29. tcgx86 = class(tcg)
  30. rgfpu : Trgx86fpu;
  31. procedure done_register_allocators;override;
  32. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
  33. function getmmxregister(list:TAsmList):Tregister;
  34. function getmmregister(list:TAsmList;size:Tcgsize):Tregister;override;
  35. procedure getcpuregister(list:TAsmList;r:Tregister);override;
  36. procedure ungetcpuregister(list:TAsmList;r:Tregister);override;
  37. procedure alloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);override;
  38. procedure dealloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);override;
  39. function uses_registers(rt:Tregistertype):boolean;override;
  40. procedure add_reg_instruction(instr:Tai;r:tregister);override;
  41. procedure dec_fpu_stack;
  42. procedure inc_fpu_stack;
  43. procedure a_call_name(list : TAsmList;const s : string);override;
  44. procedure a_call_reg(list : TAsmList;reg : tregister);override;
  45. procedure a_call_ref(list : TAsmList;ref : treference);override;
  46. procedure a_call_name_static(list : TAsmList;const s : string);override;
  47. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister); override;
  48. procedure a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference); override;
  49. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  50. procedure a_op_ref_reg(list : TAsmList; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister); override;
  51. procedure a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference); override;
  52. { move instructions }
  53. procedure a_load_const_reg(list : TAsmList; tosize: tcgsize; a : aint;reg : tregister);override;
  54. procedure a_load_const_ref(list : TAsmList; tosize: tcgsize; a : aint;const ref : treference);override;
  55. procedure a_load_reg_ref(list : TAsmList;fromsize,tosize: tcgsize; reg : tregister;const ref : treference);override;
  56. procedure a_load_ref_reg(list : TAsmList;fromsize,tosize: tcgsize;const ref : treference;reg : tregister);override;
  57. procedure a_load_reg_reg(list : TAsmList;fromsize,tosize: tcgsize;reg1,reg2 : tregister);override;
  58. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);override;
  59. { fpu move instructions }
  60. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  61. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  62. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  63. { vector register move instructions }
  64. procedure a_loadmm_reg_reg(list: TAsmList; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); override;
  65. procedure a_loadmm_ref_reg(list: TAsmList; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  66. procedure a_loadmm_reg_ref(list: TAsmList; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  67. procedure a_opmm_ref_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  68. procedure a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle);override;
  69. { comparison operations }
  70. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  71. l : tasmlabel);override;
  72. procedure a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  73. l : tasmlabel);override;
  74. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  75. procedure a_cmp_ref_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;const ref: treference; reg : tregister; l : tasmlabel); override;
  76. procedure a_cmp_reg_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg : tregister; const ref: treference; l : tasmlabel); override;
  77. procedure a_jmp_name(list : TAsmList;const s : string);override;
  78. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  79. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); override;
  80. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister); override;
  81. procedure g_flags2ref(list: TAsmList; size: TCgSize; const f: tresflags; const ref: TReference); override;
  82. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);override;
  83. { entry/exit code helpers }
  84. procedure g_profilecode(list : TAsmList);override;
  85. procedure g_stackpointer_alloc(list : TAsmList;localsize : longint);override;
  86. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  87. procedure g_overflowcheck(list: TAsmList; const l:tlocation;def:tdef);override;
  88. procedure g_external_wrapper(list: TAsmList; procdef: tprocdef; const externalname: string); override;
  89. procedure make_simple_ref(list:TAsmList;var ref: treference);
  90. protected
  91. procedure a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  92. procedure check_register_size(size:tcgsize;reg:tregister);
  93. procedure opmm_loc_reg(list: TAsmList; Op: TOpCG; size : tcgsize;loc : tlocation;dst: tregister; shuffle : pmmshuffle);
  94. function get_darwin_call_stub(const s: string): tasmsymbol;
  95. private
  96. procedure sizes2load(s1,s2 : tcgsize;var op: tasmop; var s3: topsize);
  97. procedure floatload(list: TAsmList; t : tcgsize;const ref : treference);
  98. procedure floatstore(list: TAsmList; t : tcgsize;const ref : treference);
  99. procedure floatloadops(t : tcgsize;var op : tasmop;var s : topsize);
  100. procedure floatstoreops(t : tcgsize;var op : tasmop;var s : topsize);
  101. end;
  102. const
  103. {$ifdef x86_64}
  104. TCGSize2OpSize: Array[tcgsize] of topsize =
  105. (S_NO,S_B,S_W,S_L,S_Q,S_T,S_B,S_W,S_L,S_Q,S_Q,
  106. S_FS,S_FL,S_FX,S_IQ,S_FXX,
  107. S_NO,S_NO,S_NO,S_MD,S_T,
  108. S_NO,S_NO,S_NO,S_NO,S_T);
  109. {$else x86_64}
  110. TCGSize2OpSize: Array[tcgsize] of topsize =
  111. (S_NO,S_B,S_W,S_L,S_L,S_T,S_B,S_W,S_L,S_L,S_L,
  112. S_FS,S_FL,S_FX,S_IQ,S_FXX,
  113. S_NO,S_NO,S_NO,S_MD,S_T,
  114. S_NO,S_NO,S_NO,S_NO,S_T);
  115. {$endif x86_64}
  116. {$ifndef NOTARGETWIN}
  117. winstackpagesize = 4096;
  118. {$endif NOTARGETWIN}
  119. implementation
  120. uses
  121. globals,verbose,systems,cutils,
  122. defutil,paramgr,procinfo,
  123. tgobj,ncgutil,
  124. fmodule;
  125. const
  126. TOpCG2AsmOp: Array[topcg] of TAsmOp = (A_NONE,A_MOV,A_ADD,A_AND,A_DIV,
  127. A_IDIV,A_IMUL,A_MUL,A_NEG,A_NOT,A_OR,
  128. A_SAR,A_SHL,A_SHR,A_SUB,A_XOR);
  129. TOpCmp2AsmCond: Array[topcmp] of TAsmCond = (C_NONE,
  130. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A);
  131. procedure Tcgx86.done_register_allocators;
  132. begin
  133. rg[R_INTREGISTER].free;
  134. rg[R_MMREGISTER].free;
  135. rg[R_MMXREGISTER].free;
  136. rgfpu.free;
  137. inherited done_register_allocators;
  138. end;
  139. function Tcgx86.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  140. begin
  141. result:=rgfpu.getregisterfpu(list);
  142. end;
  143. function Tcgx86.getmmxregister(list:TAsmList):Tregister;
  144. begin
  145. if not assigned(rg[R_MMXREGISTER]) then
  146. internalerror(2003121214);
  147. result:=rg[R_MMXREGISTER].getregister(list,R_SUBNONE);
  148. end;
  149. function Tcgx86.getmmregister(list:TAsmList;size:Tcgsize):Tregister;
  150. begin
  151. if not assigned(rg[R_MMREGISTER]) then
  152. internalerror(2003121234);
  153. case size of
  154. OS_F64:
  155. result:=rg[R_MMREGISTER].getregister(list,R_SUBMMD);
  156. OS_F32:
  157. result:=rg[R_MMREGISTER].getregister(list,R_SUBMMS);
  158. OS_M128:
  159. result:=rg[R_MMREGISTER].getregister(list,R_SUBMMWHOLE);
  160. else
  161. internalerror(200506041);
  162. end;
  163. end;
  164. procedure Tcgx86.getcpuregister(list:TAsmList;r:Tregister);
  165. begin
  166. if getregtype(r)=R_FPUREGISTER then
  167. internalerror(2003121210)
  168. else
  169. inherited getcpuregister(list,r);
  170. end;
  171. procedure tcgx86.ungetcpuregister(list:TAsmList;r:Tregister);
  172. begin
  173. if getregtype(r)=R_FPUREGISTER then
  174. rgfpu.ungetregisterfpu(list,r)
  175. else
  176. inherited ungetcpuregister(list,r);
  177. end;
  178. procedure Tcgx86.alloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);
  179. begin
  180. if rt<>R_FPUREGISTER then
  181. inherited alloccpuregisters(list,rt,r);
  182. end;
  183. procedure Tcgx86.dealloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);
  184. begin
  185. if rt<>R_FPUREGISTER then
  186. inherited dealloccpuregisters(list,rt,r);
  187. end;
  188. function Tcgx86.uses_registers(rt:Tregistertype):boolean;
  189. begin
  190. if rt=R_FPUREGISTER then
  191. result:=false
  192. else
  193. result:=inherited uses_registers(rt);
  194. end;
  195. procedure tcgx86.add_reg_instruction(instr:Tai;r:tregister);
  196. begin
  197. if getregtype(r)<>R_FPUREGISTER then
  198. inherited add_reg_instruction(instr,r);
  199. end;
  200. procedure tcgx86.dec_fpu_stack;
  201. begin
  202. if rgfpu.fpuvaroffset<=0 then
  203. internalerror(200604201);
  204. dec(rgfpu.fpuvaroffset);
  205. end;
  206. procedure tcgx86.inc_fpu_stack;
  207. begin
  208. inc(rgfpu.fpuvaroffset);
  209. end;
  210. {****************************************************************************
  211. This is private property, keep out! :)
  212. ****************************************************************************}
  213. procedure tcgx86.sizes2load(s1,s2 : tcgsize; var op: tasmop; var s3: topsize);
  214. begin
  215. { ensure to have always valid sizes }
  216. if s1=OS_NO then
  217. s1:=s2;
  218. if s2=OS_NO then
  219. s2:=s1;
  220. case s2 of
  221. OS_8,OS_S8 :
  222. if S1 in [OS_8,OS_S8] then
  223. s3 := S_B
  224. else
  225. internalerror(200109221);
  226. OS_16,OS_S16:
  227. case s1 of
  228. OS_8,OS_S8:
  229. s3 := S_BW;
  230. OS_16,OS_S16:
  231. s3 := S_W;
  232. else
  233. internalerror(200109222);
  234. end;
  235. OS_32,OS_S32:
  236. case s1 of
  237. OS_8,OS_S8:
  238. s3 := S_BL;
  239. OS_16,OS_S16:
  240. s3 := S_WL;
  241. OS_32,OS_S32:
  242. s3 := S_L;
  243. else
  244. internalerror(200109223);
  245. end;
  246. {$ifdef x86_64}
  247. OS_64,OS_S64:
  248. case s1 of
  249. OS_8:
  250. s3 := S_BL;
  251. OS_S8:
  252. s3 := S_BQ;
  253. OS_16:
  254. s3 := S_WL;
  255. OS_S16:
  256. s3 := S_WQ;
  257. OS_32:
  258. s3 := S_L;
  259. OS_S32:
  260. s3 := S_LQ;
  261. OS_64,OS_S64:
  262. s3 := S_Q;
  263. else
  264. internalerror(200304302);
  265. end;
  266. {$endif x86_64}
  267. else
  268. internalerror(200109227);
  269. end;
  270. if s3 in [S_B,S_W,S_L,S_Q] then
  271. op := A_MOV
  272. else if s1 in [OS_8,OS_16,OS_32,OS_64] then
  273. op := A_MOVZX
  274. else
  275. {$ifdef x86_64}
  276. if s3 in [S_LQ] then
  277. op := A_MOVSXD
  278. else
  279. {$endif x86_64}
  280. op := A_MOVSX;
  281. end;
  282. procedure tcgx86.make_simple_ref(list:TAsmList;var ref: treference);
  283. var
  284. hreg : tregister;
  285. href : treference;
  286. {$ifndef x86_64}
  287. add_hreg: boolean;
  288. {$endif not x86_64}
  289. begin
  290. {$ifdef x86_64}
  291. { Only 32bit is allowed }
  292. if ((ref.offset<low(longint)) or (ref.offset>high(longint))) then
  293. begin
  294. { Load constant value to register }
  295. hreg:=GetAddressRegister(list);
  296. list.concat(taicpu.op_const_reg(A_MOV,S_Q,ref.offset,hreg));
  297. ref.offset:=0;
  298. {if assigned(ref.symbol) then
  299. begin
  300. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_Q,ref.symbol,0,hreg));
  301. ref.symbol:=nil;
  302. end;}
  303. { Add register to reference }
  304. if ref.index=NR_NO then
  305. ref.index:=hreg
  306. else
  307. begin
  308. if ref.scalefactor<>0 then
  309. begin
  310. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.base,hreg));
  311. ref.base:=hreg;
  312. end
  313. else
  314. begin
  315. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.index,hreg));
  316. ref.index:=hreg;
  317. end;
  318. end;
  319. end;
  320. if (cs_create_pic in current_settings.moduleswitches) and
  321. assigned(ref.symbol) and not((ref.symbol.bind=AB_LOCAL) and (ref.symbol.typ in [AT_LABEL,AT_FUNCTION])) then
  322. begin
  323. reference_reset_symbol(href,ref.symbol,0);
  324. hreg:=getaddressregister(list);
  325. href.refaddr:=addr_pic;
  326. href.base:=NR_RIP;
  327. list.concat(taicpu.op_ref_reg(A_MOV,S_Q,href,hreg));
  328. ref.symbol:=nil;
  329. if ref.base=NR_NO then
  330. ref.base:=hreg
  331. else if ref.index=NR_NO then
  332. begin
  333. ref.index:=hreg;
  334. ref.scalefactor:=1;
  335. end
  336. else
  337. begin
  338. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.base,hreg));
  339. ref.base:=hreg;
  340. end;
  341. end;
  342. {$else x86_64}
  343. add_hreg:=false;
  344. if (target_info.system=system_i386_darwin) then
  345. begin
  346. if assigned(ref.symbol) and
  347. not(assigned(ref.relsymbol)) and
  348. ((ref.symbol.bind = AB_EXTERNAL) or
  349. (cs_create_pic in current_settings.moduleswitches)) then
  350. begin
  351. if (ref.symbol.bind = AB_EXTERNAL) or
  352. ((cs_create_pic in current_settings.moduleswitches) and
  353. (ref.symbol.bind in [AB_COMMON,AB_GLOBAL])) then
  354. begin
  355. hreg:=g_indirect_sym_load(list,ref.symbol.name);
  356. ref.symbol:=nil;
  357. end
  358. else
  359. begin
  360. include(current_procinfo.flags,pi_needs_got);
  361. hreg:=current_procinfo.got;
  362. ref.relsymbol:=current_procinfo.CurrGOTLabel;
  363. end;
  364. add_hreg:=true
  365. end
  366. end
  367. else if (cs_create_pic in current_settings.moduleswitches) and
  368. assigned(ref.symbol) and
  369. not((ref.symbol.bind=AB_LOCAL) and
  370. (ref.symbol.typ in [AT_LABEL,AT_FUNCTION])) then
  371. begin
  372. href.refaddr:=addr_pic;
  373. href.base:=current_procinfo.got;
  374. include(current_procinfo.flags,pi_needs_got);
  375. list.concat(taicpu.op_ref_reg(A_MOV,S_L,href,hreg));
  376. ref.symbol:=nil;
  377. add_hreg:=true;
  378. end;
  379. if add_hreg then
  380. begin
  381. if ref.base=NR_NO then
  382. ref.base:=hreg
  383. else if ref.index=NR_NO then
  384. begin
  385. ref.index:=hreg;
  386. ref.scalefactor:=1;
  387. end
  388. else
  389. begin
  390. list.concat(taicpu.op_reg_reg(A_ADD,S_L,ref.base,hreg));
  391. ref.base:=hreg;
  392. end;
  393. end;
  394. {$endif x86_64}
  395. end;
  396. procedure tcgx86.floatloadops(t : tcgsize;var op : tasmop;var s : topsize);
  397. begin
  398. case t of
  399. OS_F32 :
  400. begin
  401. op:=A_FLD;
  402. s:=S_FS;
  403. end;
  404. OS_F64 :
  405. begin
  406. op:=A_FLD;
  407. s:=S_FL;
  408. end;
  409. OS_F80 :
  410. begin
  411. op:=A_FLD;
  412. s:=S_FX;
  413. end;
  414. OS_C64 :
  415. begin
  416. op:=A_FILD;
  417. s:=S_IQ;
  418. end;
  419. else
  420. internalerror(200204043);
  421. end;
  422. end;
  423. procedure tcgx86.floatload(list: TAsmList; t : tcgsize;const ref : treference);
  424. var
  425. op : tasmop;
  426. s : topsize;
  427. tmpref : treference;
  428. begin
  429. tmpref:=ref;
  430. make_simple_ref(list,tmpref);
  431. floatloadops(t,op,s);
  432. list.concat(Taicpu.Op_ref(op,s,tmpref));
  433. inc_fpu_stack;
  434. end;
  435. procedure tcgx86.floatstoreops(t : tcgsize;var op : tasmop;var s : topsize);
  436. begin
  437. case t of
  438. OS_F32 :
  439. begin
  440. op:=A_FSTP;
  441. s:=S_FS;
  442. end;
  443. OS_F64 :
  444. begin
  445. op:=A_FSTP;
  446. s:=S_FL;
  447. end;
  448. OS_F80 :
  449. begin
  450. op:=A_FSTP;
  451. s:=S_FX;
  452. end;
  453. OS_C64 :
  454. begin
  455. op:=A_FISTP;
  456. s:=S_IQ;
  457. end;
  458. else
  459. internalerror(200204042);
  460. end;
  461. end;
  462. procedure tcgx86.floatstore(list: TAsmList; t : tcgsize;const ref : treference);
  463. var
  464. op : tasmop;
  465. s : topsize;
  466. tmpref : treference;
  467. begin
  468. tmpref:=ref;
  469. make_simple_ref(list,tmpref);
  470. floatstoreops(t,op,s);
  471. list.concat(Taicpu.Op_ref(op,s,tmpref));
  472. { storing non extended floats can cause a floating point overflow }
  473. if (t<>OS_F80) and
  474. (cs_fpu_fwait in current_settings.localswitches) then
  475. list.concat(Taicpu.Op_none(A_FWAIT,S_NO));
  476. dec_fpu_stack;
  477. end;
  478. procedure tcgx86.check_register_size(size:tcgsize;reg:tregister);
  479. begin
  480. if TCGSize2OpSize[size]<>TCGSize2OpSize[reg_cgsize(reg)] then
  481. internalerror(200306031);
  482. end;
  483. {****************************************************************************
  484. Assembler code
  485. ****************************************************************************}
  486. procedure tcgx86.a_jmp_name(list : TAsmList;const s : string);
  487. var
  488. r: treference;
  489. begin
  490. if (target_info.system<>system_i386_darwin) then
  491. list.concat(taicpu.op_sym(A_JMP,S_NO,current_asmdata.RefAsmSymbol(s)))
  492. else
  493. begin
  494. reference_reset_symbol(r,get_darwin_call_stub(s),0);
  495. r.refaddr:=addr_full;
  496. list.concat(taicpu.op_ref(A_JMP,S_NO,r));
  497. end;
  498. end;
  499. procedure tcgx86.a_jmp_always(list : TAsmList;l: tasmlabel);
  500. begin
  501. a_jmp_cond(list, OC_NONE, l);
  502. end;
  503. function tcgx86.get_darwin_call_stub(const s: string): tasmsymbol;
  504. var
  505. stubname: string;
  506. begin
  507. stubname := 'L'+s+'$stub';
  508. result := current_asmdata.getasmsymbol(stubname);
  509. if assigned(result) then
  510. exit;
  511. if current_asmdata.asmlists[al_imports]=nil then
  512. current_asmdata.asmlists[al_imports]:=TAsmList.create;
  513. current_asmdata.asmlists[al_imports].concat(Tai_section.create(sec_stub,'',0));
  514. result := current_asmdata.RefAsmSymbol(stubname);
  515. current_asmdata.asmlists[al_imports].concat(Tai_symbol.Create(result,0));
  516. current_asmdata.asmlists[al_imports].concat(tai_directive.create(asd_indirect_symbol,s));
  517. current_asmdata.asmlists[al_imports].concat(taicpu.op_none(A_HLT));
  518. current_asmdata.asmlists[al_imports].concat(taicpu.op_none(A_HLT));
  519. current_asmdata.asmlists[al_imports].concat(taicpu.op_none(A_HLT));
  520. current_asmdata.asmlists[al_imports].concat(taicpu.op_none(A_HLT));
  521. current_asmdata.asmlists[al_imports].concat(taicpu.op_none(A_HLT));
  522. end;
  523. procedure tcgx86.a_call_name(list : TAsmList;const s : string);
  524. var
  525. sym : tasmsymbol;
  526. r : treference;
  527. begin
  528. if (target_info.system <> system_i386_darwin) then
  529. begin
  530. sym:=current_asmdata.RefAsmSymbol(s);
  531. reference_reset_symbol(r,sym,0);
  532. if cs_create_pic in current_settings.moduleswitches then
  533. begin
  534. {$ifdef i386}
  535. include(current_procinfo.flags,pi_needs_got);
  536. {$endif i386}
  537. r.refaddr:=addr_pic
  538. end
  539. else
  540. r.refaddr:=addr_full;
  541. end
  542. else
  543. begin
  544. reference_reset_symbol(r,get_darwin_call_stub(s),0);
  545. r.refaddr:=addr_full;
  546. end;
  547. list.concat(taicpu.op_ref(A_CALL,S_NO,r));
  548. end;
  549. procedure tcgx86.a_call_name_static(list : TAsmList;const s : string);
  550. var
  551. sym : tasmsymbol;
  552. r : treference;
  553. begin
  554. sym:=current_asmdata.RefAsmSymbol(s);
  555. reference_reset_symbol(r,sym,0);
  556. r.refaddr:=addr_full;
  557. list.concat(taicpu.op_ref(A_CALL,S_NO,r));
  558. end;
  559. procedure tcgx86.a_call_reg(list : TAsmList;reg : tregister);
  560. begin
  561. list.concat(taicpu.op_reg(A_CALL,S_NO,reg));
  562. end;
  563. procedure tcgx86.a_call_ref(list : TAsmList;ref : treference);
  564. begin
  565. list.concat(taicpu.op_ref(A_CALL,S_NO,ref));
  566. end;
  567. {********************** load instructions ********************}
  568. procedure tcgx86.a_load_const_reg(list : TAsmList; tosize: TCGSize; a : aint; reg : TRegister);
  569. begin
  570. check_register_size(tosize,reg);
  571. { the optimizer will change it to "xor reg,reg" when loading zero, }
  572. { no need to do it here too (JM) }
  573. list.concat(taicpu.op_const_reg(A_MOV,TCGSize2OpSize[tosize],a,reg))
  574. end;
  575. procedure tcgx86.a_load_const_ref(list : TAsmList; tosize: tcgsize; a : aint;const ref : treference);
  576. var
  577. tmpref : treference;
  578. begin
  579. tmpref:=ref;
  580. make_simple_ref(list,tmpref);
  581. {$ifdef x86_64}
  582. { x86_64 only supports signed 32 bits constants directly }
  583. if (tosize in [OS_S64,OS_64]) and
  584. ((a<low(longint)) or (a>high(longint))) then
  585. begin
  586. a_load_const_ref(list,OS_32,longint(a and $ffffffff),tmpref);
  587. inc(tmpref.offset,4);
  588. a_load_const_ref(list,OS_32,longint(a shr 32),tmpref);
  589. end
  590. else
  591. {$endif x86_64}
  592. list.concat(taicpu.op_const_ref(A_MOV,TCGSize2OpSize[tosize],a,tmpref));
  593. end;
  594. procedure tcgx86.a_load_reg_ref(list : TAsmList; fromsize,tosize: TCGSize; reg : tregister;const ref : treference);
  595. var
  596. op: tasmop;
  597. s: topsize;
  598. tmpsize : tcgsize;
  599. tmpreg : tregister;
  600. tmpref : treference;
  601. begin
  602. tmpref:=ref;
  603. make_simple_ref(list,tmpref);
  604. check_register_size(fromsize,reg);
  605. sizes2load(fromsize,tosize,op,s);
  606. case s of
  607. {$ifdef x86_64}
  608. S_BQ,S_WQ,S_LQ,
  609. {$endif x86_64}
  610. S_BW,S_BL,S_WL :
  611. begin
  612. tmpreg:=getintregister(list,tosize);
  613. {$ifdef x86_64}
  614. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  615. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  616. 64 bit (FK) }
  617. if s in [S_BL,S_WL,S_L] then
  618. begin
  619. tmpreg:=makeregsize(list,tmpreg,OS_32);
  620. tmpsize:=OS_32;
  621. end
  622. else
  623. {$endif x86_64}
  624. tmpsize:=tosize;
  625. list.concat(taicpu.op_reg_reg(op,s,reg,tmpreg));
  626. a_load_reg_ref(list,tmpsize,tosize,tmpreg,tmpref);
  627. end;
  628. else
  629. list.concat(taicpu.op_reg_ref(op,s,reg,tmpref));
  630. end;
  631. end;
  632. procedure tcgx86.a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref: treference;reg : tregister);
  633. var
  634. op: tasmop;
  635. s: topsize;
  636. tmpref : treference;
  637. begin
  638. tmpref:=ref;
  639. make_simple_ref(list,tmpref);
  640. check_register_size(tosize,reg);
  641. sizes2load(fromsize,tosize,op,s);
  642. {$ifdef x86_64}
  643. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  644. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  645. 64 bit (FK) }
  646. if s in [S_BL,S_WL,S_L] then
  647. reg:=makeregsize(list,reg,OS_32);
  648. {$endif x86_64}
  649. list.concat(taicpu.op_ref_reg(op,s,tmpref,reg));
  650. end;
  651. procedure tcgx86.a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);
  652. var
  653. op: tasmop;
  654. s: topsize;
  655. instr:Taicpu;
  656. begin
  657. check_register_size(fromsize,reg1);
  658. check_register_size(tosize,reg2);
  659. if tcgsize2size[fromsize]>tcgsize2size[tosize] then
  660. begin
  661. reg1:=makeregsize(list,reg1,tosize);
  662. s:=tcgsize2opsize[tosize];
  663. op:=A_MOV;
  664. end
  665. else
  666. sizes2load(fromsize,tosize,op,s);
  667. {$ifdef x86_64}
  668. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  669. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  670. 64 bit (FK)
  671. }
  672. if s in [S_BL,S_WL,S_L] then
  673. reg2:=makeregsize(list,reg2,OS_32);
  674. {$endif x86_64}
  675. if (reg1<>reg2) then
  676. begin
  677. instr:=taicpu.op_reg_reg(op,s,reg1,reg2);
  678. { Notify the register allocator that we have written a move instruction so
  679. it can try to eliminate it. }
  680. if (reg1<>current_procinfo.framepointer) and (reg1<>NR_STACK_POINTER_REG) then
  681. add_move_instruction(instr);
  682. list.concat(instr);
  683. end;
  684. {$ifdef x86_64}
  685. { avoid merging of registers and killing the zero extensions (FK) }
  686. if (tosize in [OS_64,OS_S64]) and (s=S_L) then
  687. list.concat(taicpu.op_const_reg(A_AND,S_L,$ffffffff,reg2));
  688. {$endif x86_64}
  689. end;
  690. procedure tcgx86.a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);
  691. var
  692. tmpref : treference;
  693. begin
  694. with ref do
  695. begin
  696. if (base=NR_NO) and (index=NR_NO) then
  697. begin
  698. if assigned(ref.symbol) then
  699. begin
  700. if (target_info.system=system_i386_darwin) and
  701. ((ref.symbol.bind = AB_EXTERNAL) or
  702. (cs_create_pic in current_settings.moduleswitches)) then
  703. begin
  704. if (ref.symbol.bind = AB_EXTERNAL) or
  705. ((cs_create_pic in current_settings.moduleswitches) and
  706. (ref.symbol.bind in [AB_COMMON,AB_GLOBAL])) then
  707. begin
  708. reference_reset_base(tmpref,
  709. g_indirect_sym_load(list,ref.symbol.name),
  710. offset);
  711. a_loadaddr_ref_reg(list,tmpref,r);
  712. end
  713. else
  714. begin
  715. include(current_procinfo.flags,pi_needs_got);
  716. reference_reset_base(tmpref,current_procinfo.got,offset);
  717. tmpref.symbol:=symbol;
  718. tmpref.relsymbol:=current_procinfo.CurrGOTLabel;
  719. list.concat(Taicpu.op_ref_reg(A_LEA,tcgsize2opsize[OS_ADDR],tmpref,r));
  720. end;
  721. end
  722. else if (cs_create_pic in current_settings.moduleswitches) then
  723. begin
  724. {$ifdef x86_64}
  725. reference_reset_symbol(tmpref,ref.symbol,0);
  726. tmpref.refaddr:=addr_pic;
  727. tmpref.base:=NR_RIP;
  728. list.concat(taicpu.op_ref_reg(A_MOV,S_Q,tmpref,r));
  729. {$else x86_64}
  730. reference_reset_symbol(tmpref,ref.symbol,0);
  731. tmpref.refaddr:=addr_pic;
  732. tmpref.base:=current_procinfo.got;
  733. include(current_procinfo.flags,pi_needs_got);
  734. list.concat(taicpu.op_ref_reg(A_MOV,S_L,tmpref,r));
  735. {$endif x86_64}
  736. if offset<>0 then
  737. a_op_const_reg(list,OP_ADD,OS_ADDR,offset,r);
  738. end
  739. else
  740. begin
  741. tmpref:=ref;
  742. tmpref.refaddr:=ADDR_FULL;
  743. list.concat(Taicpu.op_ref_reg(A_MOV,tcgsize2opsize[OS_ADDR],tmpref,r));
  744. end
  745. end
  746. else
  747. a_load_const_reg(list,OS_ADDR,offset,r)
  748. end
  749. else if (base=NR_NO) and (index<>NR_NO) and
  750. (offset=0) and (scalefactor=0) and (symbol=nil) then
  751. a_load_reg_reg(list,OS_ADDR,OS_ADDR,index,r)
  752. else if (base<>NR_NO) and (index=NR_NO) and
  753. (offset=0) and (symbol=nil) then
  754. a_load_reg_reg(list,OS_ADDR,OS_ADDR,base,r)
  755. else
  756. begin
  757. tmpref:=ref;
  758. make_simple_ref(list,tmpref);
  759. list.concat(Taicpu.op_ref_reg(A_LEA,tcgsize2opsize[OS_ADDR],tmpref,r));
  760. end;
  761. if segment<>NR_NO then
  762. begin
  763. if (tf_section_threadvars in target_info.flags) then
  764. begin
  765. { Convert thread local address to a process global addres
  766. as we cannot handle far pointers.}
  767. case target_info.system of
  768. system_i386_linux:
  769. if segment=NR_GS then
  770. begin
  771. reference_reset_symbol(tmpref,current_asmdata.RefAsmSymbol('___fpc_threadvar_offset'),0);
  772. tmpref.segment:=NR_GS;
  773. list.concat(Taicpu.op_ref_reg(A_ADD,tcgsize2opsize[OS_ADDR],tmpref,r));
  774. end
  775. else
  776. cgmessage(cg_e_cant_use_far_pointer_there);
  777. system_i386_win32:
  778. if segment=NR_FS then
  779. begin
  780. allocallcpuregisters(list);
  781. a_call_name(list,'GetTls');
  782. deallocallcpuregisters(list);
  783. list.concat(Taicpu.op_reg_reg(A_ADD,tcgsize2opsize[OS_ADDR],NR_EAX,r));
  784. end
  785. else
  786. cgmessage(cg_e_cant_use_far_pointer_there);
  787. else
  788. cgmessage(cg_e_cant_use_far_pointer_there);
  789. end;
  790. end
  791. else
  792. cgmessage(cg_e_cant_use_far_pointer_there);
  793. end;
  794. end;
  795. end;
  796. { all fpu load routines expect that R_ST[0-7] means an fpu regvar and }
  797. { R_ST means "the current value at the top of the fpu stack" (JM) }
  798. procedure tcgx86.a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  799. var
  800. href: treference;
  801. op: tasmop;
  802. s: topsize;
  803. begin
  804. if (reg1<>NR_ST) then
  805. begin
  806. floatloadops(tosize,op,s);
  807. list.concat(taicpu.op_reg(op,s,rgfpu.correct_fpuregister(reg1,rgfpu.fpuvaroffset)));
  808. inc_fpu_stack;
  809. end;
  810. if (reg2<>NR_ST) then
  811. begin
  812. floatstoreops(tosize,op,s);
  813. list.concat(taicpu.op_reg(op,s,rgfpu.correct_fpuregister(reg2,rgfpu.fpuvaroffset)));
  814. dec_fpu_stack;
  815. end;
  816. { OS_F80 < OS_C64, but OS_C64 fits perfectly in OS_F80 }
  817. if (reg1=NR_ST) and
  818. (reg2=NR_ST) and
  819. (tosize<>OS_F80) and
  820. (tosize<fromsize) then
  821. begin
  822. { can't round down to lower precision in x87 :/ }
  823. tg.gettemp(list,tcgsize2size[tosize],tt_normal,href);
  824. a_loadfpu_reg_ref(list,fromsize,tosize,NR_ST,href);
  825. a_loadfpu_ref_reg(list,tosize,tosize,href,NR_ST);
  826. tg.ungettemp(list,href);
  827. end;
  828. end;
  829. procedure tcgx86.a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);
  830. begin
  831. floatload(list,fromsize,ref);
  832. a_loadfpu_reg_reg(list,fromsize,tosize,NR_ST,reg);
  833. end;
  834. procedure tcgx86.a_loadfpu_reg_ref(list: TAsmList; fromsize,tosize: tcgsize; reg: tregister; const ref: treference);
  835. begin
  836. if reg<>NR_ST then
  837. a_loadfpu_reg_reg(list,fromsize,tosize,reg,NR_ST);
  838. floatstore(list,tosize,ref);
  839. end;
  840. function get_scalar_mm_op(fromsize,tosize : tcgsize) : tasmop;
  841. const
  842. convertop : array[OS_F32..OS_F128,OS_F32..OS_F128] of tasmop = (
  843. (A_MOVSS,A_CVTSS2SD,A_NONE,A_NONE,A_NONE),
  844. (A_CVTSD2SS,A_MOVSD,A_NONE,A_NONE,A_NONE),
  845. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE),
  846. (A_NONE,A_NONE,A_NONE,A_MOVQ,A_NONE),
  847. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE));
  848. begin
  849. result:=convertop[fromsize,tosize];
  850. if result=A_NONE then
  851. internalerror(200312205);
  852. end;
  853. procedure tcgx86.a_loadmm_reg_reg(list: TAsmList; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle);
  854. var
  855. instr : taicpu;
  856. begin
  857. if shuffle=nil then
  858. begin
  859. if fromsize=tosize then
  860. { needs correct size in case of spilling }
  861. case fromsize of
  862. OS_F32:
  863. instr:=taicpu.op_reg_reg(A_MOVAPS,S_NO,reg1,reg2);
  864. OS_F64:
  865. instr:=taicpu.op_reg_reg(A_MOVAPD,S_NO,reg1,reg2);
  866. else
  867. internalerror(2006091201);
  868. end
  869. else
  870. internalerror(200312202);
  871. end
  872. else if shufflescalar(shuffle) then
  873. instr:=taicpu.op_reg_reg(get_scalar_mm_op(fromsize,tosize),S_NO,reg1,reg2)
  874. else
  875. internalerror(200312201);
  876. case get_scalar_mm_op(fromsize,tosize) of
  877. A_MOVSS,
  878. A_MOVSD,
  879. A_MOVQ:
  880. add_move_instruction(instr);
  881. end;
  882. list.concat(instr);
  883. end;
  884. procedure tcgx86.a_loadmm_ref_reg(list: TAsmList; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  885. var
  886. tmpref : treference;
  887. begin
  888. tmpref:=ref;
  889. make_simple_ref(list,tmpref);
  890. if shuffle=nil then
  891. begin
  892. if fromsize=OS_M64 then
  893. list.concat(taicpu.op_ref_reg(A_MOVQ,S_NO,tmpref,reg))
  894. else
  895. {$ifdef x86_64}
  896. { x86-64 has always properly aligned data }
  897. list.concat(taicpu.op_ref_reg(A_MOVDQA,S_NO,tmpref,reg));
  898. {$else x86_64}
  899. list.concat(taicpu.op_ref_reg(A_MOVDQU,S_NO,tmpref,reg));
  900. {$endif x86_64}
  901. end
  902. else if shufflescalar(shuffle) then
  903. list.concat(taicpu.op_ref_reg(get_scalar_mm_op(fromsize,tosize),S_NO,tmpref,reg))
  904. else
  905. internalerror(200312252);
  906. end;
  907. procedure tcgx86.a_loadmm_reg_ref(list: TAsmList; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle);
  908. var
  909. hreg : tregister;
  910. tmpref : treference;
  911. begin
  912. tmpref:=ref;
  913. make_simple_ref(list,tmpref);
  914. if shuffle=nil then
  915. begin
  916. if fromsize=OS_M64 then
  917. list.concat(taicpu.op_reg_ref(A_MOVQ,S_NO,reg,tmpref))
  918. else
  919. {$ifdef x86_64}
  920. { x86-64 has always properly aligned data }
  921. list.concat(taicpu.op_reg_ref(A_MOVDQA,S_NO,reg,tmpref))
  922. {$else x86_64}
  923. list.concat(taicpu.op_reg_ref(A_MOVDQU,S_NO,reg,tmpref))
  924. {$endif x86_64}
  925. end
  926. else if shufflescalar(shuffle) then
  927. begin
  928. if tosize<>fromsize then
  929. begin
  930. hreg:=getmmregister(list,tosize);
  931. list.concat(taicpu.op_reg_reg(get_scalar_mm_op(fromsize,tosize),S_NO,reg,hreg));
  932. list.concat(taicpu.op_reg_ref(get_scalar_mm_op(tosize,tosize),S_NO,hreg,tmpref));
  933. end
  934. else
  935. list.concat(taicpu.op_reg_ref(get_scalar_mm_op(fromsize,tosize),S_NO,reg,tmpref));
  936. end
  937. else
  938. internalerror(200312252);
  939. end;
  940. procedure tcgx86.a_opmm_ref_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  941. var
  942. l : tlocation;
  943. begin
  944. l.loc:=LOC_REFERENCE;
  945. l.reference:=ref;
  946. l.size:=size;
  947. opmm_loc_reg(list,op,size,l,reg,shuffle);
  948. end;
  949. procedure tcgx86.a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle);
  950. var
  951. l : tlocation;
  952. begin
  953. l.loc:=LOC_MMREGISTER;
  954. l.register:=src;
  955. l.size:=size;
  956. opmm_loc_reg(list,op,size,l,dst,shuffle);
  957. end;
  958. procedure tcgx86.opmm_loc_reg(list: TAsmList; Op: TOpCG; size : tcgsize;loc : tlocation;dst: tregister; shuffle : pmmshuffle);
  959. const
  960. opmm2asmop : array[0..1,OS_F32..OS_F64,topcg] of tasmop = (
  961. ( { scalar }
  962. ( { OS_F32 }
  963. A_NOP,A_NOP,A_ADDSS,A_NOP,A_DIVSS,A_NOP,A_NOP,A_MULSS,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBSS,A_NOP
  964. ),
  965. ( { OS_F64 }
  966. A_NOP,A_NOP,A_ADDSD,A_NOP,A_DIVSD,A_NOP,A_NOP,A_MULSD,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBSD,A_NOP
  967. )
  968. ),
  969. ( { vectorized/packed }
  970. { because the logical packed single instructions have shorter op codes, we use always
  971. these
  972. }
  973. ( { OS_F32 }
  974. A_NOP,A_NOP,A_ADDPS,A_NOP,A_DIVPS,A_NOP,A_NOP,A_MULPS,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBPS,A_XORPS
  975. ),
  976. ( { OS_F64 }
  977. A_NOP,A_NOP,A_ADDPD,A_NOP,A_DIVPD,A_NOP,A_NOP,A_MULPD,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBPD,A_XORPD
  978. )
  979. )
  980. );
  981. var
  982. resultreg : tregister;
  983. asmop : tasmop;
  984. begin
  985. { this is an internally used procedure so the parameters have
  986. some constrains
  987. }
  988. if loc.size<>size then
  989. internalerror(200312213);
  990. resultreg:=dst;
  991. { deshuffle }
  992. //!!!
  993. if (shuffle<>nil) and not(shufflescalar(shuffle)) then
  994. begin
  995. end
  996. else if (shuffle=nil) then
  997. asmop:=opmm2asmop[1,size,op]
  998. else if shufflescalar(shuffle) then
  999. begin
  1000. asmop:=opmm2asmop[0,size,op];
  1001. { no scalar operation available? }
  1002. if asmop=A_NOP then
  1003. begin
  1004. { do vectorized and shuffle finally }
  1005. //!!!
  1006. end;
  1007. end
  1008. else
  1009. internalerror(200312211);
  1010. if asmop=A_NOP then
  1011. internalerror(200312216);
  1012. case loc.loc of
  1013. LOC_CREFERENCE,LOC_REFERENCE:
  1014. begin
  1015. make_simple_ref(current_asmdata.CurrAsmList,loc.reference);
  1016. list.concat(taicpu.op_ref_reg(asmop,S_NO,loc.reference,resultreg));
  1017. end;
  1018. LOC_CMMREGISTER,LOC_MMREGISTER:
  1019. list.concat(taicpu.op_reg_reg(asmop,S_NO,loc.register,resultreg));
  1020. else
  1021. internalerror(200312214);
  1022. end;
  1023. { shuffle }
  1024. if resultreg<>dst then
  1025. begin
  1026. internalerror(200312212);
  1027. end;
  1028. end;
  1029. procedure tcgx86.a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister);
  1030. var
  1031. opcode : tasmop;
  1032. power : longint;
  1033. {$ifdef x86_64}
  1034. tmpreg : tregister;
  1035. {$endif x86_64}
  1036. begin
  1037. optimize_op_const(op, a);
  1038. {$ifdef x86_64}
  1039. { x86_64 only supports signed 32 bits constants directly }
  1040. if not(op in [OP_NONE,OP_MOVE]) and
  1041. (size in [OS_S64,OS_64]) and
  1042. ((a<low(longint)) or (a>high(longint))) then
  1043. begin
  1044. tmpreg:=getintregister(list,size);
  1045. a_load_const_reg(list,size,a,tmpreg);
  1046. a_op_reg_reg(list,op,size,tmpreg,reg);
  1047. exit;
  1048. end;
  1049. {$endif x86_64}
  1050. check_register_size(size,reg);
  1051. case op of
  1052. OP_NONE :
  1053. begin
  1054. { Opcode is optimized away }
  1055. end;
  1056. OP_MOVE :
  1057. begin
  1058. { Optimized, replaced with a simple load }
  1059. a_load_const_reg(list,size,a,reg);
  1060. end;
  1061. OP_DIV, OP_IDIV:
  1062. begin
  1063. if ispowerof2(int64(a),power) then
  1064. begin
  1065. case op of
  1066. OP_DIV:
  1067. opcode := A_SHR;
  1068. OP_IDIV:
  1069. opcode := A_SAR;
  1070. end;
  1071. list.concat(taicpu.op_const_reg(opcode,TCgSize2OpSize[size],power,reg));
  1072. exit;
  1073. end;
  1074. { the rest should be handled specifically in the code }
  1075. { generator because of the silly register usage restraints }
  1076. internalerror(200109224);
  1077. end;
  1078. OP_MUL,OP_IMUL:
  1079. begin
  1080. if not(cs_check_overflow in current_settings.localswitches) and
  1081. ispowerof2(int64(a),power) then
  1082. begin
  1083. list.concat(taicpu.op_const_reg(A_SHL,TCgSize2OpSize[size],power,reg));
  1084. exit;
  1085. end;
  1086. if op = OP_IMUL then
  1087. list.concat(taicpu.op_const_reg(A_IMUL,TCgSize2OpSize[size],a,reg))
  1088. else
  1089. { OP_MUL should be handled specifically in the code }
  1090. { generator because of the silly register usage restraints }
  1091. internalerror(200109225);
  1092. end;
  1093. OP_ADD, OP_AND, OP_OR, OP_SUB, OP_XOR:
  1094. if not(cs_check_overflow in current_settings.localswitches) and
  1095. (a = 1) and
  1096. (op in [OP_ADD,OP_SUB]) then
  1097. if op = OP_ADD then
  1098. list.concat(taicpu.op_reg(A_INC,TCgSize2OpSize[size],reg))
  1099. else
  1100. list.concat(taicpu.op_reg(A_DEC,TCgSize2OpSize[size],reg))
  1101. else if (a = 0) then
  1102. if (op <> OP_AND) then
  1103. exit
  1104. else
  1105. list.concat(taicpu.op_const_reg(A_MOV,TCgSize2OpSize[size],0,reg))
  1106. else if (aword(a) = high(aword)) and
  1107. (op in [OP_AND,OP_OR,OP_XOR]) then
  1108. begin
  1109. case op of
  1110. OP_AND:
  1111. exit;
  1112. OP_OR:
  1113. list.concat(taicpu.op_const_reg(A_MOV,TCgSize2OpSize[size],aint(high(aword)),reg));
  1114. OP_XOR:
  1115. list.concat(taicpu.op_reg(A_NOT,TCgSize2OpSize[size],reg));
  1116. end
  1117. end
  1118. else
  1119. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a,reg));
  1120. OP_SHL,OP_SHR,OP_SAR:
  1121. begin
  1122. {$ifdef x86_64}
  1123. if (a and 63) <> 0 Then
  1124. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 63,reg));
  1125. if (a shr 6) <> 0 Then
  1126. internalerror(200609073);
  1127. {$else x86_64}
  1128. if (a and 31) <> 0 Then
  1129. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 31,reg));
  1130. if (a shr 5) <> 0 Then
  1131. internalerror(200609071);
  1132. {$endif x86_64}
  1133. end
  1134. else internalerror(200609072);
  1135. end;
  1136. end;
  1137. procedure tcgx86.a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference);
  1138. var
  1139. opcode: tasmop;
  1140. power: longint;
  1141. {$ifdef x86_64}
  1142. tmpreg : tregister;
  1143. {$endif x86_64}
  1144. tmpref : treference;
  1145. begin
  1146. optimize_op_const(op, a);
  1147. tmpref:=ref;
  1148. make_simple_ref(list,tmpref);
  1149. {$ifdef x86_64}
  1150. { x86_64 only supports signed 32 bits constants directly }
  1151. if not(op in [OP_NONE,OP_MOVE]) and
  1152. (size in [OS_S64,OS_64]) and
  1153. ((a<low(longint)) or (a>high(longint))) then
  1154. begin
  1155. tmpreg:=getintregister(list,size);
  1156. a_load_const_reg(list,size,a,tmpreg);
  1157. a_op_reg_ref(list,op,size,tmpreg,tmpref);
  1158. exit;
  1159. end;
  1160. {$endif x86_64}
  1161. Case Op of
  1162. OP_NONE :
  1163. begin
  1164. { Opcode is optimized away }
  1165. end;
  1166. OP_MOVE :
  1167. begin
  1168. { Optimized, replaced with a simple load }
  1169. a_load_const_ref(list,size,a,ref);
  1170. end;
  1171. OP_DIV, OP_IDIV:
  1172. Begin
  1173. if ispowerof2(int64(a),power) then
  1174. begin
  1175. case op of
  1176. OP_DIV:
  1177. opcode := A_SHR;
  1178. OP_IDIV:
  1179. opcode := A_SAR;
  1180. end;
  1181. list.concat(taicpu.op_const_ref(opcode,
  1182. TCgSize2OpSize[size],power,tmpref));
  1183. exit;
  1184. end;
  1185. { the rest should be handled specifically in the code }
  1186. { generator because of the silly register usage restraints }
  1187. internalerror(200109231);
  1188. End;
  1189. OP_MUL,OP_IMUL:
  1190. begin
  1191. if not(cs_check_overflow in current_settings.localswitches) and
  1192. ispowerof2(int64(a),power) then
  1193. begin
  1194. list.concat(taicpu.op_const_ref(A_SHL,TCgSize2OpSize[size],
  1195. power,tmpref));
  1196. exit;
  1197. end;
  1198. { can't multiply a memory location directly with a constant }
  1199. if op = OP_IMUL then
  1200. inherited a_op_const_ref(list,op,size,a,tmpref)
  1201. else
  1202. { OP_MUL should be handled specifically in the code }
  1203. { generator because of the silly register usage restraints }
  1204. internalerror(200109232);
  1205. end;
  1206. OP_ADD, OP_AND, OP_OR, OP_SUB, OP_XOR:
  1207. if not(cs_check_overflow in current_settings.localswitches) and
  1208. (a = 1) and
  1209. (op in [OP_ADD,OP_SUB]) then
  1210. if op = OP_ADD then
  1211. list.concat(taicpu.op_ref(A_INC,TCgSize2OpSize[size],tmpref))
  1212. else
  1213. list.concat(taicpu.op_ref(A_DEC,TCgSize2OpSize[size],tmpref))
  1214. else if (a = 0) then
  1215. if (op <> OP_AND) then
  1216. exit
  1217. else
  1218. a_load_const_ref(list,size,0,tmpref)
  1219. else if (aword(a) = high(aword)) and
  1220. (op in [OP_AND,OP_OR,OP_XOR]) then
  1221. begin
  1222. case op of
  1223. OP_AND:
  1224. exit;
  1225. OP_OR:
  1226. list.concat(taicpu.op_const_ref(A_MOV,TCgSize2OpSize[size],aint(high(aword)),tmpref));
  1227. OP_XOR:
  1228. list.concat(taicpu.op_ref(A_NOT,TCgSize2OpSize[size],tmpref));
  1229. end
  1230. end
  1231. else
  1232. list.concat(taicpu.op_const_ref(TOpCG2AsmOp[op],
  1233. TCgSize2OpSize[size],a,tmpref));
  1234. OP_SHL,OP_SHR,OP_SAR:
  1235. begin
  1236. if (a and 31) <> 0 then
  1237. list.concat(taicpu.op_const_ref(
  1238. TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 31,tmpref));
  1239. if (a shr 5) <> 0 Then
  1240. internalerror(68991);
  1241. end
  1242. else internalerror(68992);
  1243. end;
  1244. end;
  1245. procedure tcgx86.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  1246. var
  1247. dstsize: topsize;
  1248. instr:Taicpu;
  1249. begin
  1250. check_register_size(size,src);
  1251. check_register_size(size,dst);
  1252. dstsize := tcgsize2opsize[size];
  1253. case op of
  1254. OP_NEG,OP_NOT:
  1255. begin
  1256. if src<>dst then
  1257. a_load_reg_reg(list,size,size,src,dst);
  1258. list.concat(taicpu.op_reg(TOpCG2AsmOp[op],dstsize,dst));
  1259. end;
  1260. OP_MUL,OP_DIV,OP_IDIV:
  1261. { special stuff, needs separate handling inside code }
  1262. { generator }
  1263. internalerror(200109233);
  1264. OP_SHR,OP_SHL,OP_SAR:
  1265. begin
  1266. { Use ecx to load the value, that allows beter coalescing }
  1267. getcpuregister(list,NR_ECX);
  1268. a_load_reg_reg(list,size,OS_32,src,NR_ECX);
  1269. list.concat(taicpu.op_reg_reg(Topcg2asmop[op],tcgsize2opsize[size],NR_CL,dst));
  1270. ungetcpuregister(list,NR_ECX);
  1271. end;
  1272. else
  1273. begin
  1274. if reg2opsize(src) <> dstsize then
  1275. internalerror(200109226);
  1276. instr:=taicpu.op_reg_reg(TOpCG2AsmOp[op],dstsize,src,dst);
  1277. list.concat(instr);
  1278. end;
  1279. end;
  1280. end;
  1281. procedure tcgx86.a_op_ref_reg(list : TAsmList; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister);
  1282. var
  1283. tmpref : treference;
  1284. begin
  1285. tmpref:=ref;
  1286. make_simple_ref(list,tmpref);
  1287. check_register_size(size,reg);
  1288. case op of
  1289. OP_NEG,OP_NOT,OP_IMUL:
  1290. begin
  1291. inherited a_op_ref_reg(list,op,size,tmpref,reg);
  1292. end;
  1293. OP_MUL,OP_DIV,OP_IDIV:
  1294. { special stuff, needs separate handling inside code }
  1295. { generator }
  1296. internalerror(200109239);
  1297. else
  1298. begin
  1299. reg := makeregsize(list,reg,size);
  1300. list.concat(taicpu.op_ref_reg(TOpCG2AsmOp[op],tcgsize2opsize[size],tmpref,reg));
  1301. end;
  1302. end;
  1303. end;
  1304. procedure tcgx86.a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference);
  1305. var
  1306. tmpref : treference;
  1307. begin
  1308. tmpref:=ref;
  1309. make_simple_ref(list,tmpref);
  1310. check_register_size(size,reg);
  1311. case op of
  1312. OP_NEG,OP_NOT:
  1313. begin
  1314. if reg<>NR_NO then
  1315. internalerror(200109237);
  1316. list.concat(taicpu.op_ref(TOpCG2AsmOp[op],tcgsize2opsize[size],tmpref));
  1317. end;
  1318. OP_IMUL:
  1319. begin
  1320. { this one needs a load/imul/store, which is the default }
  1321. inherited a_op_ref_reg(list,op,size,tmpref,reg);
  1322. end;
  1323. OP_MUL,OP_DIV,OP_IDIV:
  1324. { special stuff, needs separate handling inside code }
  1325. { generator }
  1326. internalerror(200109238);
  1327. else
  1328. begin
  1329. list.concat(taicpu.op_reg_ref(TOpCG2AsmOp[op],tcgsize2opsize[size],reg,tmpref));
  1330. end;
  1331. end;
  1332. end;
  1333. {*************** compare instructructions ****************}
  1334. procedure tcgx86.a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  1335. l : tasmlabel);
  1336. {$ifdef x86_64}
  1337. var
  1338. tmpreg : tregister;
  1339. {$endif x86_64}
  1340. begin
  1341. {$ifdef x86_64}
  1342. { x86_64 only supports signed 32 bits constants directly }
  1343. if (size in [OS_S64,OS_64]) and
  1344. ((a<low(longint)) or (a>high(longint))) then
  1345. begin
  1346. tmpreg:=getintregister(list,size);
  1347. a_load_const_reg(list,size,a,tmpreg);
  1348. a_cmp_reg_reg_label(list,size,cmp_op,tmpreg,reg,l);
  1349. exit;
  1350. end;
  1351. {$endif x86_64}
  1352. if (a = 0) then
  1353. list.concat(taicpu.op_reg_reg(A_TEST,tcgsize2opsize[size],reg,reg))
  1354. else
  1355. list.concat(taicpu.op_const_reg(A_CMP,tcgsize2opsize[size],a,reg));
  1356. a_jmp_cond(list,cmp_op,l);
  1357. end;
  1358. procedure tcgx86.a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  1359. l : tasmlabel);
  1360. var
  1361. {$ifdef x86_64}
  1362. tmpreg : tregister;
  1363. {$endif x86_64}
  1364. tmpref : treference;
  1365. begin
  1366. tmpref:=ref;
  1367. make_simple_ref(list,tmpref);
  1368. {$ifdef x86_64}
  1369. { x86_64 only supports signed 32 bits constants directly }
  1370. if (size in [OS_S64,OS_64]) and
  1371. ((a<low(longint)) or (a>high(longint))) then
  1372. begin
  1373. tmpreg:=getintregister(list,size);
  1374. a_load_const_reg(list,size,a,tmpreg);
  1375. a_cmp_reg_ref_label(list,size,cmp_op,tmpreg,tmpref,l);
  1376. exit;
  1377. end;
  1378. {$endif x86_64}
  1379. list.concat(taicpu.op_const_ref(A_CMP,TCgSize2OpSize[size],a,tmpref));
  1380. a_jmp_cond(list,cmp_op,l);
  1381. end;
  1382. procedure tcgx86.a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;
  1383. reg1,reg2 : tregister;l : tasmlabel);
  1384. begin
  1385. check_register_size(size,reg1);
  1386. check_register_size(size,reg2);
  1387. list.concat(taicpu.op_reg_reg(A_CMP,TCgSize2OpSize[size],reg1,reg2));
  1388. a_jmp_cond(list,cmp_op,l);
  1389. end;
  1390. procedure tcgx86.a_cmp_ref_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;const ref: treference; reg : tregister;l : tasmlabel);
  1391. var
  1392. tmpref : treference;
  1393. begin
  1394. tmpref:=ref;
  1395. make_simple_ref(list,tmpref);
  1396. check_register_size(size,reg);
  1397. list.concat(taicpu.op_ref_reg(A_CMP,TCgSize2OpSize[size],tmpref,reg));
  1398. a_jmp_cond(list,cmp_op,l);
  1399. end;
  1400. procedure tcgx86.a_cmp_reg_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg : tregister;const ref: treference; l : tasmlabel);
  1401. var
  1402. tmpref : treference;
  1403. begin
  1404. tmpref:=ref;
  1405. make_simple_ref(list,tmpref);
  1406. check_register_size(size,reg);
  1407. list.concat(taicpu.op_reg_ref(A_CMP,TCgSize2OpSize[size],reg,tmpref));
  1408. a_jmp_cond(list,cmp_op,l);
  1409. end;
  1410. procedure tcgx86.a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  1411. var
  1412. ai : taicpu;
  1413. begin
  1414. if cond=OC_None then
  1415. ai := Taicpu.Op_sym(A_JMP,S_NO,l)
  1416. else
  1417. begin
  1418. ai:=Taicpu.Op_sym(A_Jcc,S_NO,l);
  1419. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1420. end;
  1421. ai.is_jmp:=true;
  1422. list.concat(ai);
  1423. end;
  1424. procedure tcgx86.a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel);
  1425. var
  1426. ai : taicpu;
  1427. begin
  1428. ai := Taicpu.op_sym(A_Jcc,S_NO,l);
  1429. ai.SetCondition(flags_to_cond(f));
  1430. ai.is_jmp := true;
  1431. list.concat(ai);
  1432. end;
  1433. procedure tcgx86.g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);
  1434. var
  1435. ai : taicpu;
  1436. hreg : tregister;
  1437. begin
  1438. hreg:=makeregsize(list,reg,OS_8);
  1439. ai:=Taicpu.op_reg(A_SETcc,S_B,hreg);
  1440. ai.setcondition(flags_to_cond(f));
  1441. list.concat(ai);
  1442. if (reg<>hreg) then
  1443. a_load_reg_reg(list,OS_8,size,hreg,reg);
  1444. end;
  1445. procedure tcgx86.g_flags2ref(list: TAsmList; size: TCgSize; const f: tresflags; const ref: TReference);
  1446. var
  1447. ai : taicpu;
  1448. tmpref : treference;
  1449. begin
  1450. tmpref:=ref;
  1451. make_simple_ref(list,tmpref);
  1452. if not(size in [OS_8,OS_S8]) then
  1453. a_load_const_ref(list,size,0,tmpref);
  1454. ai:=Taicpu.op_ref(A_SETcc,S_B,tmpref);
  1455. ai.setcondition(flags_to_cond(f));
  1456. list.concat(ai);
  1457. end;
  1458. { ************* concatcopy ************ }
  1459. procedure Tcgx86.g_concatcopy(list:TAsmList;const source,dest:Treference;len:aint);
  1460. const
  1461. {$ifdef cpu64bit}
  1462. REGCX=NR_RCX;
  1463. REGSI=NR_RSI;
  1464. REGDI=NR_RDI;
  1465. {$else cpu64bit}
  1466. REGCX=NR_ECX;
  1467. REGSI=NR_ESI;
  1468. REGDI=NR_EDI;
  1469. {$endif cpu64bit}
  1470. type copymode=(copy_move,copy_mmx,copy_string);
  1471. var srcref,dstref:Treference;
  1472. r,r0,r1,r2,r3:Tregister;
  1473. helpsize:aint;
  1474. copysize:byte;
  1475. cgsize:Tcgsize;
  1476. cm:copymode;
  1477. begin
  1478. cm:=copy_move;
  1479. helpsize:=3*sizeof(aword);
  1480. if cs_opt_size in current_settings.optimizerswitches then
  1481. helpsize:=2*sizeof(aword);
  1482. if (cs_mmx in current_settings.localswitches) and
  1483. not(pi_uses_fpu in current_procinfo.flags) and
  1484. ((len=8) or (len=16) or (len=24) or (len=32)) then
  1485. cm:=copy_mmx;
  1486. if (len>helpsize) then
  1487. cm:=copy_string;
  1488. if (cs_opt_size in current_settings.optimizerswitches) and
  1489. not((len<=16) and (cm=copy_mmx)) then
  1490. cm:=copy_string;
  1491. if (source.segment<>NR_NO) or
  1492. (dest.segment<>NR_NO) then
  1493. cm:=copy_string;
  1494. case cm of
  1495. copy_move:
  1496. begin
  1497. dstref:=dest;
  1498. srcref:=source;
  1499. copysize:=sizeof(aint);
  1500. cgsize:=int_cgsize(copysize);
  1501. while len<>0 do
  1502. begin
  1503. if len<2 then
  1504. begin
  1505. copysize:=1;
  1506. cgsize:=OS_8;
  1507. end
  1508. else if len<4 then
  1509. begin
  1510. copysize:=2;
  1511. cgsize:=OS_16;
  1512. end
  1513. else if len<8 then
  1514. begin
  1515. copysize:=4;
  1516. cgsize:=OS_32;
  1517. end
  1518. {$ifdef cpu64bit}
  1519. else if len<16 then
  1520. begin
  1521. copysize:=8;
  1522. cgsize:=OS_64;
  1523. end
  1524. {$endif}
  1525. ;
  1526. dec(len,copysize);
  1527. r:=getintregister(list,cgsize);
  1528. a_load_ref_reg(list,cgsize,cgsize,srcref,r);
  1529. a_load_reg_ref(list,cgsize,cgsize,r,dstref);
  1530. inc(srcref.offset,copysize);
  1531. inc(dstref.offset,copysize);
  1532. end;
  1533. end;
  1534. copy_mmx:
  1535. begin
  1536. dstref:=dest;
  1537. srcref:=source;
  1538. r0:=getmmxregister(list);
  1539. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r0,nil);
  1540. if len>=16 then
  1541. begin
  1542. inc(srcref.offset,8);
  1543. r1:=getmmxregister(list);
  1544. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r1,nil);
  1545. end;
  1546. if len>=24 then
  1547. begin
  1548. inc(srcref.offset,8);
  1549. r2:=getmmxregister(list);
  1550. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r2,nil);
  1551. end;
  1552. if len>=32 then
  1553. begin
  1554. inc(srcref.offset,8);
  1555. r3:=getmmxregister(list);
  1556. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r3,nil);
  1557. end;
  1558. a_loadmm_reg_ref(list,OS_M64,OS_M64,r0,dstref,nil);
  1559. if len>=16 then
  1560. begin
  1561. inc(dstref.offset,8);
  1562. a_loadmm_reg_ref(list,OS_M64,OS_M64,r1,dstref,nil);
  1563. end;
  1564. if len>=24 then
  1565. begin
  1566. inc(dstref.offset,8);
  1567. a_loadmm_reg_ref(list,OS_M64,OS_M64,r2,dstref,nil);
  1568. end;
  1569. if len>=32 then
  1570. begin
  1571. inc(dstref.offset,8);
  1572. a_loadmm_reg_ref(list,OS_M64,OS_M64,r3,dstref,nil);
  1573. end;
  1574. end
  1575. else {copy_string, should be a good fallback in case of unhandled}
  1576. begin
  1577. getcpuregister(list,REGDI);
  1578. if (dest.segment=NR_NO) then
  1579. a_loadaddr_ref_reg(list,dest,REGDI)
  1580. else
  1581. begin
  1582. dstref:=dest;
  1583. dstref.segment:=NR_NO;
  1584. a_loadaddr_ref_reg(list,dstref,REGDI);
  1585. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_ES));
  1586. list.concat(taicpu.op_reg(A_PUSH,S_L,dest.segment));
  1587. list.concat(taicpu.op_reg(A_POP,S_L,NR_ES));
  1588. end;
  1589. getcpuregister(list,REGSI);
  1590. if (source.segment=NR_NO) then
  1591. a_loadaddr_ref_reg(list,source,REGSI)
  1592. else
  1593. begin
  1594. srcref:=source;
  1595. srcref.segment:=NR_NO;
  1596. a_loadaddr_ref_reg(list,srcref,REGSI);
  1597. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_DS));
  1598. list.concat(taicpu.op_reg(A_PUSH,S_L,source.segment));
  1599. list.concat(taicpu.op_reg(A_POP,S_L,NR_DS));
  1600. end;
  1601. getcpuregister(list,REGCX);
  1602. {$ifdef i386}
  1603. list.concat(Taicpu.op_none(A_CLD,S_NO));
  1604. {$endif i386}
  1605. if (cs_opt_size in current_settings.optimizerswitches) and
  1606. (len>sizeof(aint)+(sizeof(aint) div 2)) then
  1607. begin
  1608. a_load_const_reg(list,OS_INT,len,REGCX);
  1609. list.concat(Taicpu.op_none(A_REP,S_NO));
  1610. list.concat(Taicpu.op_none(A_MOVSB,S_NO));
  1611. end
  1612. else
  1613. begin
  1614. helpsize:=len div sizeof(aint);
  1615. len:=len mod sizeof(aint);
  1616. if helpsize>1 then
  1617. begin
  1618. a_load_const_reg(list,OS_INT,helpsize,REGCX);
  1619. list.concat(Taicpu.op_none(A_REP,S_NO));
  1620. end;
  1621. if helpsize>0 then
  1622. begin
  1623. {$ifdef cpu64bit}
  1624. if sizeof(aint)=8 then
  1625. list.concat(Taicpu.op_none(A_MOVSQ,S_NO))
  1626. else
  1627. {$endif cpu64bit}
  1628. list.concat(Taicpu.op_none(A_MOVSD,S_NO));
  1629. end;
  1630. if len>=4 then
  1631. begin
  1632. dec(len,4);
  1633. list.concat(Taicpu.op_none(A_MOVSD,S_NO));
  1634. end;
  1635. if len>=2 then
  1636. begin
  1637. dec(len,2);
  1638. list.concat(Taicpu.op_none(A_MOVSW,S_NO));
  1639. end;
  1640. if len=1 then
  1641. list.concat(Taicpu.op_none(A_MOVSB,S_NO));
  1642. end;
  1643. ungetcpuregister(list,REGCX);
  1644. ungetcpuregister(list,REGSI);
  1645. ungetcpuregister(list,REGDI);
  1646. if (source.segment<>NR_NO) then
  1647. list.concat(taicpu.op_reg(A_POP,S_L,NR_DS));
  1648. if (dest.segment<>NR_NO) then
  1649. list.concat(taicpu.op_reg(A_POP,S_L,NR_ES));
  1650. end;
  1651. end;
  1652. end;
  1653. {****************************************************************************
  1654. Entry/Exit Code Helpers
  1655. ****************************************************************************}
  1656. procedure tcgx86.g_profilecode(list : TAsmList);
  1657. var
  1658. pl : tasmlabel;
  1659. mcountprefix : String[4];
  1660. begin
  1661. case target_info.system of
  1662. {$ifndef NOTARGETWIN}
  1663. system_i386_win32,
  1664. {$endif}
  1665. system_i386_freebsd,
  1666. system_i386_netbsd,
  1667. // system_i386_openbsd,
  1668. system_i386_wdosx :
  1669. begin
  1670. Case target_info.system Of
  1671. system_i386_freebsd : mcountprefix:='.';
  1672. system_i386_netbsd : mcountprefix:='__';
  1673. // system_i386_openbsd : mcountprefix:='.';
  1674. else
  1675. mcountPrefix:='';
  1676. end;
  1677. current_asmdata.getaddrlabel(pl);
  1678. new_section(list,sec_data,lower(current_procinfo.procdef.mangledname),sizeof(aint));
  1679. list.concat(Tai_label.Create(pl));
  1680. list.concat(Tai_const.Create_32bit(0));
  1681. new_section(list,sec_code,lower(current_procinfo.procdef.mangledname),0);
  1682. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDX));
  1683. list.concat(Taicpu.Op_sym_ofs_reg(A_MOV,S_L,pl,0,NR_EDX));
  1684. a_call_name(list,target_info.Cprefix+mcountprefix+'mcount');
  1685. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  1686. end;
  1687. system_i386_linux:
  1688. a_call_name(list,target_info.Cprefix+'mcount');
  1689. system_i386_go32v2,system_i386_watcom:
  1690. begin
  1691. a_call_name(list,'MCOUNT');
  1692. end;
  1693. system_x86_64_linux:
  1694. begin
  1695. a_call_name(list,'mcount');
  1696. end;
  1697. end;
  1698. end;
  1699. procedure tcgx86.g_stackpointer_alloc(list : TAsmList;localsize : longint);
  1700. {$ifdef x86}
  1701. {$ifndef NOTARGETWIN}
  1702. var
  1703. href : treference;
  1704. i : integer;
  1705. again : tasmlabel;
  1706. {$endif NOTARGETWIN}
  1707. {$endif x86}
  1708. begin
  1709. if localsize>0 then
  1710. begin
  1711. {$ifdef i386}
  1712. {$ifndef NOTARGETWIN}
  1713. { windows guards only a few pages for stack growing,
  1714. so we have to access every page first }
  1715. if (target_info.system in [system_i386_win32,system_i386_wince]) and
  1716. (localsize>=winstackpagesize) then
  1717. begin
  1718. if localsize div winstackpagesize<=5 then
  1719. begin
  1720. list.concat(Taicpu.Op_const_reg(A_SUB,S_L,localsize-4,NR_ESP));
  1721. for i:=1 to localsize div winstackpagesize do
  1722. begin
  1723. reference_reset_base(href,NR_ESP,localsize-i*winstackpagesize);
  1724. list.concat(Taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  1725. end;
  1726. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  1727. end
  1728. else
  1729. begin
  1730. current_asmdata.getjumplabel(again);
  1731. getcpuregister(list,NR_EDI);
  1732. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  1733. list.concat(Taicpu.op_const_reg(A_MOV,S_L,localsize div winstackpagesize,NR_EDI));
  1734. a_label(list,again);
  1735. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  1736. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  1737. list.concat(Taicpu.op_reg(A_DEC,S_L,NR_EDI));
  1738. a_jmp_cond(list,OC_NE,again);
  1739. list.concat(Taicpu.op_const_reg(A_SUB,S_L,localsize mod winstackpagesize - 4,NR_ESP));
  1740. reference_reset_base(href,NR_ESP,localsize-4);
  1741. list.concat(Taicpu.op_ref_reg(A_MOV,S_L,href,NR_EDI));
  1742. ungetcpuregister(list,NR_EDI);
  1743. end
  1744. end
  1745. else
  1746. {$endif NOTARGETWIN}
  1747. {$endif i386}
  1748. {$ifdef x86_64}
  1749. {$ifndef NOTARGETWIN}
  1750. { windows guards only a few pages for stack growing,
  1751. so we have to access every page first }
  1752. if (target_info.system=system_x86_64_win64) and
  1753. (localsize>=winstackpagesize) then
  1754. begin
  1755. if localsize div winstackpagesize<=5 then
  1756. begin
  1757. list.concat(Taicpu.Op_const_reg(A_SUB,S_Q,localsize,NR_RSP));
  1758. for i:=1 to localsize div winstackpagesize do
  1759. begin
  1760. reference_reset_base(href,NR_RSP,localsize-i*winstackpagesize+4);
  1761. list.concat(Taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  1762. end;
  1763. reference_reset_base(href,NR_RSP,0);
  1764. list.concat(Taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  1765. end
  1766. else
  1767. begin
  1768. current_asmdata.getjumplabel(again);
  1769. getcpuregister(list,NR_R10);
  1770. list.concat(Taicpu.op_const_reg(A_MOV,S_Q,localsize div winstackpagesize,NR_R10));
  1771. a_label(list,again);
  1772. list.concat(Taicpu.op_const_reg(A_SUB,S_Q,winstackpagesize,NR_RSP));
  1773. reference_reset_base(href,NR_RSP,0);
  1774. list.concat(Taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  1775. list.concat(Taicpu.op_reg(A_DEC,S_Q,NR_R10));
  1776. a_jmp_cond(list,OC_NE,again);
  1777. list.concat(Taicpu.op_const_reg(A_SUB,S_Q,localsize mod winstackpagesize,NR_RSP));
  1778. ungetcpuregister(list,NR_R10);
  1779. end
  1780. end
  1781. else
  1782. {$endif NOTARGETWIN}
  1783. {$endif x86_64}
  1784. list.concat(Taicpu.Op_const_reg(A_SUB,tcgsize2opsize[OS_ADDR],localsize,NR_STACK_POINTER_REG));
  1785. end;
  1786. end;
  1787. procedure tcgx86.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  1788. var
  1789. stackmisalignment: longint;
  1790. begin
  1791. {$ifdef i386}
  1792. { interrupt support for i386 }
  1793. if (po_interrupt in current_procinfo.procdef.procoptions) and
  1794. { this messes up stack alignment }
  1795. (target_info.system <> system_i386_darwin) then
  1796. begin
  1797. { .... also the segment registers }
  1798. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_GS));
  1799. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_FS));
  1800. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_ES));
  1801. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_DS));
  1802. { save the registers of an interrupt procedure }
  1803. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDI));
  1804. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_ESI));
  1805. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDX));
  1806. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_ECX));
  1807. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EBX));
  1808. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EAX));
  1809. end;
  1810. {$endif i386}
  1811. { save old framepointer }
  1812. if not nostackframe then
  1813. begin
  1814. { return address }
  1815. stackmisalignment := sizeof(aint);
  1816. list.concat(tai_regalloc.alloc(current_procinfo.framepointer,nil));
  1817. if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  1818. CGmessage(cg_d_stackframe_omited)
  1819. else
  1820. begin
  1821. { push <frame_pointer> }
  1822. inc(stackmisalignment,sizeof(aint));
  1823. include(rg[R_INTREGISTER].preserved_by_proc,RS_FRAME_POINTER_REG);
  1824. list.concat(Taicpu.op_reg(A_PUSH,tcgsize2opsize[OS_ADDR],NR_FRAME_POINTER_REG));
  1825. { Return address and FP are both on stack }
  1826. current_asmdata.asmcfi.cfa_def_cfa_offset(list,2*sizeof(aint));
  1827. current_asmdata.asmcfi.cfa_offset(list,NR_FRAME_POINTER_REG,-(2*sizeof(aint)));
  1828. list.concat(Taicpu.op_reg_reg(A_MOV,tcgsize2opsize[OS_ADDR],NR_STACK_POINTER_REG,NR_FRAME_POINTER_REG));
  1829. current_asmdata.asmcfi.cfa_def_cfa_register(list,NR_FRAME_POINTER_REG);
  1830. end;
  1831. { allocate stackframe space }
  1832. if (localsize<>0) or
  1833. ((target_info.system in [system_i386_darwin,
  1834. system_x86_64_win64,system_x86_64_linux,system_x86_64_freebsd]) and
  1835. (stackmisalignment <> 0) and
  1836. ((pi_do_call in current_procinfo.flags) or
  1837. (po_assembler in current_procinfo.procdef.procoptions))) then
  1838. begin
  1839. if (target_info.system in [system_i386_darwin,
  1840. system_x86_64_win64,system_x86_64_linux,system_x86_64_freebsd]) then
  1841. localsize := align(localsize+stackmisalignment,16)-stackmisalignment;
  1842. cg.g_stackpointer_alloc(list,localsize);
  1843. if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  1844. current_asmdata.asmcfi.cfa_def_cfa_offset(list,localsize+sizeof(aint));
  1845. end;
  1846. end;
  1847. end;
  1848. { produces if necessary overflowcode }
  1849. procedure tcgx86.g_overflowcheck(list: TAsmList; const l:tlocation;def:tdef);
  1850. var
  1851. hl : tasmlabel;
  1852. ai : taicpu;
  1853. cond : TAsmCond;
  1854. begin
  1855. if not(cs_check_overflow in current_settings.localswitches) then
  1856. exit;
  1857. current_asmdata.getjumplabel(hl);
  1858. if not ((def.typ=pointerdef) or
  1859. ((def.typ=orddef) and
  1860. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,
  1861. bool8bit,bool16bit,bool32bit,bool64bit]))) then
  1862. cond:=C_NO
  1863. else
  1864. cond:=C_NB;
  1865. ai:=Taicpu.Op_Sym(A_Jcc,S_NO,hl);
  1866. ai.SetCondition(cond);
  1867. ai.is_jmp:=true;
  1868. list.concat(ai);
  1869. a_call_name(list,'FPC_OVERFLOW');
  1870. a_label(list,hl);
  1871. end;
  1872. procedure tcgx86.g_external_wrapper(list: TAsmList; procdef: tprocdef; const externalname: string);
  1873. var
  1874. ref : treference;
  1875. sym : tasmsymbol;
  1876. begin
  1877. if (target_info.system=system_i386_darwin) then
  1878. begin
  1879. { a_jmp_name jumps to a stub which is always pic-safe on darwin }
  1880. inherited g_external_wrapper(list,procdef,externalname);
  1881. exit;
  1882. end;
  1883. sym:=current_asmdata.RefAsmSymbol(externalname);
  1884. reference_reset_symbol(ref,sym,0);
  1885. { create pic'ed? }
  1886. if cs_create_pic in current_settings.moduleswitches then
  1887. begin
  1888. { it could be that we're called from a procedure not having the
  1889. got loaded
  1890. }
  1891. g_maybe_got_init(list);
  1892. ref.refaddr:=addr_pic
  1893. end
  1894. else
  1895. ref.refaddr:=addr_full;
  1896. list.concat(taicpu.op_ref(A_JMP,S_NO,ref));
  1897. end;
  1898. end.