cpubase.pas 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008
  1. {
  2. $Id$
  3. Copyright (c) 1998-2000 by Florian Klaempfl and Peter Vreman
  4. Contains the base types for the i386
  5. * This code was inspired by the NASM sources
  6. The Netwide Assembler is copyright (C) 1996 Simon Tatham and
  7. Julian Hall. All rights reserved.
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; if not, write to the Free Software
  18. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. ****************************************************************************
  20. }
  21. unit cpubase;
  22. {$ifdef newOptimizations}
  23. {$define foropt}
  24. {$define replacereg}
  25. {$define arithopt}
  26. {$define foldarithops}
  27. {$endif newOptimizations}
  28. interface
  29. {$ifdef TP}
  30. {$L-,Y-}
  31. {$endif}
  32. uses
  33. globals,strings,cobjects,aasm;
  34. const
  35. { Size of the instruction table converted by nasmconv.pas }
  36. instabentries = {$i i386nop.inc}
  37. maxinfolen = 8;
  38. { By default we want everything }
  39. {$define ATTOP}
  40. {$define ATTREG}
  41. {$define INTELOP}
  42. {$define ITTABLE}
  43. { For TP we can't use asmdebug due the table sizes }
  44. {$ifndef TP}
  45. {$define ASMDEBUG}
  46. {$endif}
  47. { We Don't need the intel style opcodes if we don't have a intel
  48. reader or generator }
  49. {$ifndef ASMDEBUG}
  50. {$ifdef NORA386INT}
  51. {$ifdef NOAG386NSM}
  52. {$ifdef NOAG386INT}
  53. {$undef INTELOP}
  54. {$endif}
  55. {$endif}
  56. {$endif}
  57. {$endif}
  58. { We Don't need the AT&T style opcodes if we don't have a AT&T
  59. reader or generator }
  60. {$ifdef NORA386ATT}
  61. {$ifdef NOAG386ATT}
  62. {$undef ATTOP}
  63. {$ifdef NOAG386DIR}
  64. {$undef ATTREG}
  65. {$endif}
  66. {$endif}
  67. {$endif}
  68. const
  69. { Operand types }
  70. OT_NONE = $00000000;
  71. OT_BITS8 = $00000001; { size, and other attributes, of the operand }
  72. OT_BITS16 = $00000002;
  73. OT_BITS32 = $00000004;
  74. OT_BITS64 = $00000008; { FPU only }
  75. OT_BITS80 = $00000010;
  76. OT_FAR = $00000020; { this means 16:16 or 16:32, like in CALL/JMP }
  77. OT_NEAR = $00000040;
  78. OT_SHORT = $00000080;
  79. OT_SIZE_MASK = $000000FF; { all the size attributes }
  80. OT_NON_SIZE = not OT_SIZE_MASK;
  81. OT_SIGNED = $00000100; { the operand need to be signed -128-127 }
  82. OT_TO = $00000200; { operand is followed by a colon }
  83. { reverse effect in FADD, FSUB &c }
  84. OT_COLON = $00000400;
  85. OT_REGISTER = $00001000;
  86. OT_IMMEDIATE = $00002000;
  87. OT_IMM8 = $00002001;
  88. OT_IMM16 = $00002002;
  89. OT_IMM32 = $00002004;
  90. OT_IMM64 = $00002008;
  91. OT_IMM80 = $00002010;
  92. OT_REGMEM = $00200000; { for r/m, ie EA, operands }
  93. OT_REGNORM = $00201000; { 'normal' reg, qualifies as EA }
  94. OT_REG8 = $00201001;
  95. OT_REG16 = $00201002;
  96. OT_REG32 = $00201004;
  97. OT_MMXREG = $00201008; { MMX registers }
  98. OT_XMMREG = $00201010; { Katmai registers }
  99. OT_MEMORY = $00204000; { register number in 'basereg' }
  100. OT_MEM8 = $00204001;
  101. OT_MEM16 = $00204002;
  102. OT_MEM32 = $00204004;
  103. OT_MEM64 = $00204008;
  104. OT_MEM80 = $00204010;
  105. OT_FPUREG = $01000000; { floating point stack registers }
  106. OT_FPU0 = $01000800; { FPU stack register zero }
  107. OT_REG_SMASK = $00070000; { special register operands: these may be treated differently }
  108. { a mask for the following }
  109. OT_REG_ACCUM = $00211000; { accumulator: AL, AX or EAX }
  110. OT_REG_AL = $00211001; { REG_ACCUM | BITSxx }
  111. OT_REG_AX = $00211002; { ditto }
  112. OT_REG_EAX = $00211004; { and again }
  113. OT_REG_COUNT = $00221000; { counter: CL, CX or ECX }
  114. OT_REG_CL = $00221001; { REG_COUNT | BITSxx }
  115. OT_REG_CX = $00221002; { ditto }
  116. OT_REG_ECX = $00221004; { another one }
  117. OT_REG_DX = $00241002;
  118. OT_REG_SREG = $00081002; { any segment register }
  119. OT_REG_CS = $01081002; { CS }
  120. OT_REG_DESS = $02081002; { DS, ES, SS (non-CS 86 registers) }
  121. OT_REG_FSGS = $04081002; { FS, GS (386 extended registers) }
  122. OT_REG_CDT = $00101004; { CRn, DRn and TRn }
  123. OT_REG_CREG = $08101004; { CRn }
  124. OT_REG_CR4 = $08101404; { CR4 (Pentium only) }
  125. OT_REG_DREG = $10101004; { DRn }
  126. OT_REG_TREG = $20101004; { TRn }
  127. OT_MEM_OFFS = $00604000; { special type of EA }
  128. { simple [address] offset }
  129. OT_ONENESS = $00800000; { special type of immediate operand }
  130. { so UNITY == IMMEDIATE | ONENESS }
  131. OT_UNITY = $00802000; { for shift/rotate instructions }
  132. {Instruction flags }
  133. IF_NONE = $00000000;
  134. IF_SM = $00000001; { size match first two operands }
  135. IF_SM2 = $00000002;
  136. IF_SB = $00000004; { unsized operands can't be non-byte }
  137. IF_SW = $00000008; { unsized operands can't be non-word }
  138. IF_SD = $00000010; { unsized operands can't be nondword }
  139. IF_AR0 = $00000020; { SB, SW, SD applies to argument 0 }
  140. IF_AR1 = $00000040; { SB, SW, SD applies to argument 1 }
  141. IF_AR2 = $00000060; { SB, SW, SD applies to argument 2 }
  142. IF_ARMASK = $00000060; { mask for unsized argument spec }
  143. IF_PRIV = $00000100; { it's a privileged instruction }
  144. IF_SMM = $00000200; { it's only valid in SMM }
  145. IF_PROT = $00000400; { it's protected mode only }
  146. IF_UNDOC = $00001000; { it's an undocumented instruction }
  147. IF_FPU = $00002000; { it's an FPU instruction }
  148. IF_MMX = $00004000; { it's an MMX instruction }
  149. IF_3DNOW = $00008000; { it's a 3DNow! instruction }
  150. IF_SSE = $00010000; { it's a SSE (KNI, MMX2) instruction }
  151. IF_PMASK = $FF000000; { the mask for processor types }
  152. IF_PFMASK = $F001FF00; { the mask for disassembly "prefer" }
  153. IF_8086 = $00000000; { 8086 instruction }
  154. IF_186 = $01000000; { 186+ instruction }
  155. IF_286 = $02000000; { 286+ instruction }
  156. IF_386 = $03000000; { 386+ instruction }
  157. IF_486 = $04000000; { 486+ instruction }
  158. IF_PENT = $05000000; { Pentium instruction }
  159. IF_P6 = $06000000; { P6 instruction }
  160. IF_KATMAI = $07000000; { Katmai instructions }
  161. IF_CYRIX = $10000000; { Cyrix-specific instruction }
  162. IF_AMD = $20000000; { AMD-specific instruction }
  163. { added flags }
  164. IF_PRE = $40000000; { it's a prefix instruction }
  165. IF_PASS2 = $80000000; { if the instruction can change in a second pass }
  166. type
  167. TAttSuffix = (AttSufNONE,AttSufINT,AttSufFPU,AttSufFPUint);
  168. TAsmOp=
  169. {$i i386op.inc}
  170. op2strtable=array[tasmop] of string[11];
  171. pstr2opentry = ^tstr2opentry;
  172. tstr2opentry = object(Tnamedindexobject)
  173. op: TAsmOp;
  174. end;
  175. const
  176. firstop = low(tasmop);
  177. lastop = high(tasmop);
  178. AsmPrefixes = 6;
  179. AsmPrefix : array[0..AsmPrefixes-1] of TasmOP =(
  180. A_LOCK,A_REP,A_REPE,A_REPNE,A_REPNZ,A_REPZ
  181. );
  182. AsmOverrides = 6;
  183. AsmOverride : array[0..AsmOverrides-1] of TasmOP =(
  184. A_SEGCS,A_SEGES,A_SEGDS,A_SEGFS,A_SEGGS,A_SEGSS
  185. );
  186. {$ifdef INTELOP}
  187. int_op2str:op2strtable=
  188. {$i i386int.inc}
  189. {$endif INTELOP}
  190. {$ifdef ATTOP}
  191. att_op2str:op2strtable=
  192. {$i i386att.inc}
  193. att_needsuffix:array[tasmop] of TAttSuffix=
  194. {$i i386atts.inc}
  195. {$endif ATTOP}
  196. {*****************************************************************************
  197. Operand Sizes
  198. *****************************************************************************}
  199. type
  200. topsize = (S_NO,
  201. S_B,S_W,S_L,S_BW,S_BL,S_WL,
  202. S_IS,S_IL,S_IQ,
  203. S_FS,S_FL,S_FX,S_D,S_Q,S_FV
  204. );
  205. const
  206. { Intel style operands ! }
  207. opsize_2_type:array[0..2,topsize] of longint=(
  208. (OT_NONE,
  209. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS16,OT_BITS32,OT_BITS32,
  210. OT_BITS16,OT_BITS32,OT_BITS64,
  211. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_BITS64,OT_BITS64
  212. ),
  213. (OT_NONE,
  214. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS8,OT_BITS8,OT_BITS16,
  215. OT_BITS16,OT_BITS32,OT_BITS64,
  216. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_BITS64,OT_BITS64
  217. ),
  218. (OT_NONE,
  219. OT_BITS8,OT_BITS16,OT_BITS32,OT_NONE,OT_NONE,OT_NONE,
  220. OT_BITS16,OT_BITS32,OT_BITS64,
  221. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_BITS64,OT_BITS64
  222. )
  223. );
  224. {$ifdef ATTOP}
  225. att_opsize2str : array[topsize] of string[2] = ('',
  226. 'b','w','l','bw','bl','wl',
  227. 's','l','q',
  228. 's','l','t','d','q','v'
  229. );
  230. {$endif}
  231. {*****************************************************************************
  232. Conditions
  233. *****************************************************************************}
  234. type
  235. TAsmCond=(C_None,
  236. C_A,C_AE,C_B,C_BE,C_C,C_E,C_G,C_GE,C_L,C_LE,C_NA,C_NAE,
  237. C_NB,C_NBE,C_NC,C_NE,C_NG,C_NGE,C_NL,C_NLE,C_NO,C_NP,
  238. C_NS,C_NZ,C_O,C_P,C_PE,C_PO,C_S,C_Z
  239. );
  240. const
  241. cond2str:array[TAsmCond] of string[3]=('',
  242. 'a','ae','b','be','c','e','g','ge','l','le','na','nae',
  243. 'nb','nbe','nc','ne','ng','nge','nl','nle','no','np',
  244. 'ns','nz','o','p','pe','po','s','z'
  245. );
  246. inverse_cond:array[TAsmCond] of TAsmCond=(C_None,
  247. C_NA,C_NAE,C_NB,C_NBE,C_NC,C_NE,C_NG,C_NGE,C_NL,C_NLE,C_A,C_AE,
  248. C_B,C_BE,C_C,C_E,C_G,C_GE,C_L,C_LE,C_O,C_P,
  249. C_S,C_Z,C_NO,C_NP,C_NP,C_P,C_NS,C_NZ
  250. );
  251. const
  252. CondAsmOps=3;
  253. CondAsmOp:array[0..CondAsmOps-1] of TasmOp=(
  254. A_CMOVcc, A_Jcc, A_SETcc
  255. );
  256. CondAsmOpStr:array[0..CondAsmOps-1] of string[4]=(
  257. 'CMOV','J','SET'
  258. );
  259. {*****************************************************************************
  260. Registers
  261. *****************************************************************************}
  262. type
  263. { enumeration for registers, don't change the order }
  264. { it's used by the register size conversions }
  265. tregister = (R_NO,
  266. R_EAX,R_ECX,R_EDX,R_EBX,R_ESP,R_EBP,R_ESI,R_EDI,
  267. R_AX,R_CX,R_DX,R_BX,R_SP,R_BP,R_SI,R_DI,
  268. R_AL,R_CL,R_DL,R_BL,R_AH,R_CH,R_BH,R_DH,
  269. R_CS,R_DS,R_ES,R_SS,R_FS,R_GS,
  270. R_ST,R_ST0,R_ST1,R_ST2,R_ST3,R_ST4,R_ST5,R_ST6,R_ST7,
  271. R_DR0,R_DR1,R_DR2,R_DR3,R_DR6,R_DR7,
  272. R_CR0,R_CR2,R_CR3,R_CR4,
  273. R_TR3,R_TR4,R_TR5,R_TR6,R_TR7,
  274. R_MM0,R_MM1,R_MM2,R_MM3,R_MM4,R_MM5,R_MM6,R_MM7,
  275. R_XMM0,R_XMM1,R_XMM2,R_XMM3,R_XMM4,R_XMM5,R_XMM6,R_XMM7
  276. );
  277. tregisterset = set of tregister;
  278. reg2strtable = array[tregister] of string[6];
  279. const
  280. firstreg = low(tregister);
  281. lastreg = high(tregister);
  282. firstsreg = R_CS;
  283. lastsreg = R_GS;
  284. regset8bit : tregisterset = [R_AL..R_DH];
  285. regset16bit : tregisterset = [R_AX..R_DI,R_CS..R_SS];
  286. regset32bit : tregisterset = [R_EAX..R_EDI];
  287. { Convert reg to opsize }
  288. reg_2_opsize:array[firstreg..lastreg] of topsize = (S_NO,
  289. S_L,S_L,S_L,S_L,S_L,S_L,S_L,S_L,
  290. S_W,S_W,S_W,S_W,S_W,S_W,S_W,S_W,
  291. S_B,S_B,S_B,S_B,S_B,S_B,S_B,S_B,
  292. S_W,S_W,S_W,S_W,S_W,S_W,
  293. S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,
  294. S_L,S_L,S_L,S_L,S_L,S_L,
  295. S_L,S_L,S_L,S_L,
  296. S_L,S_L,S_L,S_L,S_L,
  297. S_D,S_D,S_D,S_D,S_D,S_D,S_D,S_D,
  298. S_D,S_D,S_D,S_D,S_D,S_D,S_D,S_D
  299. );
  300. { Convert reg to operand type }
  301. reg_2_type:array[firstreg..lastreg] of longint = (OT_NONE,
  302. OT_REG_EAX,OT_REG_ECX,OT_REG32,OT_REG32,OT_REG32,OT_REG32,OT_REG32,OT_REG32,
  303. OT_REG_AX,OT_REG_CX,OT_REG_DX,OT_REG16,OT_REG16,OT_REG16,OT_REG16,OT_REG16,
  304. OT_REG_AL,OT_REG_CL,OT_REG8,OT_REG8,OT_REG8,OT_REG8,OT_REG8,OT_REG8,
  305. OT_REG_CS,OT_REG_DESS,OT_REG_DESS,OT_REG_DESS,OT_REG_FSGS,OT_REG_FSGS,
  306. OT_FPU0,OT_FPU0,OT_FPUREG,OT_FPUREG,OT_FPUREG,OT_FPUREG,OT_FPUREG,OT_FPUREG,OT_FPUREG,
  307. OT_REG_DREG,OT_REG_DREG,OT_REG_DREG,OT_REG_DREG,OT_REG_DREG,OT_REG_DREG,
  308. OT_REG_CREG,OT_REG_CREG,OT_REG_CREG,OT_REG_CR4,
  309. OT_REG_TREG,OT_REG_TREG,OT_REG_TREG,OT_REG_TREG,OT_REG_TREG,
  310. OT_MMXREG,OT_MMXREG,OT_MMXREG,OT_MMXREG,OT_MMXREG,OT_MMXREG,OT_MMXREG,OT_MMXREG,
  311. OT_XMMREG,OT_XMMREG,OT_XMMREG,OT_XMMREG,OT_XMMREG,OT_XMMREG,OT_XMMREG,OT_XMMREG
  312. );
  313. {$ifdef INTELOP}
  314. int_reg2str : reg2strtable = ('',
  315. 'eax','ecx','edx','ebx','esp','ebp','esi','edi',
  316. 'ax','cx','dx','bx','sp','bp','si','di',
  317. 'al','cl','dl','bl','ah','ch','bh','dh',
  318. 'cs','ds','es','ss','fs','gs',
  319. 'st','st(0)','st(1)','st(2)','st(3)','st(4)','st(5)','st(6)','st(7)',
  320. 'dr0','dr1','dr2','dr3','dr6','dr7',
  321. 'cr0','cr2','cr3','cr4',
  322. 'tr3','tr4','tr5','tr6','tr7',
  323. 'mm0','mm1','mm2','mm3','mm4','mm5','mm6','mm7',
  324. 'xmm0','xmm1','xmm2','xmm3','xmm4','xmm5','xmm6','xmm7'
  325. );
  326. int_nasmreg2str : reg2strtable = ('',
  327. 'eax','ecx','edx','ebx','esp','ebp','esi','edi',
  328. 'ax','cx','dx','bx','sp','bp','si','di',
  329. 'al','cl','dl','bl','ah','ch','bh','dh',
  330. 'cs','ds','es','ss','fs','gs',
  331. 'st0','st0','st1','st2','st3','st4','st5','st6','st7',
  332. 'dr0','dr1','dr2','dr3','dr6','dr7',
  333. 'cr0','cr2','cr3','cr4',
  334. 'tr3','tr4','tr5','tr6','tr7',
  335. 'mm0','mm1','mm2','mm3','mm4','mm5','mm6','mm7',
  336. 'xmm0','xmm1','xmm2','xmm3','xmm4','xmm5','xmm6','xmm7'
  337. );
  338. {$endif}
  339. {$ifdef ATTREG}
  340. att_reg2str : reg2strtable = ('',
  341. '%eax','%ecx','%edx','%ebx','%esp','%ebp','%esi','%edi',
  342. '%ax','%cx','%dx','%bx','%sp','%bp','%si','%di',
  343. '%al','%cl','%dl','%bl','%ah','%ch','%bh','%dh',
  344. '%cs','%ds','%es','%ss','%fs','%gs',
  345. '%st','%st(0)','%st(1)','%st(2)','%st(3)','%st(4)','%st(5)','%st(6)','%st(7)',
  346. '%dr0','%dr1','%dr2','%dr3','%dr6','%dr7',
  347. '%cr0','%cr2','%cr3','%cr4',
  348. '%tr3','%tr4','%tr5','%tr6','%tr7',
  349. '%mm0','%mm1','%mm2','%mm3','%mm4','%mm5','%mm6','%mm7',
  350. '%xmm0','%xmm1','%xmm2','%xmm3','%xmm4','%xmm5','%xmm6','%xmm7'
  351. );
  352. {$endif ATTREG}
  353. {*****************************************************************************
  354. Flags
  355. *****************************************************************************}
  356. type
  357. TResFlags = (F_E,F_NE,F_G,F_L,F_GE,F_LE,F_C,F_NC,F_A,F_AE,F_B,F_BE);
  358. const
  359. { arrays for boolean location conversions }
  360. flag_2_cond : array[TResFlags] of TAsmCond =
  361. (C_E,C_NE,C_G,C_L,C_GE,C_LE,C_C,C_NC,C_A,C_AE,C_B,C_BE);
  362. {*****************************************************************************
  363. Reference
  364. *****************************************************************************}
  365. type
  366. trefoptions=(ref_none,ref_parafixup,ref_localfixup,ref_selffixup);
  367. { immediate/reference record }
  368. preference = ^treference;
  369. treference = packed record
  370. is_immediate : boolean; { is this used as reference or immediate }
  371. segment,
  372. base,
  373. index : tregister;
  374. scalefactor : byte;
  375. offset : longint;
  376. symbol : pasmsymbol;
  377. offsetfixup : longint;
  378. options : trefoptions;
  379. {$ifdef newcg}
  380. alignment : byte;
  381. {$endif newcg}
  382. end;
  383. {*****************************************************************************
  384. Operands
  385. *****************************************************************************}
  386. { Types of operand }
  387. toptype=(top_none,top_reg,top_ref,top_const,top_symbol);
  388. toper=record
  389. ot : longint;
  390. case typ : toptype of
  391. top_none : ();
  392. top_reg : (reg:tregister);
  393. top_ref : (ref:preference);
  394. top_const : (val:longint);
  395. top_symbol : (sym:pasmsymbol;symofs:longint);
  396. end;
  397. {*****************************************************************************
  398. Generic Location
  399. *****************************************************************************}
  400. type
  401. TLoc=(
  402. LOC_INVALID, { added for tracking problems}
  403. LOC_FPU, { FPU stack }
  404. LOC_REGISTER, { in a processor register }
  405. LOC_MEM, { in memory }
  406. LOC_REFERENCE, { like LOC_MEM, but lvalue }
  407. LOC_JUMP, { boolean results only, jump to false or true label }
  408. LOC_FLAGS, { boolean results only, flags are set }
  409. LOC_CREGISTER, { Constant register which shouldn't be modified }
  410. LOC_MMXREGISTER, { MMX register }
  411. LOC_CMMXREGISTER,{ Constant MMX register }
  412. LOC_CFPUREGISTER { if it is a FPU register variable on the fpu stack }
  413. );
  414. plocation = ^tlocation;
  415. tlocation = packed record
  416. case loc : tloc of
  417. LOC_MEM,LOC_REFERENCE : (reference : treference);
  418. LOC_FPU : ();
  419. LOC_JUMP : ();
  420. LOC_FLAGS : (resflags : tresflags);
  421. LOC_INVALID : ();
  422. { it's only for better handling }
  423. LOC_MMXREGISTER : (mmxreg : tregister);
  424. { segment in reference at the same place as in loc_register }
  425. LOC_REGISTER,LOC_CREGISTER : (
  426. case longint of
  427. 1 : (register,segment,registerhigh : tregister);
  428. { overlay a registerlow }
  429. 2 : (registerlow : tregister);
  430. );
  431. end;
  432. {*****************************************************************************
  433. Constants
  434. *****************************************************************************}
  435. const
  436. general_registers = [R_EAX,R_EBX,R_ECX,R_EDX];
  437. intregs = general_registers;
  438. fpuregs = [];
  439. mmregs = [R_MM0..R_MM7];
  440. lvaluelocations = [LOC_REFERENCE,LOC_CFPUREGISTER,
  441. LOC_CREGISTER,LOC_MMXREGISTER,LOC_CMMXREGISTER];
  442. registers_saved_on_cdecl = [R_ESI,R_EDI,R_EBX];
  443. { generic register names }
  444. stack_pointer = R_ESP;
  445. frame_pointer = R_EBP;
  446. self_pointer = R_ESI;
  447. accumulator = R_EAX;
  448. { the register where the vmt offset is passed to the destructor }
  449. { helper routine }
  450. vmt_offset_reg = R_EDI;
  451. scratch_regs : array[1..1] of tregister = (R_EDI);
  452. max_scratch_regs = 1;
  453. { low and high of the available maximum width integer general purpose }
  454. { registers }
  455. LoGPReg = R_EAX;
  456. HiGPReg = R_EDI;
  457. { low and high of every possible width general purpose register (same as }
  458. { above on most architctures apart from the 80x86) }
  459. LoReg = R_EAX;
  460. HiReg = R_BL;
  461. cpuflags = [];
  462. { sizes }
  463. pointersize = 4;
  464. extended_size = 10;
  465. sizepostfix_pointer = S_L;
  466. {*****************************************************************************
  467. Instruction table
  468. *****************************************************************************}
  469. {$ifndef NOAG386BIN}
  470. type
  471. tinsentry=packed record
  472. opcode : tasmop;
  473. ops : byte;
  474. optypes : array[0..2] of longint;
  475. code : array[0..maxinfolen] of char;
  476. flags : longint;
  477. end;
  478. pinsentry=^tinsentry;
  479. TInsTabCache=array[TasmOp] of longint;
  480. PInsTabCache=^TInsTabCache;
  481. const
  482. InsTab:array[0..instabentries-1] of TInsEntry=
  483. {$i i386tab.inc}
  484. var
  485. InsTabCache : PInsTabCache;
  486. {$endif NOAG386BIN}
  487. {*****************************************************************************
  488. Opcode propeties (needed for optimizer)
  489. *****************************************************************************}
  490. {$ifndef NOOPT}
  491. Type
  492. {What an instruction can change}
  493. TInsChange = (Ch_None,
  494. {Read from a register}
  495. Ch_REAX, Ch_RECX, Ch_REDX, Ch_REBX, Ch_RESP, Ch_REBP, Ch_RESI, Ch_REDI,
  496. {write from a register}
  497. Ch_WEAX, Ch_WECX, Ch_WEDX, Ch_WEBX, Ch_WESP, Ch_WEBP, Ch_WESI, Ch_WEDI,
  498. {read and write from/to a register}
  499. Ch_RWEAX, Ch_RWECX, Ch_RWEDX, Ch_RWEBX, Ch_RWESP, Ch_RWEBP, Ch_RWESI, Ch_RWEDI,
  500. {modify the contents of a register with the purpose of using
  501. this changed content afterwards (add/sub/..., but e.g. not rep
  502. or movsd)}
  503. {$ifdef arithopt}
  504. Ch_MEAX, Ch_MECX, Ch_MEDX, Ch_MEBX, Ch_MESP, Ch_MEBP, Ch_MESI, Ch_MEDI,
  505. {$endif arithopt}
  506. Ch_CDirFlag {clear direction flag}, Ch_SDirFlag {set dir flag},
  507. Ch_RFlags, Ch_WFlags, Ch_RWFlags, Ch_FPU,
  508. Ch_Rop1, Ch_Wop1, Ch_RWop1,{$ifdef arithopt}Ch_Mop1,{$endif}
  509. Ch_Rop2, Ch_Wop2, Ch_RWop2,{$ifdef arithopt}Ch_Mop2,{$endif}
  510. Ch_Rop3, Ch_WOp3, Ch_RWOp3,{$ifdef arithopt}Ch_Mop3,{$endif}
  511. Ch_WMemEDI,
  512. Ch_All
  513. );
  514. {$ifndef arithopt}
  515. Const
  516. Ch_MEAX = Ch_RWEAX;
  517. Ch_MECX = Ch_RWECX;
  518. Ch_MEDX = Ch_RWEDX;
  519. Ch_MEBX = Ch_RWEBX;
  520. Ch_MESP = Ch_RWESP;
  521. Ch_MEBP = Ch_RWEBP;
  522. Ch_MESI = Ch_RWESI;
  523. Ch_MEDI = Ch_RWEDI;
  524. Ch_Mop1 = Ch_RWOp1;
  525. Ch_Mop2 = Ch_RWOp2;
  526. Ch_Mop3 = Ch_RWOp3;
  527. {$endif arithopt}
  528. const
  529. MaxCh = 3; { Max things a instruction can change }
  530. type
  531. TInsProp = packed record
  532. Ch : Array[1..MaxCh] of TInsChange;
  533. end;
  534. const
  535. InsProp : array[tasmop] of TInsProp =
  536. {$i i386prop.inc}
  537. {$endif NOOPT}
  538. {*****************************************************************************
  539. Init/Done
  540. *****************************************************************************}
  541. procedure InitCpu;
  542. procedure DoneCpu;
  543. {*****************************************************************************
  544. Helpers
  545. *****************************************************************************}
  546. const
  547. maxvarregs = 4;
  548. varregs : array[1..maxvarregs] of tregister =
  549. (R_EBX,R_EDX,R_ECX,R_EAX);
  550. maxfpuvarregs = 8;
  551. max_operands = 3;
  552. function imm_2_type(l:longint):longint;
  553. { the following functions allow to convert registers }
  554. { for example reg8toreg32(R_AL) returns R_EAX }
  555. { for example reg16toreg32(R_AL) gives an undefined }
  556. { result }
  557. { these functions expects that the turn of }
  558. { tregister isn't changed }
  559. function reg8toreg16(reg : tregister) : tregister;
  560. function reg8toreg32(reg : tregister) : tregister;
  561. function reg16toreg8(reg : tregister) : tregister;
  562. function reg32toreg8(reg : tregister) : tregister;
  563. function reg32toreg16(reg : tregister) : tregister;
  564. function reg16toreg32(reg : tregister) : tregister;
  565. { these procedures must be defined by all target cpus }
  566. function regtoreg8(reg : tregister) : tregister;
  567. function regtoreg16(reg : tregister) : tregister;
  568. function regtoreg32(reg : tregister) : tregister;
  569. { can be ignored on 32 bit systems }
  570. function regtoreg64(reg : tregister) : tregister;
  571. { returns the operand prefix for a given register }
  572. function regsize(reg : tregister) : topsize;
  573. { resets all values of ref to defaults }
  574. procedure reset_reference(var ref : treference);
  575. { set mostly used values of a new reference }
  576. function new_reference(base : tregister;offset : longint) : preference;
  577. function newreference(const r : treference) : preference;
  578. procedure disposereference(var r : preference);
  579. function reg2str(r : tregister) : string;
  580. function is_calljmp(o:tasmop):boolean;
  581. implementation
  582. {$ifdef heaptrc}
  583. uses
  584. ppheap;
  585. {$endif heaptrc}
  586. {*****************************************************************************
  587. Helpers
  588. *****************************************************************************}
  589. function imm_2_type(l:longint):longint;
  590. begin
  591. if (l>=-128) and (l<=127) then
  592. imm_2_type:=OT_IMM8 or OT_SIGNED
  593. else
  594. if (l>=-255) and (l<=255) then
  595. imm_2_type:=OT_IMM8
  596. else
  597. if (l>=-32768) and (l<=32767) then
  598. imm_2_type:=OT_IMM16 or OT_SIGNED
  599. else
  600. if (l>=-65536) and (l<=65535) then
  601. imm_2_type:=OT_IMM16 or OT_SIGNED
  602. else
  603. imm_2_type:=OT_IMM32;
  604. end;
  605. function reg2str(r : tregister) : string;
  606. const
  607. a : array[R_NO..R_BL] of string[3] =
  608. ('','EAX','ECX','EDX','EBX','ESP','EBP','ESI','EDI',
  609. 'AX','CX','DX','BX','SP','BP','SI','DI',
  610. 'AL','CL','DL','BL');
  611. begin
  612. if r in [R_ST0..R_ST7] then
  613. reg2str:='ST('+tostr(longint(r)-longint(R_ST0))+')'
  614. else
  615. reg2str:=a[r];
  616. end;
  617. function is_calljmp(o:tasmop):boolean;
  618. begin
  619. case o of
  620. A_CALL,
  621. A_JCXZ,
  622. A_JECXZ,
  623. A_JMP,
  624. A_LOOP,
  625. A_LOOPE,
  626. A_LOOPNE,
  627. A_LOOPNZ,
  628. A_LOOPZ,
  629. A_Jcc :
  630. is_calljmp:=true;
  631. else
  632. is_calljmp:=false;
  633. end;
  634. end;
  635. procedure disposereference(var r : preference);
  636. begin
  637. dispose(r);
  638. r:=nil;
  639. end;
  640. function newreference(const r : treference) : preference;
  641. var
  642. p : preference;
  643. begin
  644. new(p);
  645. p^:=r;
  646. newreference:=p;
  647. end;
  648. function reg8toreg16(reg : tregister) : tregister;
  649. begin
  650. reg8toreg16:=reg32toreg16(reg8toreg32(reg));
  651. end;
  652. function reg16toreg8(reg : tregister) : tregister;
  653. begin
  654. reg16toreg8:=reg32toreg8(reg16toreg32(reg));
  655. end;
  656. function reg16toreg32(reg : tregister) : tregister;
  657. begin
  658. reg16toreg32:=tregister(byte(reg)-byte(R_EDI));
  659. end;
  660. function reg32toreg16(reg : tregister) : tregister;
  661. begin
  662. reg32toreg16:=tregister(byte(reg)+byte(R_EDI));
  663. end;
  664. function reg32toreg8(reg : tregister) : tregister;
  665. begin
  666. reg32toreg8:=tregister(byte(reg)+byte(R_DI));
  667. end;
  668. function reg8toreg32(reg : tregister) : tregister;
  669. begin
  670. reg8toreg32:=tregister(byte(reg)-byte(R_DI));
  671. end;
  672. function regtoreg8(reg : tregister) : tregister;
  673. begin
  674. regtoreg8:=reg32toreg8(reg);
  675. end;
  676. function regtoreg16(reg : tregister) : tregister;
  677. begin
  678. regtoreg16:=reg32toreg16(reg);
  679. end;
  680. function regtoreg32(reg : tregister) : tregister;
  681. begin
  682. regtoreg32:=reg;
  683. end;
  684. function regtoreg64(reg : tregister) : tregister;
  685. begin
  686. { to avoid warning }
  687. regtoreg64:=R_NO;
  688. end;
  689. function regsize(reg : tregister) : topsize;
  690. begin
  691. if reg in regset8bit then
  692. regsize:=S_B
  693. else if reg in regset16bit then
  694. regsize:=S_W
  695. else if reg in regset32bit then
  696. regsize:=S_L;
  697. end;
  698. procedure reset_reference(var ref : treference);
  699. begin
  700. FillChar(ref,sizeof(treference),0);
  701. end;
  702. function new_reference(base : tregister;offset : longint) : preference;
  703. var
  704. r : preference;
  705. begin
  706. new(r);
  707. FillChar(r^,sizeof(treference),0);
  708. r^.base:=base;
  709. r^.offset:=offset;
  710. new_reference:=r;
  711. end;
  712. {*****************************************************************************
  713. Instruction table
  714. *****************************************************************************}
  715. procedure DoneCpu;
  716. begin
  717. {exitproc:=saveexit; }
  718. {$ifndef NOAG386BIN}
  719. if assigned(instabcache) then
  720. dispose(instabcache);
  721. {$endif NOAG386BIN}
  722. end;
  723. procedure BuildInsTabCache;
  724. {$ifndef NOAG386BIN}
  725. var
  726. i : longint;
  727. {$endif}
  728. begin
  729. {$ifndef NOAG386BIN}
  730. new(instabcache);
  731. FillChar(instabcache^,sizeof(tinstabcache),$ff);
  732. i:=0;
  733. while (i<InsTabEntries) do
  734. begin
  735. if InsTabCache^[InsTab[i].OPcode]=-1 then
  736. InsTabCache^[InsTab[i].OPcode]:=i;
  737. inc(i);
  738. end;
  739. {$endif NOAG386BIN}
  740. end;
  741. procedure InitCpu;
  742. begin
  743. {$ifndef NOAG386BIN}
  744. if not assigned(instabcache) then
  745. BuildInsTabCache;
  746. {$endif NOAG386BIN}
  747. end;
  748. end.
  749. {
  750. $Log$
  751. Revision 1.29 2000-05-12 21:57:02 pierre
  752. + use of a dictionary object
  753. for faster opcode searching in assembler readers
  754. implemented by Kovacs Attila Zoltan
  755. Revision 1.28 2000/05/10 19:09:07 pierre
  756. * op2strtable string length changed to 11
  757. Thanks to Kovacs Attila Zoltan
  758. this should be set by nasmconv utility !
  759. Revision 1.27 2000/05/09 10:52:08 pierre
  760. Use i386nop.inc file
  761. Revision 1.26 2000/04/11 11:21:44 jonas
  762. * changed the order of the tinschange type enum
  763. Revision 1.25 2000/04/04 13:45:20 pierre
  764. + AttSufFPUint for integer fpu instructions
  765. Revision 1.24 2000/03/27 21:18:54 pierre
  766. * "segss" prefix in Intel is converted into "ss" in ATT
  767. and vice-versa. Fixes web bug 892.
  768. Revision 1.23 2000/03/01 15:36:11 florian
  769. * some new stuff for the new cg
  770. Revision 1.22 2000/02/09 13:22:51 peter
  771. * log truncated
  772. Revision 1.21 2000/01/28 09:41:39 peter
  773. * fixed fpu suffix parsing for att reader
  774. Revision 1.20 2000/01/07 01:14:23 peter
  775. * updated copyright to 2000
  776. Revision 1.19 1999/12/02 19:28:29 peter
  777. * more A_LOOP<Cond> to is_calljmp
  778. Revision 1.18 1999/12/02 11:26:41 peter
  779. * newoptimizations define added
  780. Revision 1.17 1999/11/09 23:06:45 peter
  781. * esi_offset -> selfpointer_offset to be newcg compatible
  782. * hcogegen -> cgbase fixes for newcg
  783. Revision 1.16 1999/11/06 14:34:20 peter
  784. * truncated log to 20 revs
  785. Revision 1.15 1999/10/27 16:11:28 peter
  786. * insns.dat is used to generate all i386*.inc files
  787. Revision 1.14 1999/10/14 14:57:51 florian
  788. - removed the hcodegen use in the new cg, use cgbase instead
  789. Revision 1.13 1999/09/15 20:35:39 florian
  790. * small fix to operator overloading when in MMX mode
  791. + the compiler uses now fldz and fld1 if possible
  792. + some fixes to floating point registers
  793. + some math. functions (arctan, ln, sin, cos, sqrt, sqr, pi) are now inlined
  794. * .... ???
  795. Revision 1.12 1999/09/10 18:48:01 florian
  796. * some bug fixes (e.g. must_be_valid and procinfo.funcret_is_valid)
  797. * most things for stored properties fixed
  798. Revision 1.11 1999/09/08 16:04:05 peter
  799. * better support for object fields and more error checks for
  800. field accesses which create buggy code
  801. Revision 1.10 1999/08/28 15:34:19 florian
  802. * bug 519 fixed
  803. Revision 1.9 1999/08/19 20:05:09 michael
  804. + Fixed ifdef NOAG386BIN bug
  805. Revision 1.8 1999/08/19 13:02:10 pierre
  806. + label faillabel added for _FAIL support
  807. Revision 1.7 1999/08/18 13:26:23 jonas
  808. + some constants for the new optimizer
  809. Revision 1.6 1999/08/13 15:36:30 peter
  810. * fixed suffix writing for a_setcc
  811. Revision 1.5 1999/08/12 14:36:02 peter
  812. + KNI instructions
  813. Revision 1.4 1999/08/07 14:20:58 florian
  814. * some small problems fixed
  815. Revision 1.3 1999/08/05 14:58:09 florian
  816. * some fixes for the floating point registers
  817. * more things for the new code generator
  818. Revision 1.2 1999/08/04 13:45:25 florian
  819. + floating point register variables !!
  820. * pairegalloc is now generated for register variables
  821. }