cpubase.pas 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl and Peter Vreman
  4. Contains the base types for the ARM
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. {# Base unit for processor information. This unit contains
  19. enumerations of registers, opcodes, sizes, and other
  20. such things which are processor specific.
  21. }
  22. unit cpubase;
  23. {$i fpcdefs.inc}
  24. interface
  25. uses
  26. cutils,cclasses,
  27. globtype,globals,
  28. cpuinfo,
  29. aasmbase,
  30. cgbase
  31. {$ifdef delphi}
  32. ,dmisc
  33. {$endif}
  34. ;
  35. {*****************************************************************************
  36. Assembler Opcodes
  37. *****************************************************************************}
  38. type
  39. TAsmOp=(A_None,A_ADC,A_ADD,A_AND,A_N,A_BIC,A_BKPT,A_B,A_BL,A_BLX,A_BX,
  40. A_CDP,A_CDP2,A_CLZ,A_CMN,A_CMP,A_EOR,A_LDC,_A_LDC2,
  41. A_LDM,A_LDR,A_LDRB,A_LDRD,A_LDRBT,A_LDRH,A_LDRSB,
  42. A_LDRSH,A_LDRT,A_MCR,A_MCR2,A_MCRR,A_MLA,A_MOV,
  43. A_MRC,A_MRC2,A_MRRC,A_RS,A_MSR,A_MUL,A_MVN,
  44. A_ORR,A_PLD,A_QADD,A_QDADD,A_QDSUB,A_QSUB,A_RSB,A_RSC,
  45. A_SBC,A_SMLAL,A_SMULL,A_SMUL,
  46. A_SMULW,A_STC,A_STC2,A_STM,A_STR,A_STRB,A_STRBT,A_STRD,
  47. A_STRH,A_STRT,A_SUB,A_SWI,A_SWP,A_SWPB,A_TEQ,A_TST,
  48. A_UMLAL,A_UMULL,
  49. { FPA coprocessor instructions }
  50. A_LDF,A_STF,A_LFM,A_SFM,A_FLT,A_FIX,A_WFS,A_RFS,A_RFC,
  51. A_ADF,A_DVF,A_FDV,A_FML,A_FRD,A_MUF,A_POL,A_PW,A_RDF,
  52. A_RMF,A_RPW,A_RSF,A_SUF,A_ABS,A_ACS,A_ASN,A_ATN,A_COS,
  53. A_EXP,A_LOG,A_LGN,A_MVF,A_MNF,A_NRM,A_RND,A_SIN,A_SQT,A_TAN,A_URD,
  54. A_CMF,A_CNF
  55. { VPA coprocessor codes }
  56. );
  57. { This should define the array of instructions as string }
  58. op2strtable=array[tasmop] of string[11];
  59. const
  60. { First value of opcode enumeration }
  61. firstop = low(tasmop);
  62. { Last value of opcode enumeration }
  63. lastop = high(tasmop);
  64. {*****************************************************************************
  65. Registers
  66. *****************************************************************************}
  67. type
  68. { Number of registers used for indexing in tables }
  69. tregisterindex=0..{$i rarmnor.inc}-1;
  70. const
  71. { Available Superregisters }
  72. {$i rarmsup.inc}
  73. RS_PC = RS_R15;
  74. { No Subregisters }
  75. R_SUBWHOLE = R_SUBNONE;
  76. { Available Registers }
  77. {$i rarmcon.inc}
  78. { aliases }
  79. NR_PC = NR_R15;
  80. { Integer Super registers first and last }
  81. first_int_supreg = RS_R0;
  82. first_int_imreg = $10;
  83. { Float Super register first and last }
  84. first_fpu_supreg = RS_F0;
  85. first_fpu_imreg = $08;
  86. { MM Super register first and last }
  87. first_mm_supreg = RS_S0;
  88. first_mm_imreg = $20;
  89. {$warning TODO Calculate bsstart}
  90. regnumber_count_bsstart = 64;
  91. regnumber_table : array[tregisterindex] of tregister = (
  92. {$i rarmnum.inc}
  93. );
  94. regstabs_table : array[tregisterindex] of shortint = (
  95. {$i rarmsta.inc}
  96. );
  97. { registers which may be destroyed by calls }
  98. VOLATILE_INTREGISTERS = [RS_R0..RS_R3,RS_R12..RS_R15];
  99. VOLATILE_FPUREGISTERS = [RS_F0..RS_F3];
  100. type
  101. totherregisterset = set of tregisterindex;
  102. {*****************************************************************************
  103. Instruction post fixes
  104. *****************************************************************************}
  105. type
  106. { ARM instructions load/store and arithmetic instructions
  107. can have several instruction post fixes which are collected
  108. in this enumeration
  109. }
  110. TOpPostfix = (PF_None,
  111. { update condition flags
  112. or floating point single }
  113. PF_S,
  114. { floating point size }
  115. PF_D,PF_E,PF_P,PF_EP,
  116. { load/store }
  117. PF_B,PF_SB,PF_BT,PF_H,PF_SH,PF_T,
  118. { multiple load/store address modes }
  119. PF_IA,PF_IB,PF_DA,PF_DB,PF_FD,PF_FA,PF_ED,PF_EA
  120. );
  121. TRoundingMode = (RM_None,RM_P,RM_M,RM_Z);
  122. const
  123. cgsize2fpuoppostfix : array[OS_NO..OS_F128] of toppostfix = (
  124. PF_E,
  125. PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,
  126. PF_S,PF_D,PF_E,PF_None,PF_None);
  127. oppostfix2str : array[TOpPostfix] of string[2] = ('',
  128. 's',
  129. 'd','e','p','ep',
  130. 'b','sb','bt','h','sh','t',
  131. 'ia','ib','da','db','fd','fa','ed','ea');
  132. roundingmode2str : array[TRoundingMode] of string[1] = ('',
  133. 'p','m','z');
  134. {*****************************************************************************
  135. Conditions
  136. *****************************************************************************}
  137. type
  138. TAsmCond=(C_None,
  139. C_EQ,C_NE,C_CS,C_CC,C_MI,C_PL,C_VS,C_VC,C_HI,C_LS,
  140. C_GE,C_LT,C_GT,C_LE,C_AL,C_NV
  141. );
  142. const
  143. cond2str : array[TAsmCond] of string[2]=('',
  144. 'eq','ne','cs','cc','mi','pl','vs','vc','hi','ls',
  145. 'ge','lt','gt','le','al','nv'
  146. );
  147. uppercond2str : array[TAsmCond] of string[2]=('',
  148. 'EQ','NE','CS','CC','MI','PL','VS','VC','HI','LS',
  149. 'GE','LT','GT','LE','AL','NV'
  150. );
  151. inverse_cond : array[TAsmCond] of TAsmCond=(C_None,
  152. C_NE,C_EQ,C_CC,C_CS,C_PL,C_MI,C_VC,C_VS,C_LS,C_HI,
  153. C_LT,C_GE,C_LE,C_GT,C_None,C_None
  154. );
  155. {*****************************************************************************
  156. Flags
  157. *****************************************************************************}
  158. type
  159. TResFlags = (F_EQ,F_NE,F_CS,F_CC,F_MI,F_PL,F_VS,F_VC,F_HI,F_LS,
  160. F_GE,F_LT,F_GT,F_LE);
  161. {*****************************************************************************
  162. Reference
  163. *****************************************************************************}
  164. type
  165. trefoptions=(ref_none,ref_parafixup,ref_localfixup,ref_selffixup);
  166. taddressmode = (AM_OFFSET,AM_PREINDEXED,AM_POSTINDEXED);
  167. tshiftmode = (SM_None,SM_LSL,SM_LSR,SM_ASR,SM_ROR,SM_RRX);
  168. { reference record }
  169. preference = ^treference;
  170. treference = packed record
  171. base,
  172. index : tregister;
  173. shiftimm : byte;
  174. signindex : shortint;
  175. offset : longint;
  176. symbol : tasmsymbol;
  177. offsetfixup : longint;
  178. options : trefoptions;
  179. addressmode : taddressmode;
  180. shiftmode : tshiftmode;
  181. end;
  182. { reference record }
  183. pparareference = ^tparareference;
  184. tparareference = packed record
  185. index : tregister;
  186. offset : longint;
  187. end;
  188. {*****************************************************************************
  189. Operands
  190. *****************************************************************************}
  191. tupdatereg = (UR_None,UR_Update);
  192. pshifterop = ^tshifterop;
  193. tshifterop = record
  194. shiftmode : tshiftmode;
  195. rs : tregister;
  196. shiftimm : byte;
  197. end;
  198. {*****************************************************************************
  199. Generic Location
  200. *****************************************************************************}
  201. type
  202. { tparamlocation describes where a parameter for a procedure is stored.
  203. References are given from the caller's point of view. The usual
  204. TLocation isn't used, because contains a lot of unnessary fields.
  205. }
  206. tparalocation = packed record
  207. size : TCGSize;
  208. loc : TCGLoc;
  209. alignment : byte;
  210. case TCGLoc of
  211. LOC_REFERENCE : (reference : tparareference);
  212. { segment in reference at the same place as in loc_register }
  213. LOC_MMREGISTER,LOC_CMMREGISTER,
  214. LOC_FPUREGISTER,LOC_CFPUREGISTER,
  215. LOC_REGISTER,LOC_CREGISTER : (
  216. case longint of
  217. 1 : (register,registerhigh : tregister);
  218. { overlay a registerlow }
  219. 2 : (registerlow : tregister);
  220. { overlay a 64 Bit register type }
  221. 3 : (reg64 : tregister64);
  222. 4 : (register64 : tregister64);
  223. );
  224. end;
  225. tlocation = packed record
  226. loc : TCGLoc;
  227. size : TCGSize;
  228. case TCGLoc of
  229. LOC_FLAGS : (resflags : tresflags);
  230. LOC_CONSTANT : (
  231. case longint of
  232. 1 : (value : AWord);
  233. { can't do this, this layout depends on the host cpu. Use }
  234. { lo(valueqword)/hi(valueqword) instead (JM) }
  235. { 2 : (valuelow, valuehigh:AWord); }
  236. { overlay a complete 64 Bit value }
  237. 3 : (valueqword : qword);
  238. );
  239. LOC_CREFERENCE,
  240. LOC_REFERENCE : (reference : treference);
  241. { segment in reference at the same place as in loc_register }
  242. LOC_REGISTER,LOC_CREGISTER : (
  243. case longint of
  244. 1 : (register,registerhigh,segment : tregister);
  245. { overlay a registerlow }
  246. 2 : (registerlow : tregister);
  247. { overlay a 64 Bit register type }
  248. 3 : (reg64 : tregister64);
  249. 4 : (register64 : tregister64);
  250. );
  251. { it's only for better handling }
  252. LOC_MMXREGISTER,LOC_CMMXREGISTER : (mmxreg : tregister);
  253. end;
  254. {*****************************************************************************
  255. Constants
  256. *****************************************************************************}
  257. const
  258. max_operands = 3;
  259. {# Constant defining possibly all registers which might require saving }
  260. ALL_OTHERREGISTERS = [];
  261. general_superregisters = [RS_R0..RS_PC];
  262. {# Table of registers which can be allocated by the code generator
  263. internally, when generating the code.
  264. }
  265. { legend: }
  266. { xxxregs = set of all possibly used registers of that type in the code }
  267. { generator }
  268. { usableregsxxx = set of all 32bit components of registers that can be }
  269. { possible allocated to a regvar or using getregisterxxx (this }
  270. { excludes registers which can be only used for parameter }
  271. { passing on ABI's that define this) }
  272. { c_countusableregsxxx = amount of registers in the usableregsxxx set }
  273. maxintregs = 15;
  274. { to determine how many registers to use for regvars }
  275. maxintscratchregs = 3;
  276. usableregsint = [RS_R4..RS_R10];
  277. c_countusableregsint = 7;
  278. maxfpuregs = 8;
  279. fpuregs = [RS_F0..RS_F7];
  280. usableregsfpu = [RS_F4..RS_F7];
  281. c_countusableregsfpu = 4;
  282. mmregs = [RS_D0..RS_D15];
  283. usableregsmm = [RS_D8..RS_D15];
  284. c_countusableregsmm = 8;
  285. maxaddrregs = 0;
  286. addrregs = [];
  287. usableregsaddr = [];
  288. c_countusableregsaddr = 0;
  289. {*****************************************************************************
  290. Operand Sizes
  291. *****************************************************************************}
  292. type
  293. topsize = (S_NO,
  294. S_B,S_W,S_L,S_BW,S_BL,S_WL,
  295. S_IS,S_IL,S_IQ,
  296. S_FS,S_FL,S_FX,S_D,S_Q,S_FV,S_FXX
  297. );
  298. {*****************************************************************************
  299. Constants
  300. *****************************************************************************}
  301. const
  302. firstsaveintreg = RS_R4;
  303. lastsaveintreg = RS_R10;
  304. firstsavefpureg = RS_F4;
  305. lastsavefpureg = RS_F7;
  306. firstsavemmreg = RS_D8;
  307. lastsavemmreg = RS_D15;
  308. maxvarregs = 7;
  309. varregs : Array [1..maxvarregs] of tsuperregister =
  310. (RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,RS_R10);
  311. maxfpuvarregs = 4;
  312. fpuvarregs : Array [1..maxfpuvarregs] of tsuperregister =
  313. (RS_F4,RS_F5,RS_F6,RS_F7);
  314. {*****************************************************************************
  315. Default generic sizes
  316. *****************************************************************************}
  317. { Defines the default address size for a processor, }
  318. OS_ADDR = OS_32;
  319. { the natural int size for a processor, }
  320. OS_INT = OS_32;
  321. { the maximum float size for a processor, }
  322. OS_FLOAT = OS_F64;
  323. { the size of a vector register for a processor }
  324. OS_VECTOR = OS_M32;
  325. {*****************************************************************************
  326. Generic Register names
  327. *****************************************************************************}
  328. { Stack pointer register }
  329. NR_STACK_POINTER_REG = NR_R13;
  330. RS_STACK_POINTER_REG = RS_R13;
  331. { Frame pointer register }
  332. RS_FRAME_POINTER_REG = RS_R11;
  333. NR_FRAME_POINTER_REG = NR_R11;
  334. { Register for addressing absolute data in a position independant way,
  335. such as in PIC code. The exact meaning is ABI specific. For
  336. further information look at GCC source : PIC_OFFSET_TABLE_REGNUM
  337. }
  338. NR_PIC_OFFSET_REG = NR_R9;
  339. { Results are returned in this register (32-bit values) }
  340. NR_FUNCTION_RETURN_REG = NR_R0;
  341. RS_FUNCTION_RETURN_REG = RS_R0;
  342. { Low part of 64bit return value }
  343. NR_FUNCTION_RETURN64_LOW_REG = NR_R0;
  344. RS_FUNCTION_RETURN64_LOW_REG = RS_R0;
  345. { High part of 64bit return value }
  346. NR_FUNCTION_RETURN64_HIGH_REG = NR_R1;
  347. RS_FUNCTION_RETURN64_HIGH_REG = RS_R1;
  348. { The value returned from a function is available in this register }
  349. NR_FUNCTION_RESULT_REG = NR_FUNCTION_RETURN_REG;
  350. RS_FUNCTION_RESULT_REG = RS_FUNCTION_RETURN_REG;
  351. { The lowh part of 64bit value returned from a function }
  352. NR_FUNCTION_RESULT64_LOW_REG = NR_FUNCTION_RETURN64_LOW_REG;
  353. RS_FUNCTION_RESULT64_LOW_REG = RS_FUNCTION_RETURN64_LOW_REG;
  354. { The high part of 64bit value returned from a function }
  355. NR_FUNCTION_RESULT64_HIGH_REG = NR_FUNCTION_RETURN64_HIGH_REG;
  356. RS_FUNCTION_RESULT64_HIGH_REG = RS_FUNCTION_RETURN64_HIGH_REG;
  357. NR_FPU_RESULT_REG = NR_F0;
  358. NR_MM_RESULT_REG = NR_NO;
  359. { Offset where the parent framepointer is pushed }
  360. PARENT_FRAMEPOINTER_OFFSET = 0;
  361. {*****************************************************************************
  362. GCC /ABI linking information
  363. *****************************************************************************}
  364. const
  365. { Registers which must be saved when calling a routine declared as
  366. cppdecl, cdecl, stdcall, safecall, palmossyscall. The registers
  367. saved should be the ones as defined in the target ABI and / or GCC.
  368. This value can be deduced from the CALLED_USED_REGISTERS array in the
  369. GCC source.
  370. }
  371. std_saved_registers = [RS_R4..RS_R10];
  372. { Required parameter alignment when calling a routine declared as
  373. stdcall and cdecl. The alignment value should be the one defined
  374. by GCC or the target ABI.
  375. The value of this constant is equal to the constant
  376. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  377. }
  378. std_param_align = 4;
  379. {*****************************************************************************
  380. Helpers
  381. *****************************************************************************}
  382. function cgsize2subreg(s:Tcgsize):Tsubregister;
  383. function is_calljmp(o:tasmop):boolean;
  384. procedure inverse_flags(var f: TResFlags);
  385. function flags_to_cond(const f: TResFlags) : TAsmCond;
  386. function findreg_by_number(r:Tregister):tregisterindex;
  387. function std_regnum_search(const s:string):Tregister;
  388. function std_regname(r:Tregister):string;
  389. procedure shifterop_reset(var so : tshifterop);
  390. function is_pc(const r : tregister) : boolean;
  391. implementation
  392. uses
  393. rgBase,verbose;
  394. const
  395. std_regname_table : array[tregisterindex] of string[7] = (
  396. {$i rarmstd.inc}
  397. );
  398. regnumber_index : array[tregisterindex] of tregisterindex = (
  399. {$i rarmrni.inc}
  400. );
  401. std_regname_index : array[tregisterindex] of tregisterindex = (
  402. {$i rarmsri.inc}
  403. );
  404. function cgsize2subreg(s:Tcgsize):Tsubregister;
  405. begin
  406. cgsize2subreg:=R_SUBWHOLE;
  407. end;
  408. function is_calljmp(o:tasmop):boolean;
  409. begin
  410. { This isn't 100% perfect because the arm allows jumps also by writing to PC=R15.
  411. To overcome this problem we simply forbid that FPC generates jumps by loading R15 }
  412. is_calljmp:= o in [A_B,A_BL,A_BX,A_BLX];
  413. end;
  414. procedure inverse_flags(var f: TResFlags);
  415. const
  416. inv_flags: array[TResFlags] of TResFlags =
  417. (F_NE,F_NE,F_CC,F_CS,F_PL,F_MI,F_VC,F_VS,F_LS,F_HI,
  418. F_LT,F_GE,F_LE,F_GT);
  419. begin
  420. f:=inv_flags[f];
  421. end;
  422. function flags_to_cond(const f: TResFlags) : TAsmCond;
  423. const
  424. flag_2_cond: array[F_EQ..F_LE] of TAsmCond =
  425. (C_EQ,C_NE,C_CS,C_CC,C_MI,C_PL,C_VS,C_VC,C_HI,C_LS,
  426. C_GE,C_LT,C_GT,C_LE);
  427. begin
  428. if f>high(flag_2_cond) then
  429. internalerror(200112301);
  430. result:=flag_2_cond[f];
  431. end;
  432. function findreg_by_number(r:Tregister):tregisterindex;
  433. begin
  434. result:=rgBase.findreg_by_number_table(r,regnumber_index);
  435. end;
  436. function std_regnum_search(const s:string):Tregister;
  437. begin
  438. result:=regnumber_table[findreg_by_name_table(s,std_regname_table,std_regname_index)];
  439. end;
  440. function std_regname(r:Tregister):string;
  441. var
  442. p : tregisterindex;
  443. begin
  444. p:=findreg_by_number_table(r,regnumber_index);
  445. if p<>0 then
  446. result:=std_regname_table[p]
  447. else
  448. result:=generic_regname(r);
  449. end;
  450. procedure shifterop_reset(var so : tshifterop);
  451. begin
  452. FillChar(so,sizeof(so),0);
  453. end;
  454. function is_pc(const r : tregister) : boolean;
  455. begin
  456. is_pc:=(r=NR_R15);
  457. end;
  458. end.
  459. {
  460. $Log$
  461. Revision 1.22 2003-12-26 14:02:30 peter
  462. * sparc updates
  463. * use registertype in spill_register
  464. Revision 1.21 2003/12/18 17:06:21 florian
  465. * arm compiler compilation fixed
  466. Revision 1.20 2003/11/29 17:36:56 peter
  467. * fixed is_move
  468. Revision 1.19 2003/11/21 16:29:26 florian
  469. * fixed reading of reg. sets in the arm assembler reader
  470. Revision 1.18 2003/11/17 23:23:47 florian
  471. + first part of arm assembler reader
  472. Revision 1.17 2003/11/02 14:30:03 florian
  473. * fixed ARM for new reg. allocation scheme
  474. Revision 1.16 2003/10/31 08:40:51 mazen
  475. * rgHelper renamed to rgBase
  476. * using findreg_by_<name|number>_table directly to decrease heap overheading
  477. Revision 1.15 2003/10/30 15:02:04 mazen
  478. * now uses standard routines in rgBase unit to search registers by number and by name
  479. Revision 1.14 2003/09/05 23:57:01 florian
  480. * arm is working again as before the new register naming scheme was implemented
  481. Revision 1.13 2003/09/04 21:07:03 florian
  482. * ARM compiler compiles again
  483. Revision 1.12 2003/09/04 00:15:29 florian
  484. * first bunch of adaptions of arm compiler for new register type
  485. Revision 1.11 2003/09/03 19:10:30 florian
  486. * initial revision of new register naming
  487. Revision 1.10 2003/09/01 15:11:16 florian
  488. * fixed reference handling
  489. * fixed operand postfix for floating point instructions
  490. * fixed wrong shifter constant handling
  491. Revision 1.9 2003/08/29 21:36:28 florian
  492. * fixed procedure entry/exit code
  493. * started to fix reference handling
  494. Revision 1.8 2003/08/28 00:05:29 florian
  495. * today's arm patches
  496. Revision 1.7 2003/08/25 23:20:38 florian
  497. + started to implement FPU support for the ARM
  498. * fixed a lot of other things
  499. Revision 1.6 2003/08/24 12:27:26 florian
  500. * continued to work on the arm port
  501. Revision 1.5 2003/08/21 03:14:00 florian
  502. * arm compiler can be compiled; far from being working
  503. Revision 1.4 2003/08/20 15:50:13 florian
  504. * more arm stuff
  505. Revision 1.3 2003/08/16 13:23:01 florian
  506. * several arm related stuff fixed
  507. Revision 1.2 2003/07/26 00:55:57 florian
  508. * basic stuff fixed
  509. Revision 1.1 2003/07/21 16:35:30 florian
  510. * very basic stuff for the arm
  511. }