cpubase.pas 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. Contains the base types for the m68k
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. { This Unit contains the base types for the m68k
  19. }
  20. unit cpubase;
  21. {$i fpcdefs.inc}
  22. interface
  23. uses
  24. strings,cutils,cclasses,aasmbase,cpuinfo,cginfo;
  25. {*****************************************************************************
  26. Assembler Opcodes
  27. *****************************************************************************}
  28. type
  29. { warning: CPU32 opcodes are not fully compatible with the MC68020. }
  30. { 68000 only opcodes }
  31. tasmop = (a_abcd,
  32. a_add,a_adda,a_addi,a_addq,a_addx,a_and,a_andi,
  33. a_asl,a_asr,a_bcc,a_bcs,a_beq,a_bge,a_bgt,a_bhi,
  34. a_ble,a_bls,a_blt,a_bmi,a_bne,a_bpl,a_bvc,a_bvs,
  35. a_bchg,a_bclr,a_bra,a_bset,a_bsr,a_btst,a_chk,
  36. a_clr,a_cmp,a_cmpa,a_cmpi,a_cmpm,a_dbcc,a_dbcs,a_dbeq,a_dbge,
  37. a_dbgt,a_dbhi,a_dble,a_dbls,a_dblt,a_dbmi,a_dbne,a_dbra,
  38. a_dbpl,a_dbt,a_dbvc,a_dbvs,a_dbf,a_divs,a_divu,
  39. a_eor,a_eori,a_exg,a_illegal,a_ext,a_jmp,a_jsr,
  40. a_lea,a_link,a_lsl,a_lsr,a_move,a_movea,a_movei,a_moveq,
  41. a_movem,a_movep,a_muls,a_mulu,a_nbcd,a_neg,a_negx,
  42. a_nop,a_not,a_or,a_ori,a_pea,a_rol,a_ror,a_roxl,
  43. a_roxr,a_rtr,a_rts,a_sbcd,a_scc,a_scs,a_seq,a_sge,
  44. a_sgt,a_shi,a_sle,a_sls,a_slt,a_smi,a_sne,
  45. a_spl,a_st,a_svc,a_svs,a_sf,a_sub,a_suba,a_subi,a_subq,
  46. a_subx,a_swap,a_tas,a_trap,a_trapv,a_tst,a_unlk,
  47. a_rte,a_reset,a_stop,
  48. { mc68010 instructions }
  49. a_bkpt,a_movec,a_moves,a_rtd,
  50. { mc68020 instructions }
  51. a_bfchg,a_bfclr,a_bfexts,a_bfextu,a_bfffo,
  52. a_bfins,a_bfset,a_bftst,a_callm,a_cas,a_cas2,
  53. a_chk2,a_cmp2,a_divsl,a_divul,a_extb,a_pack,a_rtm,
  54. a_trapcc,a_tracs,a_trapeq,a_trapf,a_trapge,a_trapgt,
  55. a_traphi,a_traple,a_trapls,a_traplt,a_trapmi,a_trapne,
  56. a_trappl,a_trapt,a_trapvc,a_trapvs,a_unpk,
  57. { fpu processor instructions - directly supported only. }
  58. { ieee aware and misc. condition codes not supported }
  59. a_fabs,a_fadd,
  60. a_fbeq,a_fbne,a_fbngt,a_fbgt,a_fbge,a_fbnge,
  61. a_fblt,a_fbnlt,a_fble,a_fbgl,a_fbngl,a_fbgle,a_fbngle,
  62. a_fdbeq,a_fdbne,a_fdbgt,a_fdbngt,a_fdbge,a_fdbnge,
  63. a_fdblt,a_fdbnlt,a_fdble,a_fdbgl,a_fdbngl,a_fdbgle,a_fdbngle,
  64. a_fseq,a_fsne,a_fsgt,a_fsngt,a_fsge,a_fsnge,
  65. a_fslt,a_fsnlt,a_fsle,a_fsgl,a_fsngl,a_fsgle,a_fsngle,
  66. a_fcmp,a_fdiv,a_fmove,a_fmovem,
  67. a_fmul,a_fneg,a_fnop,a_fsqrt,a_fsub,a_fsgldiv,
  68. a_fsflmul,a_ftst,
  69. a_ftrapeq,a_ftrapne,a_ftrapgt,a_ftrapngt,a_ftrapge,a_ftrapnge,
  70. a_ftraplt,a_ftrapnlt,a_ftraple,a_ftrapgl,a_ftrapngl,a_ftrapgle,a_ftrapngle,
  71. { protected instructions }
  72. a_cprestore,a_cpsave,
  73. { fpu unit protected instructions }
  74. { and 68030/68851 common mmu instructions }
  75. { (this may include 68040 mmu instructions) }
  76. a_frestore,a_fsave,a_pflush,a_pflusha,a_pload,a_pmove,a_ptest,
  77. { useful for assembly language output }
  78. a_label,a_none,a_dbxx,a_sxx,a_bxx,a_fbxx);
  79. {# This should define the array of instructions as string }
  80. op2strtable=array[tasmop] of string[11];
  81. Const
  82. {# First value of opcode enumeration }
  83. firstop = low(tasmop);
  84. {# Last value of opcode enumeration }
  85. lastop = high(tasmop);
  86. {*****************************************************************************
  87. Registers
  88. *****************************************************************************}
  89. type
  90. Toldregister = (
  91. R_NO,R_D0,R_D1,R_D2,R_D3,R_D4,R_D5,R_D6,R_D7,
  92. R_A0,R_A1,R_A2,R_A3,R_A4,R_A5,R_A6,R_SP,
  93. { PUSH/PULL- quick and dirty hack }
  94. R_SPPUSH,R_SPPULL,
  95. { misc. }
  96. R_CCR,R_FP0,R_FP1,R_FP2,R_FP3,R_FP4,R_FP5,R_FP6,
  97. R_FP7,R_FPCR,R_SR,R_SSP,R_DFC,R_SFC,R_VBR,R_FPSR,
  98. R_INTREGISTER,R_FLOATREGISTER);
  99. {# Set type definition for registers }
  100. tregisterset = set of Toldregister;
  101. Tregister=record
  102. enum:Toldregister;
  103. number:word;
  104. end;
  105. { A type to store register locations for 64 Bit values. }
  106. tregister64 = packed record
  107. reglo,reghi : tregister;
  108. end;
  109. { alias for compact code }
  110. treg64 = tregister64;
  111. {New register coding:}
  112. {Special registers:}
  113. const
  114. NR_NO = $0000; {Invalid register}
  115. {Normal registers:}
  116. {General purpose registers:}
  117. NR_D0 = $0100; NR_D1 = $0200; NR_D2 = $0300;
  118. NR_D3 = $0400; NR_D4 = $0500; NR_D5 = $0600;
  119. NR_D6 = $0700; NR_D7 = $0800; NR_A0 = $0900;
  120. NR_A1 = $0A00; NR_A2 = $0B00; NR_A3 = $0C00;
  121. NR_A4 = $0D00; NR_A5 = $0E00; NR_A6 = $0F00;
  122. NR_A7 = $1000;
  123. {# First register in the tregister enumeration }
  124. firstreg = low(Toldregister);
  125. {# Last register in the tregister enumeration }
  126. lastreg = R_FPSR;
  127. type
  128. {# Type definition for the array of string of register nnames }
  129. reg2strtable = array[firstreg..lastreg] of string[7];
  130. const
  131. std_reg2str : reg2strtable =
  132. ('', 'd0','d1','d2','d3','d4','d5','d6','d7',
  133. 'a0','a1','a2','a3','a4','a5','a6','sp',
  134. '-(sp)','(sp)+',
  135. 'ccr','fp0','fp1','fp2','fp3','fp4','fp5',
  136. 'fp6','fp7','fpcr','sr','ssp','dfc',
  137. 'sfc','vbr','fpsr');
  138. {*****************************************************************************
  139. Conditions
  140. *****************************************************************************}
  141. {*****************************************************************************
  142. Conditions
  143. *****************************************************************************}
  144. type
  145. TAsmCond=(C_None,
  146. C_CC,C_LS,C_CS,C_LT,C_EQ,C_MI,C_F,C_NE,
  147. C_GE,C_PL,C_GT,C_T,C_HI,C_VC,C_LE,C_VS
  148. );
  149. const
  150. cond2str:array[TAsmCond] of string[3]=('',
  151. 'cc','ls','cs','lt','eq','mi','f','ne',
  152. 'ge','pl','gt','t','hi','vc','le','vs'
  153. );
  154. {*****************************************************************************
  155. Flags
  156. *****************************************************************************}
  157. type
  158. TResFlags = (
  159. F_E,F_NE,
  160. F_G,F_L,F_GE,F_LE,F_C,F_NC,F_A,F_AE,F_B,F_BE);
  161. {*****************************************************************************
  162. Reference
  163. *****************************************************************************}
  164. type
  165. trefoptions=(ref_none,ref_parafixup,ref_localfixup,ref_selffixup);
  166. { direction of address register : }
  167. { (An) (An)+ -(An) }
  168. tdirection = (dir_none,dir_inc,dir_dec);
  169. { reference record }
  170. preference = ^treference;
  171. treference = packed record
  172. base,
  173. index : tregister;
  174. scalefactor : byte;
  175. offset : longint;
  176. symbol : tasmsymbol;
  177. offsetfixup : longint;
  178. options : trefoptions;
  179. { indexed increment and decrement mode }
  180. { (An)+ and -(An) }
  181. direction : tdirection;
  182. end;
  183. { reference record }
  184. pparareference = ^tparareference;
  185. tparareference = packed record
  186. index : tregister;
  187. offset : longint;
  188. end;
  189. {*****************************************************************************
  190. Operands
  191. *****************************************************************************}
  192. { Types of operand }
  193. toptype=(top_none,top_reg,top_ref,top_const,top_symbol,top_reglist);
  194. tregisterlist = set of Toldregister;
  195. toper=record
  196. ot : longint;
  197. case typ : toptype of
  198. top_none : ();
  199. top_reg : (reg:tregister);
  200. top_ref : (ref:preference);
  201. top_const : (val:aword);
  202. top_symbol : (sym:tasmsymbol;symofs:longint);
  203. { used for pushing/popping multiple registers }
  204. top_reglist : (registerlist : tregisterlist);
  205. end;
  206. {*****************************************************************************
  207. Generic Location
  208. *****************************************************************************}
  209. type
  210. TLoc=(
  211. LOC_INVALID, { added for tracking problems}
  212. LOC_CONSTANT, { constant value }
  213. LOC_JUMP, { boolean results only, jump to false or true label }
  214. LOC_FLAGS, { boolean results only, flags are set }
  215. LOC_CREFERENCE, { in memory constant value reference (cannot change) }
  216. LOC_REFERENCE, { in memory value }
  217. LOC_REGISTER, { in a processor register }
  218. LOC_CREGISTER, { Constant register which shouldn't be modified }
  219. LOC_FPUREGISTER, { FPU stack }
  220. LOC_CFPUREGISTER, { if it is a FPU register variable on the fpu stack }
  221. { The m68k doesn't know multi media registers but this is for easier porting
  222. because several generic parts of the compiler use it. }
  223. LOC_MMREGISTER,
  224. { The m68k doesn't know multi media registers but this is for easier porting
  225. because several generic parts of the compiler use it. }
  226. LOC_CMMREGISTER
  227. );
  228. { tparamlocation describes where a parameter for a procedure is stored.
  229. References are given from the caller's point of view. The usual
  230. TLocation isn't used, because contains a lot of unnessary fields.
  231. }
  232. tparalocation = packed record
  233. size : TCGSize;
  234. loc : TLoc;
  235. sp_fixup : longint;
  236. case TLoc of
  237. LOC_REFERENCE : (reference : tparareference);
  238. { segment in reference at the same place as in loc_register }
  239. LOC_REGISTER,LOC_CREGISTER : (
  240. case longint of
  241. 1 : (register,registerhigh : tregister);
  242. { overlay a registerlow }
  243. 2 : (registerlow : tregister);
  244. { overlay a 64 Bit register type }
  245. 3 : (reg64 : tregister64);
  246. 4 : (register64 : tregister64);
  247. );
  248. end;
  249. tlocation = packed record
  250. loc : TLoc;
  251. size : TCGSize;
  252. case TLoc of
  253. LOC_FLAGS : (resflags : tresflags);
  254. LOC_CONSTANT : (
  255. case longint of
  256. 1 : (value : AWord);
  257. { can't do this, this layout depends on the host cpu. Use }
  258. { lo(valueqword)/hi(valueqword) instead (JM) }
  259. { 2 : (valuelow, valuehigh:AWord); }
  260. { overlay a complete 64 Bit value }
  261. 3 : (valueqword : qword);
  262. );
  263. LOC_CREFERENCE,
  264. LOC_REFERENCE : (reference : treference);
  265. { segment in reference at the same place as in loc_register }
  266. LOC_REGISTER,LOC_CREGISTER : (
  267. case longint of
  268. 1 : (register,registerhigh,segment : tregister);
  269. { overlay a registerlow }
  270. 2 : (registerlow : tregister);
  271. { overlay a 64 Bit register type }
  272. 3 : (reg64 : tregister64);
  273. 4 : (register64 : tregister64);
  274. );
  275. end;
  276. {*****************************************************************************
  277. Operand Sizes
  278. *****************************************************************************}
  279. { S_NO = No Size of operand }
  280. { S_B = 8-bit size operand }
  281. { S_W = 16-bit size operand }
  282. { S_L = 32-bit size operand }
  283. { Floating point types }
  284. { S_FS = single type (32 bit) }
  285. { S_FD = double/64bit integer }
  286. { S_FX = Extended type }
  287. topsize = (S_NO,S_B,S_W,S_L,S_FS,S_FD,S_FX,S_IQ);
  288. {*****************************************************************************
  289. Constants
  290. *****************************************************************************}
  291. const
  292. {# maximum number of operands in assembler instruction }
  293. max_operands = 4;
  294. lvaluelocations = [LOC_REFERENCE,LOC_CFPUREGISTER,LOC_CREGISTER];
  295. {# Constant defining possibly all registers which might require saving }
  296. ALL_REGISTERS = [R_D1..R_FPCR];
  297. general_registers = [R_D0..R_D7];
  298. {# low and high of the available maximum width integer general purpose }
  299. { registers }
  300. LoGPReg = R_D0;
  301. HiGPReg = R_D7;
  302. {# low and high of every possible width general purpose register (same as }
  303. { above on most architctures apart from the 80x86) }
  304. LoReg = LoGPReg;
  305. HiReg = HiGPReg;
  306. { Table of registers which can be allocated by the code generator
  307. internally, when generating the code.
  308. legend:
  309. xxxregs = set of all possibly used registers of that type in the code
  310. generator
  311. usableregsxxx = set of all 32bit components of registers that can be
  312. possible allocated to a regvar or using getregisterxxx (this
  313. excludes registers which can be only used for parameter
  314. passing on ABI's that define this)
  315. c_countusableregsxxx = amount of registers in the usableregsxxx set }
  316. maxintregs = 8;
  317. intregs = [R_D0..R_D7];
  318. usableregsint = [R_D2..R_D7];
  319. c_countusableregsint = 6;
  320. maxfpuregs = 8;
  321. fpuregs = [R_FP0..R_FP7];
  322. usableregsfpu = [R_FP2..R_FP7];
  323. c_countusableregsfpu = 6;
  324. mmregs = [];
  325. usableregsmm = [];
  326. c_countusableregsmm = 0;
  327. maxaddrregs = 8;
  328. addrregs = [R_A0..R_SP];
  329. usableregsaddr = [R_A2..R_A4];
  330. c_countusableregsaddr = 3;
  331. { The first register in the usableregsint array }
  332. firstsaveintreg = R_D2;
  333. { The last register in the usableregsint array }
  334. lastsaveintreg = R_D7;
  335. { The first register in the usableregsfpu array }
  336. firstsavefpureg = R_FP2;
  337. { The last register in the usableregsfpu array }
  338. lastsavefpureg = R_FP7;
  339. { these constants are m68k specific }
  340. { The first register in the usableregsaddr array }
  341. firstsaveaddrreg = R_A2;
  342. { The last register in the usableregsaddr array }
  343. lastsaveaddrreg = R_A4;
  344. firstsavemmreg = R_NO;
  345. lastsavemmreg = R_NO;
  346. {
  347. Defines the maxinum number of integer registers which can be used as variable registers
  348. }
  349. maxvarregs = 6;
  350. { Array of integer registers which can be used as variable registers }
  351. varregs : Array [1..maxvarregs] of Toldregister =
  352. (R_D2,R_D3,R_D4,R_D5,R_D6,R_D7);
  353. {
  354. Defines the maxinum number of float registers which can be used as variable registers
  355. }
  356. maxfpuvarregs = 6;
  357. { Array of float registers which can be used as variable registers }
  358. fpuvarregs : Array [1..maxfpuvarregs] of Toldregister =
  359. (R_FP2,R_FP3,R_FP4,R_FP5,R_FP6,R_FP7);
  360. {
  361. Defines the number of integer registers which are used in the ABI to pass parameters
  362. (might be empty on systems which use the stack to pass parameters)
  363. }
  364. max_param_regs_int = 0;
  365. {param_regs_int: Array[1..max_param_regs_int] of tregister =
  366. (R_3,R_4,R_5,R_6,R_7,R_8,R_9,R_10);}
  367. {
  368. Defines the number of float registers which are used in the ABI to pass parameters
  369. (might be empty on systems which use the stack to pass parameters)
  370. }
  371. max_param_regs_fpu = 0;
  372. {param_regs_fpu: Array[1..max_param_regs_fpu] of tregister =
  373. (R_F1,R_F2,R_F3,R_F4,R_F5,R_F6,R_F7,R_F8,R_F9,R_F10,R_F11,R_F12,R_F13);}
  374. {
  375. Defines the number of mmx registers which are used in the ABI to pass parameters
  376. (might be empty on systems which use the stack to pass parameters)
  377. }
  378. max_param_regs_mm = 0;
  379. {param_regs_mm: Array[1..max_param_regs_mm] of tregister =
  380. (R_M1,R_M2,R_M3,R_M4,R_M5,R_M6,R_M7,R_M8,R_M9,R_M10,R_M11,R_M12,R_M13);}
  381. {# Registers which are defined as scratch integer and no need to save across
  382. routine calls or in assembler blocks.
  383. }
  384. max_scratch_regs = 4;
  385. scratch_regs: Array[1..max_scratch_regs] of Toldregister = (R_D0,R_D1,R_A0,R_A1);
  386. {*****************************************************************************
  387. Default generic sizes
  388. *****************************************************************************}
  389. {# Defines the default address size for a processor, }
  390. OS_ADDR = OS_32;
  391. {# the natural int size for a processor, }
  392. OS_INT = OS_32;
  393. {# the maximum float size for a processor, }
  394. OS_FLOAT = OS_F64;
  395. {# the size of a vector register for a processor }
  396. OS_VECTOR = OS_M128;
  397. {*****************************************************************************
  398. GDB Information
  399. *****************************************************************************}
  400. {# Register indexes for stabs information, when some
  401. parameters or variables are stored in registers.
  402. Taken from m68kelf.h (DBX_REGISTER_NUMBER)
  403. from GCC 3.x source code.
  404. This is not compatible with the m68k-sun
  405. implementation.
  406. }
  407. stab_regindex : array[firstreg..lastreg] of shortint =
  408. (-1, { R_NO }
  409. 0,1,2,3,4,5,6,7, { R_D0..R_D7 }
  410. 8,9,10,11,12,13,14,15, { R_A0..R_A7 }
  411. -1,-1,-1, { R_SPPUSH, R_SPPULL, R_CCR }
  412. 18,19,20,21,22,23,24,25, { R_FP0..R_FP7 }
  413. -1,-1,-1,-1,-1,-1,-1);
  414. {*****************************************************************************
  415. Generic Register names
  416. *****************************************************************************}
  417. {# Stack pointer register }
  418. stack_pointer_reg = R_SP;
  419. {# Frame pointer register }
  420. frame_pointer_reg = R_A6;
  421. {# Self pointer register : contains the instance address of an
  422. object or class. }
  423. self_pointer_reg = R_A5;
  424. {# Register for addressing absolute data in a position independant way,
  425. such as in PIC code. The exact meaning is ABI specific. For
  426. further information look at GCC source : PIC_OFFSET_TABLE_REGNUM
  427. }
  428. pic_offset_reg = R_A5;
  429. {# Results are returned in this register (32-bit values) }
  430. accumulator = R_D0;
  431. {the return_result_reg, is used inside the called function to store its return
  432. value when that is a scalar value otherwise a pointer to the address of the
  433. result is placed inside it}
  434. return_result_reg = accumulator;
  435. {the function_result_reg contains the function result after a call to a scalar
  436. function othewise it contains a pointer to the returned result}
  437. function_result_reg = accumulator;
  438. {# Hi-Results are returned in this register (64-bit value high register) }
  439. accumulatorhigh = R_D1;
  440. {# Floating point results will be placed into this register }
  441. FPU_RESULT_REG = R_FP0;
  442. mmresultreg = R_NO;
  443. {*****************************************************************************
  444. GCC /ABI linking information
  445. *****************************************************************************}
  446. {# Registers which must be saved when calling a routine declared as
  447. cppdecl, cdecl, stdcall, safecall, palmossyscall. The registers
  448. saved should be the ones as defined in the target ABI and / or GCC.
  449. This value can be deduced from CALLED_USED_REGISTERS array in the
  450. GCC source.
  451. }
  452. std_saved_registers = [R_D2..R_D7,R_A2..R_A5];
  453. {# Required parameter alignment when calling a routine declared as
  454. stdcall and cdecl. The alignment value should be the one defined
  455. by GCC or the target ABI.
  456. The value of this constant is equal to the constant
  457. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  458. }
  459. std_param_align = 4; { for 32-bit version only }
  460. {*****************************************************************************
  461. CPU Dependent Constants
  462. *****************************************************************************}
  463. {*****************************************************************************
  464. Helpers
  465. *****************************************************************************}
  466. function is_calljmp(o:tasmop):boolean;
  467. procedure inverse_flags(var r : TResFlags);
  468. function flags_to_cond(const f: TResFlags) : TAsmCond;
  469. procedure convert_register_to_enum(var r:Tregister);
  470. implementation
  471. uses
  472. verbose;
  473. {*****************************************************************************
  474. Helpers
  475. *****************************************************************************}
  476. function is_calljmp(o:tasmop):boolean;
  477. begin
  478. is_calljmp := false;
  479. if o in [A_BXX,A_FBXX,A_DBXX,A_BCC..A_BVS,A_DBCC..A_DBVS,A_FBEQ..A_FSNGLE,
  480. A_JSR,A_BSR,A_JMP] then
  481. is_calljmp := true;
  482. end;
  483. procedure inverse_flags(var r: TResFlags);
  484. const flagsinvers : array[F_E..F_BE] of tresflags =
  485. (F_NE,F_E,
  486. F_LE,F_GE,
  487. F_L,F_G,
  488. F_NC,F_C,
  489. F_BE,F_B,
  490. F_AE,F_A);
  491. begin
  492. r:=flagsinvers[r];
  493. end;
  494. function flags_to_cond(const f: TResFlags) : TAsmCond;
  495. const flags2cond: array[tresflags] of tasmcond = (
  496. C_EQ,{F_E equal}
  497. C_NE,{F_NE not equal}
  498. C_GT,{F_G gt signed}
  499. C_LT,{F_L lt signed}
  500. C_GE,{F_GE ge signed}
  501. C_LE,{F_LE le signed}
  502. C_CS,{F_C carry set}
  503. C_CC,{F_NC carry clear}
  504. C_HI,{F_A gt unsigned}
  505. C_CC,{F_AE ge unsigned}
  506. C_CS,{F_B lt unsigned}
  507. C_LS);{F_BE le unsigned}
  508. begin
  509. flags_to_cond := flags2cond[f];
  510. end;
  511. procedure convert_register_to_enum(var r:Tregister);
  512. begin
  513. if r.enum = R_INTREGISTER then
  514. case r.number of
  515. NR_NO: r.enum:= R_NO;
  516. NR_D0: r.enum:= R_D0;
  517. NR_D1: r.enum:= R_D1;
  518. NR_D2: r.enum:= R_D2;
  519. NR_D3: r.enum:= R_D3;
  520. NR_D4: r.enum:= R_D4;
  521. NR_D5: r.enum:= R_D5;
  522. NR_D6: r.enum:= R_D6;
  523. NR_D7: r.enum:= R_D7;
  524. NR_A0: r.enum:= R_A0;
  525. NR_A1: r.enum:= R_A1;
  526. NR_A2: r.enum:= R_A2;
  527. NR_A3: r.enum:= R_A3;
  528. NR_A4: r.enum:= R_A4;
  529. NR_A5: r.enum:= R_A5;
  530. NR_A6: r.enum:= R_A6;
  531. NR_A7: r.enum:= R_SP;
  532. else
  533. internalerror(200301082);
  534. end;
  535. end;
  536. end.
  537. {
  538. $Log$
  539. Revision 1.17 2003-02-02 19:25:54 carl
  540. * Several bugfixes for m68k target (register alloc., opcode emission)
  541. + VIS target
  542. + Generic add more complete (still not verified)
  543. Revision 1.16 2003/01/09 15:49:56 daniel
  544. * Added register conversion
  545. Revision 1.15 2003/01/08 18:43:57 daniel
  546. * Tregister changed into a record
  547. Revision 1.14 2002/11/30 23:33:03 carl
  548. * merges from Pierre's fixes in m68k fixes branch
  549. Revision 1.13 2002/11/17 18:26:16 mazen
  550. * fixed a compilation bug accmulator-->accumulator, in definition of return_result_reg
  551. Revision 1.12 2002/11/17 17:49:09 mazen
  552. + return_result_reg and function_result_reg are now used, in all plateforms, to pass functions result between called function and its caller. See the explanation of each one
  553. Revision 1.11 2002/10/14 16:32:36 carl
  554. + flag_2_cond implemented
  555. Revision 1.10 2002/08/18 09:02:12 florian
  556. * fixed compilation problems
  557. Revision 1.9 2002/08/15 08:13:54 carl
  558. - a_load_sym_ofs_reg removed
  559. * loadvmt now calls loadaddr_ref_reg instead
  560. Revision 1.8 2002/08/14 18:41:47 jonas
  561. - remove valuelow/valuehigh fields from tlocation, because they depend
  562. on the endianess of the host operating system -> difficult to get
  563. right. Use lo/hi(location.valueqword) instead (remember to use
  564. valueqword and not value!!)
  565. Revision 1.7 2002/08/13 21:40:58 florian
  566. * more fixes for ppc calling conventions
  567. Revision 1.6 2002/08/13 18:58:54 carl
  568. + m68k problems with cvs fixed?()!
  569. Revision 1.4 2002/08/12 15:08:44 carl
  570. + stab register indexes for powerpc (moved from gdb to cpubase)
  571. + tprocessor enumeration moved to cpuinfo
  572. + linker in target_info is now a class
  573. * many many updates for m68k (will soon start to compile)
  574. - removed some ifdef or correct them for correct cpu
  575. Revision 1.3 2002/07/29 17:51:32 carl
  576. + restart m68k support
  577. }