cpubase.pas 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. Contains the base types for the PowerPC
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. { This Unit contains the base types for the PowerPC
  19. }
  20. unit cpubase;
  21. {$i fpcdefs.inc}
  22. interface
  23. uses
  24. strings,cutils,cclasses,aasmbase,cpuinfo,cgbase;
  25. {*****************************************************************************
  26. Assembler Opcodes
  27. *****************************************************************************}
  28. type
  29. TAsmOp=(A_None,
  30. { normal opcodes }
  31. a_add, a_add_, a_addo, a_addo_, a_addc, a_addc_, a_addco, a_addco_,
  32. a_adde, a_adde_, a_addeo, a_addeo_, a_addi, a_addic, a_addic_, a_addis,
  33. a_addme, a_addme_, a_addmeo, a_addmeo_, a_addze, a_addze_, a_addzeo,
  34. a_addzeo_, a_and, a_and_, a_andc, a_andc_, a_andi_, a_andis_, a_b,
  35. a_ba, a_bl, a_bla, a_bc, a_bca, a_bcl, a_bcla, a_bcctr, a_bcctrl, a_bclr,
  36. a_bclrl, a_cmp, a_cmpi, a_cmpl, a_cmpli, a_cntlzw, a_cntlzw_, a_crand,
  37. a_crandc, a_creqv, a_crnand, a_crnor, a_cror, a_crorc, a_crxor, a_dcba,
  38. a_dcbf, a_dcbi, a_dcbst, a_dcbt, a_divw, a_divw_, a_divwo, a_divwo_,
  39. a_divwu, a_divwu_, a_divwuo, a_divwuo_, a_eciwx, a_ecowx, a_eieio, a_eqv,
  40. a_eqv_, a_extsb, a_extsb_, a_extsh, a_extsh_, a_fabs, a_fabs_, a_fadd,
  41. a_fadd_, a_fadds, a_fadds_, a_fcmpo, a_fcmpu, a_fctiw, a_fctw_, a_fctwz,
  42. a_fctwz_, a_fdiv, a_fdiv_, a_fdivs, a_fdivs_, a_fmadd, a_fmadd_, a_fmadds,
  43. a_fmadds_, a_fmr, a_fmsub, a_fmsub_, a_fmsubs, a_fmsubs_, a_fmul, a_fmul_,
  44. a_fmuls, a_fmuls_, a_fnabs, a_fnabs_, a_fneg, a_fneg_, a_fnmadd,
  45. a_fnmadd_, a_fnmadds, a_fnmadds_, a_fnmsub, a_fnmsub_, a_fnmsubs,
  46. a_fnmsubs_, a_fres, a_fres_, a_frsp, a_frsp_, a_frsqrte, a_frsqrte_,
  47. a_fsel, a_fsel_, a_fsqrt, a_fsqrt_, a_fsqrts, a_fsqrts_, a_fsub, a_fsub_,
  48. a_fsubs, a_fsubs_, a_icbi, a_isync, a_lbz, a_lbzu, a_lbzux, a_lbzx,
  49. a_lfd, a_lfdu, a_lfdux, a_lfdx, a_lfs, a_lfsu, a_lfsux, a_lfsx, a_lha,
  50. a_lhau, a_lhaux, a_lhax, a_hbrx, a_lhz, a_lhzu, a_lhzux, a_lhzx, a_lmw,
  51. a_lswi, a_lswx, a_lwarx, a_lwbrx, a_lwz, a_lwzu, a_lwzux, a_lwzx, a_mcrf,
  52. a_mcrfs, a_mcrxr, a_lcrxe, a_mfcr, a_mffs, a_maffs_, a_mfmsr, a_mfspr, a_mfsr,
  53. a_mfsrin, a_mftb, a_mtfcrf, a_a_mtfd0, a_mtfsb1, a_mtfsf, a_mtfsf_,
  54. a_mtfsfi, a_mtfsfi_, a_mtmsr, a_mtspr, a_mtsr, a_mtsrin, a_mulhw,
  55. a_mulhw_, a_mulhwu, a_mulhwu_, a_mulli, a_mullw, a_mullw_, a_mullwo,
  56. a_mullwo_, a_nand, a_nand_, a_neg, a_neg_, a_nego, a_nego_, a_nor, a_nor_,
  57. a_or, a_or_, a_orc, a_orc_, a_ori, a_oris, a_rfi, a_rlwimi, a_rlwimi_,
  58. a_rlwinm, a_rlwinm_, a_rlwnm, a_sc, a_slw, a_slw_, a_sraw, a_sraw_,
  59. a_srawi, a_srawi_,a_srw, a_srw_, a_stb, a_stbu, a_stbux, a_stbx, a_stfd,
  60. a_stfdu, a_stfdux, a_stfdx, a_stfiwx, a_stfs, a_stfsu, a_stfsux, a_stfsx,
  61. a_sth, a_sthbrx, a_sthu, a_sthux, a_sthx, a_stmw, a_stswi, a_stswx, a_stw,
  62. a_stwbrx, a_stwx_, a_stwu, a_stwux, a_stwx, a_subf, a_subf_, a_subfo,
  63. a_subfo_, a_subfc, a_subfc_, a_subfco, a_subfco_, a_subfe, a_subfe_,
  64. a_subfeo, a_subfeo_, a_subfic, a_subfme, a_subfme_, a_subfmeo, a_subfmeo_,
  65. a_subfze, a_subfze_, a_subfzeo, a_subfzeo_, a_sync, a_tlbia, a_tlbie,
  66. a_tlbsync, a_tw, a_twi, a_xor, a_xor_, a_xori, a_xoris,
  67. { simplified mnemonics }
  68. a_subi, a_subis, a_subic, a_subic_, a_sub, a_sub_, a_subo, a_subo_,
  69. a_subc, a_subc_, a_subco, a_subco_, a_cmpwi, a_cmpw, a_cmplwi, a_cmplw,
  70. a_extlwi, a_extlwi_, a_extrwi, a_extrwi_, a_inslwi, a_inslwi_, a_insrwi,
  71. a_insrwi_, a_rotlwi, a_rotlwi_, a_rotlw, a_rotlw_, a_slwi, a_slwi_,
  72. a_srwi, a_srwi_, a_clrlwi, a_clrlwi_, a_clrrwi, a_clrrwi_, a_clrslwi,
  73. a_clrslwi_, a_blr, a_bctr, a_blrl, a_bctrl, a_crset, a_crclr, a_crmove,
  74. a_crnot, a_mt {move to special prupose reg}, a_mf {move from special purpose reg},
  75. a_nop, a_li, a_lis, a_la, a_mr, a_mr_, a_not, a_mtcr, a_mtlr, a_mflr,
  76. a_mtctr, a_mfctr);
  77. {# This should define the array of instructions as string }
  78. op2strtable=array[tasmop] of string[8];
  79. Const
  80. {# First value of opcode enumeration }
  81. firstop = low(tasmop);
  82. {# Last value of opcode enumeration }
  83. lastop = high(tasmop);
  84. {*****************************************************************************
  85. Registers
  86. *****************************************************************************}
  87. type
  88. { Number of registers used for indexing in tables }
  89. tregisterindex=0..{$i rppcnor.inc}-1;
  90. totherregisterset = set of tregisterindex;
  91. const
  92. { Available Superregisters }
  93. {$i rppcsup.inc}
  94. { No Subregisters }
  95. R_SUBWHOLE=R_SUBNONE;
  96. { Available Registers }
  97. {$i rppccon.inc}
  98. { Integer Super registers first and last }
  99. first_int_supreg = RS_R0;
  100. last_int_supreg = RS_R31;
  101. first_int_imreg = $20;
  102. last_int_imreg = $fe;
  103. { Float Super register first and last }
  104. first_fpu_supreg = $00;
  105. last_fpu_supreg = $1f;
  106. first_fpu_imreg = $20;
  107. last_fpu_imreg = $fe;
  108. { MM Super register first and last }
  109. first_mm_supreg = RS_INVALID;
  110. last_mm_supreg = RS_INVALID;
  111. first_mm_imreg = RS_INVALID;
  112. last_mm_imreg = RS_INVALID;
  113. {$warning TODO Calculate bsstart}
  114. regnumber_count_bsstart = 64;
  115. regnumber_table : array[tregisterindex] of tregister = (
  116. {$i rppcnum.inc}
  117. );
  118. regstabs_table : array[tregisterindex] of tregister = (
  119. {$i rppcstab.inc}
  120. );
  121. { registers which may be destroyed by calls }
  122. VOLATILE_INTREGISTERS = [RS_R3..RS_R12];
  123. {$warning FIXME!!}
  124. { FIXME: only R_F1..R_F8 under the SYSV ABI -> has to become a }
  125. { typed const (JM) }
  126. VOLATILE_FPUREGISTERS = [RS_F3..RS_F13];
  127. {*****************************************************************************
  128. Conditions
  129. *****************************************************************************}
  130. type
  131. TAsmCondFlag = (C_None { unconditional jumps },
  132. { conditions when not using ctr decrement etc }
  133. C_LT,C_LE,C_EQ,C_GE,C_GT,C_NL,C_NE,C_NG,C_SO,C_NS,C_UN,C_NU,
  134. { conditions when using ctr decrement etc }
  135. C_T,C_F,C_DNZ,C_DNZT,C_DNZF,C_DZ,C_DZT,C_DZF);
  136. const
  137. { these are in the XER, but when moved to CR_x they correspond with the }
  138. { bits below (still needs to be verified!!!) }
  139. C_OV = C_EQ;
  140. C_CA = C_GT;
  141. type
  142. TAsmCond = packed record
  143. case simple: boolean of
  144. false: (BO, BI: byte);
  145. true: (
  146. cond: TAsmCondFlag;
  147. case byte of
  148. 0: ();
  149. { specifies in which part of the cr the bit has to be }
  150. { tested for blt,bgt,beq,..,bnu }
  151. 1: (cr: RS_CR0..RS_CR7);
  152. { specifies the bit to test for bt,bf,bdz,..,bdzf }
  153. 2: (crbit: byte)
  154. );
  155. end;
  156. const
  157. AsmCondFlag2BO: Array[C_T..C_DZF] of Byte =
  158. (12,4,16,8,0,18,10,2);
  159. AsmCondFlag2BI: Array[C_LT..C_NU] of Byte =
  160. (0,1,2,0,1,0,2,1,3,3,3,3);
  161. AsmCondFlagTF: Array[TAsmCondFlag] of Boolean =
  162. (false,true,false,true,false,true,false,false,false,true,false,true,false,
  163. true,false,false,true,false,false,true,false);
  164. AsmCondFlag2Str: Array[TAsmCondFlag] of string[4] = ({cf_none}'',
  165. { conditions when not using ctr decrement etc}
  166. 'lt','le','eq','ge','gt','nl','ne','ng','so','ns','un','nu',
  167. 't','f','dnz','dzt','dnzf','dz','dzt','dzf');
  168. const
  169. CondAsmOps=3;
  170. CondAsmOp:array[0..CondAsmOps-1] of TasmOp=(
  171. A_BC, A_TW, A_TWI
  172. );
  173. {*****************************************************************************
  174. Flags
  175. *****************************************************************************}
  176. type
  177. TResFlagsEnum = (F_EQ,F_NE,F_LT,F_LE,F_GT,F_GE,F_SO,F_FX,F_FEX,F_VX,F_OX);
  178. TResFlags = record
  179. cr: RS_CR0..RS_CR7;
  180. flag: TResFlagsEnum;
  181. end;
  182. (*
  183. const
  184. { arrays for boolean location conversions }
  185. flag_2_cond : array[TResFlags] of TAsmCond =
  186. (C_E,C_NE,C_LT,C_LE,C_GT,C_GE,???????????????);
  187. *)
  188. {*****************************************************************************
  189. Reference
  190. *****************************************************************************}
  191. type
  192. trefoptions=(ref_none,ref_parafixup,ref_localfixup,ref_selffixup);
  193. { since we have only 16 offsets, we need to be able to specify the high }
  194. { and low 16 bits of the address of a symbol }
  195. trefsymaddr = (refs_full,refs_ha,refs_l);
  196. { reference record }
  197. preference = ^treference;
  198. treference = packed record
  199. { base register, R_NO if none }
  200. base,
  201. { index register, R_NO if none }
  202. index : tregister;
  203. { offset, 0 if none }
  204. offset : longint;
  205. { symbol this reference refers to, nil if none }
  206. symbol : tasmsymbol;
  207. { used in conjunction with symbols and offsets: refs_full means }
  208. { means a full 32bit reference, refs_ha means the upper 16 bits }
  209. { and refs_l the lower 16 bits of the address }
  210. symaddr : trefsymaddr;
  211. { changed when inlining and possibly in other cases, don't }
  212. { set manually }
  213. offsetfixup : longint;
  214. { used in conjunction with the previous field }
  215. options : trefoptions;
  216. { alignment this reference is guaranteed to have }
  217. alignment : byte;
  218. end;
  219. { reference record }
  220. pparareference = ^tparareference;
  221. tparareference = packed record
  222. index : tregister;
  223. offset : aword;
  224. end;
  225. const
  226. symaddr2str: array[trefsymaddr] of string[3] = ('','@ha','@l');
  227. const
  228. { MacOS only. Whether the direct data area (TOC) directly contain
  229. global variables. Otherwise it contains pointers to global variables. }
  230. macos_direct_globals = false;
  231. {*****************************************************************************
  232. Operand Sizes
  233. *****************************************************************************}
  234. {*****************************************************************************
  235. Generic Location
  236. *****************************************************************************}
  237. type
  238. { tparamlocation describes where a parameter for a procedure is stored.
  239. References are given from the caller's point of view. The usual
  240. TLocation isn't used, because contains a lot of unnessary fields.
  241. }
  242. tparalocation = packed record
  243. size : TCGSize;
  244. { The location type where the parameter is passed, usually
  245. LOC_REFERENCE,LOC_REGISTER or LOC_FPUREGISTER
  246. }
  247. loc : TCGLoc;
  248. {Word alignment on stack 4 --> 32 bit}
  249. Alignment:Byte;
  250. case TCGLoc of
  251. LOC_REFERENCE : (reference : tparareference);
  252. LOC_FPUREGISTER, LOC_CFPUREGISTER, LOC_MMREGISTER, LOC_CMMREGISTER,
  253. LOC_REGISTER,LOC_CREGISTER : (
  254. case longint of
  255. 1 : (register,registerhigh : tregister);
  256. { overlay a registerlow }
  257. 2 : (registerlow : tregister);
  258. { overlay a 64 Bit register type }
  259. 3 : (reg64 : tregister64);
  260. 4 : (register64 : tregister64);
  261. );
  262. end;
  263. treglocation = packed record
  264. case longint of
  265. 1 : (register,registerhigh : tregister);
  266. { overlay a registerlow }
  267. 2 : (registerlow : tregister);
  268. { overlay a 64 Bit register type }
  269. 3 : (reg64 : tregister64);
  270. 4 : (register64 : tregister64);
  271. end;
  272. tlocation = packed record
  273. size : TCGSize;
  274. loc : tcgloc;
  275. case tcgloc of
  276. LOC_CREFERENCE,LOC_REFERENCE : (reference : treference);
  277. LOC_CONSTANT : (
  278. case longint of
  279. {$ifdef FPC_BIG_ENDIAN}
  280. 1 : (_valuedummy,value : AWord);
  281. {$else FPC_BIG_ENDIAN}
  282. 1 : (value : AWord);
  283. {$endif FPC_BIG_ENDIAN}
  284. { can't do this, this layout depends on the host cpu. Use }
  285. { lo(valueqword)/hi(valueqword) instead (JM) }
  286. { 2 : (valuelow, valuehigh:AWord); }
  287. { overlay a complete 64 Bit value }
  288. 3 : (valueqword : qword);
  289. );
  290. LOC_FPUREGISTER, LOC_CFPUREGISTER, LOC_MMREGISTER, LOC_CMMREGISTER,
  291. LOC_REGISTER,LOC_CREGISTER : (
  292. case longint of
  293. 1 : (registerlow,registerhigh : tregister);
  294. 2 : (register : tregister);
  295. { overlay a 64 Bit register type }
  296. 3 : (reg64 : tregister64);
  297. 4 : (register64 : tregister64);
  298. );
  299. LOC_FLAGS : (resflags : tresflags);
  300. end;
  301. {*****************************************************************************
  302. Constants
  303. *****************************************************************************}
  304. const
  305. max_operands = 5;
  306. general_superregisters = [RS_R0..RS_R31];
  307. {# Table of registers which can be allocated by the code generator
  308. internally, when generating the code.
  309. }
  310. { legend: }
  311. { xxxregs = set of all possibly used registers of that type in the code }
  312. { generator }
  313. { usableregsxxx = set of all 32bit components of registers that can be }
  314. { possible allocated to a regvar or using getregisterxxx (this }
  315. { excludes registers which can be only used for parameter }
  316. { passing on ABI's that define this) }
  317. { c_countusableregsxxx = amount of registers in the usableregsxxx set }
  318. maxintregs = 18;
  319. { to determine how many registers to use for regvars }
  320. maxintscratchregs = 3;
  321. usableregsint = [RS_R13..RS_R27];
  322. c_countusableregsint = 18;
  323. maxfpuregs = 31-14+1;
  324. usableregsfpu = [RS_F14..RS_F31];
  325. c_countusableregsfpu = 31-14+1;
  326. usableregsmm = [RS_M14..RS_M31];
  327. c_countusableregsmm = 31-14+1;
  328. { no distinction on this platform }
  329. maxaddrregs = 0;
  330. addrregs = [];
  331. usableregsaddr = [];
  332. c_countusableregsaddr = 0;
  333. firstsaveintreg = RS_R13;
  334. lastsaveintreg = RS_R31;
  335. firstsavefpureg = RS_F14;
  336. lastsavefpureg = RS_F31;
  337. { no altivec support yet. Need to override tcgobj.a_loadmm_* first in tcgppc }
  338. firstsavemmreg = RS_INVALID;
  339. lastsavemmreg = RS_INVALID;
  340. maxvarregs = 15;
  341. varregs : Array [1..maxvarregs] of Tsuperregister =
  342. (RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,RS_R20,RS_R21,
  343. RS_R22,RS_R23,RS_R24,RS_R25,RS_R26,RS_R27,RS_R28);
  344. maxfpuvarregs = 31-14+1;
  345. fpuvarregs : Array [1..maxfpuvarregs] of Tsuperregister =
  346. (RS_F14,RS_F15,RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  347. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31);
  348. {
  349. // max_param_regs_int = 8;
  350. // param_regs_int: Array[1..max_param_regs_int] of Tsuperregister =
  351. // (R_3,R_4,R_5,R_6,R_7,R_8,R_9,R_10);
  352. // max_param_regs_fpu = 13;
  353. // param_regs_fpu: Array[1..max_param_regs_fpu] of Toldregister =
  354. // (RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13);
  355. max_param_regs_mm = 13;
  356. param_regs_mm: Array[1..max_param_regs_mm] of Toldregister =
  357. (R_M1,R_M2,R_M3,R_M4,R_M5,R_M6,R_M7,R_M8,R_M9,R_M10,R_M11,R_M12,R_M13);
  358. }
  359. {*****************************************************************************
  360. Default generic sizes
  361. *****************************************************************************}
  362. {# Defines the default address size for a processor, }
  363. OS_ADDR = OS_32;
  364. {# the natural int size for a processor, }
  365. OS_INT = OS_32;
  366. {# the maximum float size for a processor, }
  367. OS_FLOAT = OS_F64;
  368. {# the size of a vector register for a processor }
  369. OS_VECTOR = OS_M128;
  370. {*****************************************************************************
  371. GDB Information
  372. *****************************************************************************}
  373. {# Register indexes for stabs information, when some
  374. parameters or variables are stored in registers.
  375. Taken from rs6000.h (DBX_REGISTER_NUMBER)
  376. from GCC 3.x source code. PowerPC has 1:1 mapping
  377. according to the order of the registers defined
  378. in GCC
  379. }
  380. stab_regindex : array[tregisterindex] of shortint = (
  381. {$i rppcstab.inc}
  382. );
  383. {*****************************************************************************
  384. Generic Register names
  385. *****************************************************************************}
  386. {# Stack pointer register }
  387. NR_STACK_POINTER_REG = NR_R1;
  388. RS_STACK_POINTER_REG = RS_R1;
  389. {# Frame pointer register }
  390. NR_FRAME_POINTER_REG = NR_STACK_POINTER_REG;
  391. RS_FRAME_POINTER_REG = RS_STACK_POINTER_REG;
  392. {# Register for addressing absolute data in a position independant way,
  393. such as in PIC code. The exact meaning is ABI specific. For
  394. further information look at GCC source : PIC_OFFSET_TABLE_REGNUM
  395. Taken from GCC rs6000.h
  396. }
  397. {$warning As indicated in rs6000.h, but can't find it anywhere else!}
  398. NR_PIC_OFFSET_REG = NR_R30;
  399. { Results are returned in this register (32-bit values) }
  400. NR_FUNCTION_RETURN_REG = NR_R3;
  401. RS_FUNCTION_RETURN_REG = RS_R3;
  402. { Low part of 64bit return value }
  403. NR_FUNCTION_RETURN64_LOW_REG = NR_R4;
  404. RS_FUNCTION_RETURN64_LOW_REG = RS_R4;
  405. { High part of 64bit return value }
  406. NR_FUNCTION_RETURN64_HIGH_REG = NR_R3;
  407. RS_FUNCTION_RETURN64_HIGH_REG = RS_R3;
  408. { The value returned from a function is available in this register }
  409. NR_FUNCTION_RESULT_REG = NR_FUNCTION_RETURN_REG;
  410. RS_FUNCTION_RESULT_REG = RS_FUNCTION_RETURN_REG;
  411. { The lowh part of 64bit value returned from a function }
  412. NR_FUNCTION_RESULT64_LOW_REG = NR_FUNCTION_RETURN64_LOW_REG;
  413. RS_FUNCTION_RESULT64_LOW_REG = RS_FUNCTION_RETURN64_LOW_REG;
  414. { The high part of 64bit value returned from a function }
  415. NR_FUNCTION_RESULT64_HIGH_REG = NR_FUNCTION_RETURN64_HIGH_REG;
  416. RS_FUNCTION_RESULT64_HIGH_REG = RS_FUNCTION_RETURN64_HIGH_REG;
  417. NR_FPU_RESULT_REG = NR_F1;
  418. NR_MM_RESULT_REG = NR_M0;
  419. {*****************************************************************************
  420. GCC /ABI linking information
  421. *****************************************************************************}
  422. {# Registers which must be saved when calling a routine declared as
  423. cppdecl, cdecl, stdcall, safecall, palmossyscall. The registers
  424. saved should be the ones as defined in the target ABI and / or GCC.
  425. This value can be deduced from CALLED_USED_REGISTERS array in the
  426. GCC source.
  427. }
  428. std_saved_registers = [RS_R13..RS_R29];
  429. {# Required parameter alignment when calling a routine declared as
  430. stdcall and cdecl. The alignment value should be the one defined
  431. by GCC or the target ABI.
  432. The value of this constant is equal to the constant
  433. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  434. }
  435. std_param_align = 4; { for 32-bit version only }
  436. {*****************************************************************************
  437. CPU Dependent Constants
  438. *****************************************************************************}
  439. LinkageAreaSizeAIX = 24;
  440. LinkageAreaSizeSYSV = 8;
  441. { offset in the linkage area for the saved stack pointer }
  442. LA_SP = 0;
  443. { offset in the linkage area for the saved conditional register}
  444. LA_CR_AIX = 4;
  445. { offset in the linkage area for the saved link register}
  446. LA_LR_AIX = 8;
  447. LA_LR_SYSV = 4;
  448. { offset in the linkage area for the saved RTOC register}
  449. LA_RTOC_AIX = 20;
  450. PARENT_FRAMEPOINTER_OFFSET = 12;
  451. NR_RTOC = NR_R2;
  452. {*****************************************************************************
  453. Helpers
  454. *****************************************************************************}
  455. function is_calljmp(o:tasmop):boolean;
  456. procedure inverse_flags(var r : TResFlags);
  457. procedure inverse_cond(const c: TAsmCond;var r : TAsmCond);
  458. function flags_to_cond(const f: TResFlags) : TAsmCond;
  459. procedure create_cond_imm(BO,BI:byte;var r : TAsmCond);
  460. procedure create_cond_norm(cond: TAsmCondFlag; cr: byte;var r : TasmCond);
  461. function cgsize2subreg(s:Tcgsize):Tsubregister;
  462. function findreg_by_number(r:Tregister):tregisterindex;
  463. function std_regnum_search(const s:string):Tregister;
  464. function std_regname(r:Tregister):string;
  465. function gas_regname(r:Tregister):string;
  466. implementation
  467. uses
  468. verbose;
  469. const
  470. std_regname_table : array[tregisterindex] of string[7] = (
  471. {$i rppcstd.inc}
  472. );
  473. gas_regname_table : array[tregisterindex] of string[7] = (
  474. {$i rppcgas.inc}
  475. );
  476. regnumber_index : array[tregisterindex] of tregisterindex = (
  477. {$i rppcrni.inc}
  478. );
  479. std_regname_index : array[tregisterindex] of tregisterindex = (
  480. {$i rppcsri.inc}
  481. );
  482. {*****************************************************************************
  483. Helpers
  484. *****************************************************************************}
  485. function is_calljmp(o:tasmop):boolean;
  486. begin
  487. is_calljmp:=false;
  488. case o of
  489. A_B,A_BA,A_BL,A_BLA,A_BC,A_BCA,A_BCL,A_BCLA,A_BCCTR,A_BCCTRL,A_BCLR,
  490. A_BCLRL,A_TW,A_TWI: is_calljmp:=true;
  491. end;
  492. end;
  493. procedure inverse_flags(var r: TResFlags);
  494. const
  495. inv_flags: array[F_EQ..F_GE] of TResFlagsEnum =
  496. (F_NE,F_EQ,F_GE,F_GE,F_LE,F_LT);
  497. begin
  498. r.flag := inv_flags[r.flag];
  499. end;
  500. procedure inverse_cond(const c: TAsmCond;var r : TAsmCond);
  501. const
  502. inv_condflags:array[TAsmCondFlag] of TAsmCondFlag=(C_None,
  503. C_GE,C_GT,C_NE,C_LT,C_LE,C_LT,C_EQ,C_GT,C_NS,C_SO,C_NU,C_UN,
  504. C_F,C_T,C_DNZ,C_DNZF,C_DNZT,C_DZ,C_DZF,C_DZT);
  505. begin
  506. r := c;
  507. r.cond := inv_condflags[c.cond];
  508. end;
  509. function flags_to_cond(const f: TResFlags) : TAsmCond;
  510. const
  511. flag_2_cond: array[F_EQ..F_SO] of TAsmCondFlag =
  512. (C_EQ,C_NE,C_LT,C_LE,C_GT,C_GE,C_SO);
  513. begin
  514. if f.flag > high(flag_2_cond) then
  515. internalerror(200112301);
  516. result.simple := true;
  517. result.cr := f.cr;
  518. result.cond := flag_2_cond[f.flag];
  519. end;
  520. procedure create_cond_imm(BO,BI:byte;var r : TAsmCond);
  521. begin
  522. r.simple := false;
  523. r.bo := bo;
  524. r.bi := bi;
  525. end;
  526. procedure create_cond_norm(cond: TAsmCondFlag; cr: byte;var r : TasmCond);
  527. begin
  528. r.simple := true;
  529. r.cond := cond;
  530. case cond of
  531. C_NONE:;
  532. C_T..C_DZF: r.crbit := cr
  533. else r.cr := RS_CR0+cr;
  534. end;
  535. end;
  536. function cgsize2subreg(s:Tcgsize):Tsubregister;
  537. begin
  538. cgsize2subreg:=R_SUBWHOLE;
  539. end;
  540. function findreg_by_stdname(const s:string):byte;
  541. var
  542. i,p : tregisterindex;
  543. begin
  544. {Binary search.}
  545. p:=0;
  546. i:=regnumber_count_bsstart;
  547. repeat
  548. if (p+i<=high(tregisterindex)) and (std_regname_table[std_regname_index[p+i]]<=s) then
  549. p:=p+i;
  550. i:=i shr 1;
  551. until i=0;
  552. if std_regname_table[std_regname_index[p]]=s then
  553. result:=std_regname_index[p]
  554. else
  555. result:=0;
  556. end;
  557. function findreg_by_number(r:Tregister):tregisterindex;
  558. var
  559. i,p : tregisterindex;
  560. begin
  561. {Binary search.}
  562. p:=0;
  563. i:=regnumber_count_bsstart;
  564. repeat
  565. if (p+i<=high(tregisterindex)) and (regnumber_table[regnumber_index[p+i]]<=r) then
  566. p:=p+i;
  567. i:=i shr 1;
  568. until i=0;
  569. if regnumber_table[regnumber_index[p]]=r then
  570. result:=regnumber_index[p]
  571. else
  572. result:=0;
  573. end;
  574. function std_regnum_search(const s:string):Tregister;
  575. begin
  576. result:=regnumber_table[findreg_by_stdname(s)];
  577. end;
  578. function std_regname(r:Tregister):string;
  579. var
  580. p : tregisterindex;
  581. begin
  582. p:=findreg_by_number(r);
  583. if p<>0 then
  584. result:=std_regname_table[p]
  585. else
  586. result:=generic_regname(r);
  587. end;
  588. function gas_regname(r:Tregister):string;
  589. var
  590. p : tregisterindex;
  591. begin
  592. p:=findreg_by_number(r);
  593. if p<>0 then
  594. result:=gas_regname_table[p]
  595. else
  596. result:=generic_regname(r);
  597. end;
  598. end.
  599. {
  600. $Log$
  601. Revision 1.71 2003-10-11 16:06:42 florian
  602. * fixed some MMX<->SSE
  603. * started to fix ppc, needs an overhaul
  604. + stabs info improve for spilling, not sure if it works correctly/completly
  605. - MMX_SUPPORT removed from Makefile.fpc
  606. Revision 1.70 2003/10/08 14:11:36 mazen
  607. + Alignement field added to TParaLocation (=4 as 32 bits archs)
  608. Revision 1.69 2003/10/01 20:34:49 peter
  609. * procinfo unit contains tprocinfo
  610. * cginfo renamed to cgbase
  611. * moved cgmessage to verbose
  612. * fixed ppc and sparc compiles
  613. Revision 1.68 2003/09/14 16:37:20 jonas
  614. * fixed some ppc problems
  615. Revision 1.67 2003/09/03 21:04:14 peter
  616. * some fixes for ppc
  617. Revision 1.66 2003/09/03 19:35:24 peter
  618. * powerpc compiles again
  619. Revision 1.65 2003/09/03 11:18:37 florian
  620. * fixed arm concatcopy
  621. + arm support in the common compiler sources added
  622. * moved some generic cg code around
  623. + tfputype added
  624. * ...
  625. Revision 1.64 2003/08/17 16:59:20 jonas
  626. * fixed regvars so they work with newra (at least for ppc)
  627. * fixed some volatile register bugs
  628. + -dnotranslation option for -dnewra, which causes the registers not to
  629. be translated from virtual to normal registers. Requires support in
  630. the assembler writer as well, which is only implemented in aggas/
  631. agppcgas currently
  632. Revision 1.63 2003/08/08 15:51:16 olle
  633. * merged macos entry/exit code generation into the general one.
  634. Revision 1.62 2003/07/23 11:00:09 jonas
  635. * "lastsaveintreg" is RS_R31 instead of RS_R27 with -dnewra, because
  636. there are no scratch regs anymore
  637. Revision 1.61 2003/07/06 20:25:03 jonas
  638. * fixed ppc compiler
  639. Revision 1.60 2003/07/06 15:28:24 jonas
  640. * VOLATILE_REGISTERS was wrong (it was more or less the inverted set
  641. of what it had to be :/ )
  642. Revision 1.59 2003/06/17 16:34:44 jonas
  643. * lots of newra fixes (need getfuncretparaloc implementation for i386)!
  644. * renamed all_intregisters to volatile_intregisters and made it
  645. processor dependent
  646. Revision 1.58 2003/06/14 22:32:43 jonas
  647. * ppc compiles with -dnewra, haven't tried to compile anything with it
  648. yet though
  649. Revision 1.57 2003/06/13 17:44:44 jonas
  650. + added supreg_name function
  651. Revision 1.56 2003/06/12 19:11:34 jonas
  652. - removed ALL_INTREGISTERS (only the one in rgobj is valid)
  653. Revision 1.55 2003/05/31 15:05:28 peter
  654. * FUNCTION_RESULT64_LOW/HIGH_REG added for int64 results
  655. Revision 1.54 2003/05/30 23:57:08 peter
  656. * more sparc cleanup
  657. * accumulator removed, splitted in function_return_reg (called) and
  658. function_result_reg (caller)
  659. Revision 1.53 2003/05/30 18:49:59 jonas
  660. * changed scratchregs from r28-r30 to r29-r31
  661. * made sure the regvar registers don't overlap with the scratchregs
  662. anymore
  663. Revision 1.52 2003/05/24 16:02:01 jonas
  664. * fixed endian problem with tlocation.value/valueqword fields
  665. Revision 1.51 2003/05/16 16:26:05 jonas
  666. * adapted for Peter's regvar fixes
  667. Revision 1.50 2003/05/15 22:14:43 florian
  668. * fixed last commit, changing lastsaveintreg to r31 caused some strange problems
  669. Revision 1.49 2003/05/15 21:37:00 florian
  670. * sysv entry code saves r13 now as well
  671. Revision 1.48 2003/04/23 12:35:35 florian
  672. * fixed several issues with powerpc
  673. + applied a patch from Jonas for nested function calls (PowerPC only)
  674. * ...
  675. Revision 1.47 2003/04/22 11:27:48 florian
  676. + added first_ and last_imreg
  677. Revision 1.46 2003/03/19 14:26:26 jonas
  678. * fixed R_TOC bugs introduced by new register allocator conversion
  679. Revision 1.45 2003/03/11 21:46:24 jonas
  680. * lots of new regallocator fixes, both in generic and ppc-specific code
  681. (ppc compiler still can't compile the linux system unit though)
  682. Revision 1.44 2003/02/19 22:00:16 daniel
  683. * Code generator converted to new register notation
  684. - Horribily outdated todo.txt removed
  685. Revision 1.43 2003/02/02 19:25:54 carl
  686. * Several bugfixes for m68k target (register alloc., opcode emission)
  687. + VIS target
  688. + Generic add more complete (still not verified)
  689. Revision 1.42 2003/01/16 11:31:28 olle
  690. + added new register constants
  691. + implemented register convertion proc
  692. Revision 1.41 2003/01/13 17:17:50 olle
  693. * changed global var access, TOC now contain pointers to globals
  694. * fixed handling of function pointers
  695. Revision 1.40 2003/01/09 15:49:56 daniel
  696. * Added register conversion
  697. Revision 1.39 2003/01/08 18:43:58 daniel
  698. * Tregister changed into a record
  699. Revision 1.38 2002/11/25 17:43:27 peter
  700. * splitted defbase in defutil,symutil,defcmp
  701. * merged isconvertable and is_equal into compare_defs(_ext)
  702. * made operator search faster by walking the list only once
  703. Revision 1.37 2002/11/24 14:28:56 jonas
  704. + some comments describing the fields of treference
  705. Revision 1.36 2002/11/17 18:26:16 mazen
  706. * fixed a compilation bug accmulator-->FUNCTION_RETURN_REG, in definition of return_result_reg
  707. Revision 1.35 2002/11/17 17:49:09 mazen
  708. + return_result_reg and FUNCTION_RESULT_REG are now used, in all plateforms, to pass functions result between called function and its caller. See the explanation of each one
  709. Revision 1.34 2002/09/17 18:54:06 jonas
  710. * a_load_reg_reg() now has two size parameters: source and dest. This
  711. allows some optimizations on architectures that don't encode the
  712. register size in the register name.
  713. Revision 1.33 2002/09/07 17:54:59 florian
  714. * first part of PowerPC fixes
  715. Revision 1.32 2002/09/07 15:25:14 peter
  716. * old logs removed and tabs fixed
  717. Revision 1.31 2002/09/01 21:04:49 florian
  718. * several powerpc related stuff fixed
  719. Revision 1.30 2002/08/18 22:16:15 florian
  720. + the ppc gas assembler writer adds now registers aliases
  721. to the assembler file
  722. Revision 1.29 2002/08/18 21:36:42 florian
  723. + handling of local variables in direct reader implemented
  724. Revision 1.28 2002/08/14 18:41:47 jonas
  725. - remove valuelow/valuehigh fields from tlocation, because they depend
  726. on the endianess of the host operating system -> difficult to get
  727. right. Use lo/hi(location.valueqword) instead (remember to use
  728. valueqword and not value!!)
  729. Revision 1.27 2002/08/13 21:40:58 florian
  730. * more fixes for ppc calling conventions
  731. Revision 1.26 2002/08/12 15:08:44 carl
  732. + stab register indexes for powerpc (moved from gdb to cpubase)
  733. + tprocessor enumeration moved to cpuinfo
  734. + linker in target_info is now a class
  735. * many many updates for m68k (will soon start to compile)
  736. - removed some ifdef or correct them for correct cpu
  737. Revision 1.25 2002/08/10 17:15:06 jonas
  738. * endianess fix
  739. Revision 1.24 2002/08/06 20:55:24 florian
  740. * first part of ppc calling conventions fix
  741. Revision 1.23 2002/08/04 12:57:56 jonas
  742. * more misc. fixes, mostly constant-related
  743. Revision 1.22 2002/07/27 19:57:18 jonas
  744. * some typo corrections in the instruction tables
  745. * renamed the m* registers to v*
  746. Revision 1.21 2002/07/26 12:30:51 jonas
  747. * fixed typo in instruction table (_subco_ -> a_subco)
  748. Revision 1.20 2002/07/25 18:04:10 carl
  749. + FPURESULTREG -> FPU_RESULT_REG
  750. Revision 1.19 2002/07/13 19:38:44 florian
  751. * some more generic calling stuff fixed
  752. Revision 1.18 2002/07/11 14:41:34 florian
  753. * start of the new generic parameter handling
  754. Revision 1.17 2002/07/11 07:35:36 jonas
  755. * some available registers fixes
  756. Revision 1.16 2002/07/09 19:45:01 jonas
  757. * unarynminus and shlshr node fixed for 32bit and smaller ordinals
  758. * small fixes in the assembler writer
  759. * changed scratch registers, because they were used by the linker (r11
  760. and r12) and by the abi under linux (r31)
  761. Revision 1.15 2002/07/07 09:44:31 florian
  762. * powerpc target fixed, very simple units can be compiled
  763. Revision 1.14 2002/05/18 13:34:26 peter
  764. * readded missing revisions
  765. Revision 1.12 2002/05/14 19:35:01 peter
  766. * removed old logs and updated copyright year
  767. Revision 1.11 2002/05/14 17:28:10 peter
  768. * synchronized cpubase between powerpc and i386
  769. * moved more tables from cpubase to cpuasm
  770. * tai_align_abstract moved to tainst, cpuasm must define
  771. the tai_align class now, which may be empty
  772. }