aasmcpu.pas 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl and Peter Vreman
  3. Contains the abstract assembler implementation for the i386
  4. * Portions of this code was inspired by the NASM sources
  5. The Netwide Assembler is Copyright (c) 1996 Simon Tatham and
  6. Julian Hall. All rights reserved.
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. ****************************************************************************
  19. }
  20. unit aasmcpu;
  21. {$i fpcdefs.inc}
  22. interface
  23. uses
  24. globtype,globals,verbose,
  25. cpubase,
  26. cgbase,cgutils,
  27. symtype,
  28. aasmbase,aasmtai,aasmdata,
  29. ogbase;
  30. const
  31. { "mov reg,reg" source operand number }
  32. O_MOV_SOURCE = 0;
  33. { "mov reg,reg" destination operand number }
  34. O_MOV_DEST = 1;
  35. { Operand types }
  36. OT_NONE = $00000000;
  37. OT_BITS8 = $00000001; { size, and other attributes, of the operand }
  38. OT_BITS16 = $00000002;
  39. OT_BITS32 = $00000004;
  40. OT_BITS64 = $00000008; { FPU only }
  41. OT_BITS80 = $00000010;
  42. OT_SIZE_MASK = $0000001F; { all the size attributes }
  43. OT_NON_SIZE = longint(not OT_SIZE_MASK);
  44. OT_FAR = $00000020; { this means 16:16 or 16:32, like in CALL/JMP }
  45. OT_NEAR = $00000040;
  46. OT_SHORT = $00000080;
  47. OT_SIGNED = $00000100; { the operand need to be signed -128-127 }
  48. OT_TO = $00000200; { operand is followed by a colon }
  49. { reverse effect in FADD, FSUB &c }
  50. OT_COLON = $00000400;
  51. OT_REGISTER = $00001000;
  52. OT_IMMEDIATE = $00002000;
  53. OT_IMM8 = $00002001;
  54. OT_IMM16 = $00002002;
  55. OT_IMM32 = $00002004;
  56. OT_IMM64 = $00002008;
  57. OT_IMM80 = $00002010;
  58. OT_REGMEM = $00200000; { for r/m, ie EA, operands }
  59. OT_REGNORM = $00201000; { 'normal' reg, qualifies as EA }
  60. OT_REG8 = $00201001;
  61. OT_REG16 = $00201002;
  62. OT_REG32 = $00201004;
  63. OT_REG64 = $00201008;
  64. OT_XMMREG = $00201010; { Katmai registers }
  65. OT_MMXREG = $00201020; { MMX registers }
  66. OT_MEMORY = $00204000; { register number in 'basereg' }
  67. OT_MEM8 = $00204001;
  68. OT_MEM16 = $00204002;
  69. OT_MEM32 = $00204004;
  70. OT_MEM64 = $00204008;
  71. OT_MEM80 = $00204010;
  72. OT_FPUREG = $01000000; { floating point stack registers }
  73. OT_FPU0 = $01000800; { FPU stack register zero }
  74. OT_REG_SMASK = $00070000; { special register operands: these may be treated differently }
  75. { a mask for the following }
  76. OT_REG_ACCUM = $00211000; { FUNCTION_RETURN_REG: AL, AX or EAX }
  77. OT_REG_AL = $00211001; { REG_ACCUM | BITSxx }
  78. OT_REG_AX = $00211002; { ditto }
  79. OT_REG_EAX = $00211004; { and again }
  80. {$ifdef x86_64}
  81. OT_REG_RAX = $00211008;
  82. {$endif x86_64}
  83. OT_REG_COUNT = $00221000; { counter: CL, CX or ECX }
  84. OT_REG_CL = $00221001; { REG_COUNT | BITSxx }
  85. OT_REG_CX = $00221002; { ditto }
  86. OT_REG_ECX = $00221004; { another one }
  87. {$ifdef x86_64}
  88. OT_REG_RCX = $00221008;
  89. {$endif x86_64}
  90. OT_REG_DX = $00241002;
  91. OT_REG_EDX = $00241004;
  92. OT_REG_SREG = $00081002; { any segment register }
  93. OT_REG_CS = $01081002; { CS }
  94. OT_REG_DESS = $02081002; { DS, ES, SS (non-CS 86 registers) }
  95. OT_REG_FSGS = $04081002; { FS, GS (386 extended registers) }
  96. OT_REG_CDT = $00101004; { CRn, DRn and TRn }
  97. OT_REG_CREG = $08101004; { CRn }
  98. OT_REG_CR4 = $08101404; { CR4 (Pentium only) }
  99. OT_REG_DREG = $10101004; { DRn }
  100. OT_REG_TREG = $20101004; { TRn }
  101. OT_MEM_OFFS = $00604000; { special type of EA }
  102. { simple [address] offset }
  103. OT_ONENESS = $00800000; { special type of immediate operand }
  104. { so UNITY == IMMEDIATE | ONENESS }
  105. OT_UNITY = $00802000; { for shift/rotate instructions }
  106. { Size of the instruction table converted by nasmconv.pas }
  107. {$ifdef x86_64}
  108. instabentries = {$i x8664nop.inc}
  109. {$else x86_64}
  110. instabentries = {$i i386nop.inc}
  111. {$endif x86_64}
  112. maxinfolen = 8;
  113. MaxInsChanges = 3; { Max things a instruction can change }
  114. type
  115. { What an instruction can change. Needed for optimizer and spilling code.
  116. Note: The order of this enumeration is should not be changed! }
  117. TInsChange = (Ch_None,
  118. {Read from a register}
  119. Ch_REAX, Ch_RECX, Ch_REDX, Ch_REBX, Ch_RESP, Ch_REBP, Ch_RESI, Ch_REDI,
  120. {write from a register}
  121. Ch_WEAX, Ch_WECX, Ch_WEDX, Ch_WEBX, Ch_WESP, Ch_WEBP, Ch_WESI, Ch_WEDI,
  122. {read and write from/to a register}
  123. Ch_RWEAX, Ch_RWECX, Ch_RWEDX, Ch_RWEBX, Ch_RWESP, Ch_RWEBP, Ch_RWESI, Ch_RWEDI,
  124. {modify the contents of a register with the purpose of using
  125. this changed content afterwards (add/sub/..., but e.g. not rep
  126. or movsd)}
  127. Ch_MEAX, Ch_MECX, Ch_MEDX, Ch_MEBX, Ch_MESP, Ch_MEBP, Ch_MESI, Ch_MEDI,
  128. Ch_CDirFlag {clear direction flag}, Ch_SDirFlag {set dir flag},
  129. Ch_RFlags, Ch_WFlags, Ch_RWFlags, Ch_FPU,
  130. Ch_Rop1, Ch_Wop1, Ch_RWop1,Ch_Mop1,
  131. Ch_Rop2, Ch_Wop2, Ch_RWop2,Ch_Mop2,
  132. Ch_Rop3, Ch_WOp3, Ch_RWOp3,Ch_Mop3,
  133. Ch_WMemEDI,
  134. Ch_All,
  135. { x86_64 registers }
  136. Ch_RRAX, Ch_RRCX, Ch_RRDX, Ch_RRBX, Ch_RRSP, Ch_RRBP, Ch_RRSI, Ch_RRDI,
  137. Ch_WRAX, Ch_WRCX, Ch_WRDX, Ch_WRBX, Ch_WRSP, Ch_WRBP, Ch_WRSI, Ch_WRDI,
  138. Ch_RWRAX, Ch_RWRCX, Ch_RWRDX, Ch_RWRBX, Ch_RWRSP, Ch_RWRBP, Ch_RWRSI, Ch_RWRDI,
  139. Ch_MRAX, Ch_MRCX, Ch_MRDX, Ch_MRBX, Ch_MRSP, Ch_MRBP, Ch_MRSI, Ch_MRDI
  140. );
  141. TInsProp = packed record
  142. Ch : Array[1..MaxInsChanges] of TInsChange;
  143. end;
  144. const
  145. InsProp : array[tasmop] of TInsProp =
  146. {$ifdef x86_64}
  147. {$i x8664pro.inc}
  148. {$else x86_64}
  149. {$i i386prop.inc}
  150. {$endif x86_64}
  151. type
  152. TOperandOrder = (op_intel,op_att);
  153. tinsentry=packed record
  154. opcode : tasmop;
  155. ops : byte;
  156. optypes : array[0..2] of longint;
  157. code : array[0..maxinfolen] of char;
  158. flags : longint;
  159. end;
  160. pinsentry=^tinsentry;
  161. { alignment for operator }
  162. tai_align = class(tai_align_abstract)
  163. reg : tregister;
  164. constructor create(b:byte);override;
  165. constructor create_op(b: byte; _op: byte);override;
  166. function calculatefillbuf(var buf : tfillbuffer):pchar;override;
  167. end;
  168. taicpu = class(tai_cpu_abstract)
  169. opsize : topsize;
  170. constructor op_none(op : tasmop);
  171. constructor op_none(op : tasmop;_size : topsize);
  172. constructor op_reg(op : tasmop;_size : topsize;_op1 : tregister);
  173. constructor op_const(op : tasmop;_size : topsize;_op1 : aint);
  174. constructor op_ref(op : tasmop;_size : topsize;const _op1 : treference);
  175. constructor op_reg_reg(op : tasmop;_size : topsize;_op1,_op2 : tregister);
  176. constructor op_reg_ref(op : tasmop;_size : topsize;_op1 : tregister;const _op2 : treference);
  177. constructor op_reg_const(op:tasmop; _size: topsize; _op1: tregister; _op2: aint);
  178. constructor op_const_reg(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister);
  179. constructor op_const_const(op : tasmop;_size : topsize;_op1,_op2 : aint);
  180. constructor op_const_ref(op : tasmop;_size : topsize;_op1 : aint;const _op2 : treference);
  181. constructor op_ref_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2 : tregister);
  182. constructor op_reg_reg_reg(op : tasmop;_size : topsize;_op1,_op2,_op3 : tregister);
  183. constructor op_const_reg_reg(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister;_op3 : tregister);
  184. constructor op_const_ref_reg(op : tasmop;_size : topsize;_op1 : aint;const _op2 : treference;_op3 : tregister);
  185. constructor op_reg_reg_ref(op : tasmop;_size : topsize;_op1,_op2 : tregister; const _op3 : treference);
  186. constructor op_const_reg_ref(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister;const _op3 : treference);
  187. { this is for Jmp instructions }
  188. constructor op_cond_sym(op : tasmop;cond:TAsmCond;_size : topsize;_op1 : tasmsymbol);
  189. constructor op_sym(op : tasmop;_size : topsize;_op1 : tasmsymbol);
  190. constructor op_sym_ofs(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint);
  191. constructor op_sym_ofs_reg(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;_op2 : tregister);
  192. constructor op_sym_ofs_ref(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;const _op2 : treference);
  193. procedure changeopsize(siz:topsize);
  194. function GetString:string;
  195. procedure CheckNonCommutativeOpcodes;
  196. private
  197. FOperandOrder : TOperandOrder;
  198. procedure init(_size : topsize); { this need to be called by all constructor }
  199. public
  200. { the next will reset all instructions that can change in pass 2 }
  201. procedure ResetPass1;override;
  202. procedure ResetPass2;override;
  203. function CheckIfValid:boolean;
  204. function Pass1(objdata:TObjData):longint;override;
  205. procedure Pass2(objdata:TObjData);override;
  206. procedure SetOperandOrder(order:TOperandOrder);
  207. function is_same_reg_move(regtype: Tregistertype):boolean;override;
  208. { register spilling code }
  209. function spilling_get_operation_type(opnr: longint): topertype;override;
  210. protected
  211. procedure ppuloadoper(ppufile:tcompilerppufile;var o:toper);override;
  212. procedure ppuwriteoper(ppufile:tcompilerppufile;const o:toper);override;
  213. procedure ppubuildderefimploper(var o:toper);override;
  214. procedure ppuderefoper(var o:toper);override;
  215. private
  216. { next fields are filled in pass1, so pass2 is faster }
  217. insentry : PInsEntry;
  218. insoffset : longint;
  219. LastInsOffset : longint; { need to be public to be reset }
  220. inssize : shortint;
  221. {$ifdef x86_64}
  222. rex : byte;
  223. {$endif x86_64}
  224. function InsEnd:longint;
  225. procedure create_ot(objdata:TObjData);
  226. function Matches(p:PInsEntry):boolean;
  227. function calcsize(p:PInsEntry):shortint;
  228. procedure gencode(objdata:TObjData);
  229. function NeedAddrPrefix(opidx:byte):boolean;
  230. procedure Swapoperands;
  231. function FindInsentry(objdata:TObjData):boolean;
  232. end;
  233. function spilling_create_load(const ref:treference;r:tregister): tai;
  234. function spilling_create_store(r:tregister; const ref:treference): tai;
  235. procedure InitAsm;
  236. procedure DoneAsm;
  237. implementation
  238. uses
  239. cutils,
  240. itcpugas,
  241. symsym;
  242. {*****************************************************************************
  243. Instruction table
  244. *****************************************************************************}
  245. const
  246. {Instruction flags }
  247. IF_NONE = $00000000;
  248. IF_SM = $00000001; { size match first two operands }
  249. IF_SM2 = $00000002;
  250. IF_SB = $00000004; { unsized operands can't be non-byte }
  251. IF_SW = $00000008; { unsized operands can't be non-word }
  252. IF_SD = $00000010; { unsized operands can't be nondword }
  253. IF_SMASK = $0000001f;
  254. IF_AR0 = $00000020; { SB, SW, SD applies to argument 0 }
  255. IF_AR1 = $00000040; { SB, SW, SD applies to argument 1 }
  256. IF_AR2 = $00000060; { SB, SW, SD applies to argument 2 }
  257. IF_ARMASK = $00000060; { mask for unsized argument spec }
  258. IF_PRIV = $00000100; { it's a privileged instruction }
  259. IF_SMM = $00000200; { it's only valid in SMM }
  260. IF_PROT = $00000400; { it's protected mode only }
  261. IF_NOX86_64 = $00000800; { removed instruction in x86_64 }
  262. IF_UNDOC = $00001000; { it's an undocumented instruction }
  263. IF_FPU = $00002000; { it's an FPU instruction }
  264. IF_MMX = $00004000; { it's an MMX instruction }
  265. { it's a 3DNow! instruction }
  266. IF_3DNOW = $00008000;
  267. { it's a SSE (KNI, MMX2) instruction }
  268. IF_SSE = $00010000;
  269. { SSE2 instructions }
  270. IF_SSE2 = $00020000;
  271. { SSE3 instructions }
  272. IF_SSE3 = $00040000;
  273. { SSE64 instructions }
  274. IF_SSE64 = $00080000;
  275. { the mask for processor types }
  276. {IF_PMASK = longint($FF000000);}
  277. { the mask for disassembly "prefer" }
  278. {IF_PFMASK = longint($F001FF00);}
  279. { SVM instructions }
  280. IF_SVM = $00100000;
  281. IF_8086 = $00000000; { 8086 instruction }
  282. IF_186 = $01000000; { 186+ instruction }
  283. IF_286 = $02000000; { 286+ instruction }
  284. IF_386 = $03000000; { 386+ instruction }
  285. IF_486 = $04000000; { 486+ instruction }
  286. IF_PENT = $05000000; { Pentium instruction }
  287. IF_P6 = $06000000; { P6 instruction }
  288. IF_KATMAI = $07000000; { Katmai instructions }
  289. { Willamette instructions }
  290. IF_WILLAMETTE = $08000000;
  291. { Prescott instructions }
  292. IF_PRESCOTT = $09000000;
  293. IF_X86_64 = $0a000000;
  294. IF_CYRIX = $0b000000; { Cyrix-specific instruction }
  295. IF_AMD = $0c000000; { AMD-specific instruction }
  296. IF_CENTAUR = $0d000000; { centaur-specific instruction }
  297. { added flags }
  298. IF_PRE = $40000000; { it's a prefix instruction }
  299. IF_PASS2 = longint($80000000); { if the instruction can change in a second pass }
  300. type
  301. TInsTabCache=array[TasmOp] of longint;
  302. PInsTabCache=^TInsTabCache;
  303. const
  304. {$ifdef x86_64}
  305. InsTab:array[0..instabentries-1] of TInsEntry={$i x8664tab.inc}
  306. {$else x86_64}
  307. InsTab:array[0..instabentries-1] of TInsEntry={$i i386tab.inc}
  308. {$endif x86_64}
  309. var
  310. InsTabCache : PInsTabCache;
  311. const
  312. {$ifdef x86_64}
  313. { Intel style operands ! }
  314. opsize_2_type:array[0..2,topsize] of longint=(
  315. (OT_NONE,
  316. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS16,OT_BITS32,OT_BITS32,OT_BITS64,OT_BITS64,OT_BITS64,
  317. OT_BITS16,OT_BITS32,OT_BITS64,
  318. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  319. OT_BITS64,
  320. OT_NEAR,OT_FAR,OT_SHORT,
  321. OT_NONE,
  322. OT_NONE
  323. ),
  324. (OT_NONE,
  325. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS8,OT_BITS8,OT_BITS16,OT_BITS8,OT_BITS16,OT_BITS32,
  326. OT_BITS16,OT_BITS32,OT_BITS64,
  327. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  328. OT_BITS64,
  329. OT_NEAR,OT_FAR,OT_SHORT,
  330. OT_NONE,
  331. OT_NONE
  332. ),
  333. (OT_NONE,
  334. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_NONE,OT_NONE,OT_NONE,OT_NONE,OT_NONE,OT_NONE,
  335. OT_BITS16,OT_BITS32,OT_BITS64,
  336. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  337. OT_BITS64,
  338. OT_NEAR,OT_FAR,OT_SHORT,
  339. OT_NONE,
  340. OT_NONE
  341. )
  342. );
  343. reg_ot_table : array[tregisterindex] of longint = (
  344. {$i r8664ot.inc}
  345. );
  346. {$else x86_64}
  347. { Intel style operands ! }
  348. opsize_2_type:array[0..2,topsize] of longint=(
  349. (OT_NONE,
  350. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS16,OT_BITS32,OT_BITS32,
  351. OT_BITS16,OT_BITS32,OT_BITS64,
  352. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  353. OT_BITS64,
  354. OT_NEAR,OT_FAR,OT_SHORT,
  355. OT_NONE,
  356. OT_NONE
  357. ),
  358. (OT_NONE,
  359. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS8,OT_BITS8,OT_BITS16,
  360. OT_BITS16,OT_BITS32,OT_BITS64,
  361. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  362. OT_BITS64,
  363. OT_NEAR,OT_FAR,OT_SHORT,
  364. OT_NONE,
  365. OT_NONE
  366. ),
  367. (OT_NONE,
  368. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_NONE,OT_NONE,OT_NONE,
  369. OT_BITS16,OT_BITS32,OT_BITS64,
  370. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  371. OT_BITS64,
  372. OT_NEAR,OT_FAR,OT_SHORT,
  373. OT_NONE,
  374. OT_NONE
  375. )
  376. );
  377. reg_ot_table : array[tregisterindex] of longint = (
  378. {$i r386ot.inc}
  379. );
  380. {$endif x86_64}
  381. { Operation type for spilling code }
  382. type
  383. toperation_type_table=array[tasmop,0..Max_Operands] of topertype;
  384. var
  385. operation_type_table : ^toperation_type_table;
  386. {****************************************************************************
  387. TAI_ALIGN
  388. ****************************************************************************}
  389. constructor tai_align.create(b: byte);
  390. begin
  391. inherited create(b);
  392. reg:=NR_ECX;
  393. end;
  394. constructor tai_align.create_op(b: byte; _op: byte);
  395. begin
  396. inherited create_op(b,_op);
  397. reg:=NR_NO;
  398. end;
  399. function tai_align.calculatefillbuf(var buf : tfillbuffer):pchar;
  400. const
  401. alignarray:array[0..5] of string[8]=(
  402. #$8D#$B4#$26#$00#$00#$00#$00,
  403. #$8D#$B6#$00#$00#$00#$00,
  404. #$8D#$74#$26#$00,
  405. #$8D#$76#$00,
  406. #$89#$F6,
  407. #$90
  408. );
  409. var
  410. bufptr : pchar;
  411. j : longint;
  412. begin
  413. inherited calculatefillbuf(buf);
  414. if not use_op then
  415. begin
  416. bufptr:=pchar(@buf);
  417. while (fillsize>0) do
  418. begin
  419. for j:=0 to 5 do
  420. if (fillsize>=length(alignarray[j])) then
  421. break;
  422. move(alignarray[j][1],bufptr^,length(alignarray[j]));
  423. inc(bufptr,length(alignarray[j]));
  424. dec(fillsize,length(alignarray[j]));
  425. end;
  426. end;
  427. calculatefillbuf:=pchar(@buf);
  428. end;
  429. {*****************************************************************************
  430. Taicpu Constructors
  431. *****************************************************************************}
  432. procedure taicpu.changeopsize(siz:topsize);
  433. begin
  434. opsize:=siz;
  435. end;
  436. procedure taicpu.init(_size : topsize);
  437. begin
  438. { default order is att }
  439. FOperandOrder:=op_att;
  440. segprefix:=NR_NO;
  441. opsize:=_size;
  442. insentry:=nil;
  443. LastInsOffset:=-1;
  444. InsOffset:=0;
  445. InsSize:=0;
  446. end;
  447. constructor taicpu.op_none(op : tasmop);
  448. begin
  449. inherited create(op);
  450. init(S_NO);
  451. end;
  452. constructor taicpu.op_none(op : tasmop;_size : topsize);
  453. begin
  454. inherited create(op);
  455. init(_size);
  456. end;
  457. constructor taicpu.op_reg(op : tasmop;_size : topsize;_op1 : tregister);
  458. begin
  459. inherited create(op);
  460. init(_size);
  461. ops:=1;
  462. loadreg(0,_op1);
  463. end;
  464. constructor taicpu.op_const(op : tasmop;_size : topsize;_op1 : aint);
  465. begin
  466. inherited create(op);
  467. init(_size);
  468. ops:=1;
  469. loadconst(0,_op1);
  470. end;
  471. constructor taicpu.op_ref(op : tasmop;_size : topsize;const _op1 : treference);
  472. begin
  473. inherited create(op);
  474. init(_size);
  475. ops:=1;
  476. loadref(0,_op1);
  477. end;
  478. constructor taicpu.op_reg_reg(op : tasmop;_size : topsize;_op1,_op2 : tregister);
  479. begin
  480. inherited create(op);
  481. init(_size);
  482. ops:=2;
  483. loadreg(0,_op1);
  484. loadreg(1,_op2);
  485. end;
  486. constructor taicpu.op_reg_const(op:tasmop; _size: topsize; _op1: tregister; _op2: aint);
  487. begin
  488. inherited create(op);
  489. init(_size);
  490. ops:=2;
  491. loadreg(0,_op1);
  492. loadconst(1,_op2);
  493. end;
  494. constructor taicpu.op_reg_ref(op : tasmop;_size : topsize;_op1 : tregister;const _op2 : treference);
  495. begin
  496. inherited create(op);
  497. init(_size);
  498. ops:=2;
  499. loadreg(0,_op1);
  500. loadref(1,_op2);
  501. end;
  502. constructor taicpu.op_const_reg(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister);
  503. begin
  504. inherited create(op);
  505. init(_size);
  506. ops:=2;
  507. loadconst(0,_op1);
  508. loadreg(1,_op2);
  509. end;
  510. constructor taicpu.op_const_const(op : tasmop;_size : topsize;_op1,_op2 : aint);
  511. begin
  512. inherited create(op);
  513. init(_size);
  514. ops:=2;
  515. loadconst(0,_op1);
  516. loadconst(1,_op2);
  517. end;
  518. constructor taicpu.op_const_ref(op : tasmop;_size : topsize;_op1 : aint;const _op2 : treference);
  519. begin
  520. inherited create(op);
  521. init(_size);
  522. ops:=2;
  523. loadconst(0,_op1);
  524. loadref(1,_op2);
  525. end;
  526. constructor taicpu.op_ref_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2 : tregister);
  527. begin
  528. inherited create(op);
  529. init(_size);
  530. ops:=2;
  531. loadref(0,_op1);
  532. loadreg(1,_op2);
  533. end;
  534. constructor taicpu.op_reg_reg_reg(op : tasmop;_size : topsize;_op1,_op2,_op3 : tregister);
  535. begin
  536. inherited create(op);
  537. init(_size);
  538. ops:=3;
  539. loadreg(0,_op1);
  540. loadreg(1,_op2);
  541. loadreg(2,_op3);
  542. end;
  543. constructor taicpu.op_const_reg_reg(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister;_op3 : tregister);
  544. begin
  545. inherited create(op);
  546. init(_size);
  547. ops:=3;
  548. loadconst(0,_op1);
  549. loadreg(1,_op2);
  550. loadreg(2,_op3);
  551. end;
  552. constructor taicpu.op_reg_reg_ref(op : tasmop;_size : topsize;_op1,_op2 : tregister;const _op3 : treference);
  553. begin
  554. inherited create(op);
  555. init(_size);
  556. ops:=3;
  557. loadreg(0,_op1);
  558. loadreg(1,_op2);
  559. loadref(2,_op3);
  560. end;
  561. constructor taicpu.op_const_ref_reg(op : tasmop;_size : topsize;_op1 : aint;const _op2 : treference;_op3 : tregister);
  562. begin
  563. inherited create(op);
  564. init(_size);
  565. ops:=3;
  566. loadconst(0,_op1);
  567. loadref(1,_op2);
  568. loadreg(2,_op3);
  569. end;
  570. constructor taicpu.op_const_reg_ref(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister;const _op3 : treference);
  571. begin
  572. inherited create(op);
  573. init(_size);
  574. ops:=3;
  575. loadconst(0,_op1);
  576. loadreg(1,_op2);
  577. loadref(2,_op3);
  578. end;
  579. constructor taicpu.op_cond_sym(op : tasmop;cond:TAsmCond;_size : topsize;_op1 : tasmsymbol);
  580. begin
  581. inherited create(op);
  582. init(_size);
  583. condition:=cond;
  584. ops:=1;
  585. loadsymbol(0,_op1,0);
  586. end;
  587. constructor taicpu.op_sym(op : tasmop;_size : topsize;_op1 : tasmsymbol);
  588. begin
  589. inherited create(op);
  590. init(_size);
  591. ops:=1;
  592. loadsymbol(0,_op1,0);
  593. end;
  594. constructor taicpu.op_sym_ofs(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint);
  595. begin
  596. inherited create(op);
  597. init(_size);
  598. ops:=1;
  599. loadsymbol(0,_op1,_op1ofs);
  600. end;
  601. constructor taicpu.op_sym_ofs_reg(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;_op2 : tregister);
  602. begin
  603. inherited create(op);
  604. init(_size);
  605. ops:=2;
  606. loadsymbol(0,_op1,_op1ofs);
  607. loadreg(1,_op2);
  608. end;
  609. constructor taicpu.op_sym_ofs_ref(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;const _op2 : treference);
  610. begin
  611. inherited create(op);
  612. init(_size);
  613. ops:=2;
  614. loadsymbol(0,_op1,_op1ofs);
  615. loadref(1,_op2);
  616. end;
  617. function taicpu.GetString:string;
  618. var
  619. i : longint;
  620. s : string;
  621. addsize : boolean;
  622. begin
  623. s:='['+std_op2str[opcode];
  624. for i:=0 to ops-1 do
  625. begin
  626. with oper[i]^ do
  627. begin
  628. if i=0 then
  629. s:=s+' '
  630. else
  631. s:=s+',';
  632. { type }
  633. addsize:=false;
  634. if (ot and OT_XMMREG)=OT_XMMREG then
  635. s:=s+'xmmreg'
  636. else
  637. if (ot and OT_MMXREG)=OT_MMXREG then
  638. s:=s+'mmxreg'
  639. else
  640. if (ot and OT_FPUREG)=OT_FPUREG then
  641. s:=s+'fpureg'
  642. else
  643. if (ot and OT_REGISTER)=OT_REGISTER then
  644. begin
  645. s:=s+'reg';
  646. addsize:=true;
  647. end
  648. else
  649. if (ot and OT_IMMEDIATE)=OT_IMMEDIATE then
  650. begin
  651. s:=s+'imm';
  652. addsize:=true;
  653. end
  654. else
  655. if (ot and OT_MEMORY)=OT_MEMORY then
  656. begin
  657. s:=s+'mem';
  658. addsize:=true;
  659. end
  660. else
  661. s:=s+'???';
  662. { size }
  663. if addsize then
  664. begin
  665. if (ot and OT_BITS8)<>0 then
  666. s:=s+'8'
  667. else
  668. if (ot and OT_BITS16)<>0 then
  669. s:=s+'16'
  670. else
  671. if (ot and OT_BITS32)<>0 then
  672. s:=s+'32'
  673. else
  674. if (ot and OT_BITS64)<>0 then
  675. s:=s+'64'
  676. else
  677. s:=s+'??';
  678. { signed }
  679. if (ot and OT_SIGNED)<>0 then
  680. s:=s+'s';
  681. end;
  682. end;
  683. end;
  684. GetString:=s+']';
  685. end;
  686. procedure taicpu.Swapoperands;
  687. var
  688. p : POper;
  689. begin
  690. { Fix the operands which are in AT&T style and we need them in Intel style }
  691. case ops of
  692. 2 : begin
  693. { 0,1 -> 1,0 }
  694. p:=oper[0];
  695. oper[0]:=oper[1];
  696. oper[1]:=p;
  697. end;
  698. 3 : begin
  699. { 0,1,2 -> 2,1,0 }
  700. p:=oper[0];
  701. oper[0]:=oper[2];
  702. oper[2]:=p;
  703. end;
  704. end;
  705. end;
  706. procedure taicpu.SetOperandOrder(order:TOperandOrder);
  707. begin
  708. if FOperandOrder<>order then
  709. begin
  710. Swapoperands;
  711. FOperandOrder:=order;
  712. end;
  713. end;
  714. procedure taicpu.ppuloadoper(ppufile:tcompilerppufile;var o:toper);
  715. begin
  716. o.typ:=toptype(ppufile.getbyte);
  717. o.ot:=ppufile.getlongint;
  718. case o.typ of
  719. top_reg :
  720. ppufile.getdata(o.reg,sizeof(Tregister));
  721. top_ref :
  722. begin
  723. new(o.ref);
  724. ppufile.getdata(o.ref^.segment,sizeof(Tregister));
  725. ppufile.getdata(o.ref^.base,sizeof(Tregister));
  726. ppufile.getdata(o.ref^.index,sizeof(Tregister));
  727. o.ref^.scalefactor:=ppufile.getbyte;
  728. o.ref^.offset:=ppufile.getaint;
  729. o.ref^.symbol:=ppufile.getasmsymbol;
  730. o.ref^.relsymbol:=ppufile.getasmsymbol;
  731. end;
  732. top_const :
  733. o.val:=ppufile.getaint;
  734. top_local :
  735. begin
  736. new(o.localoper);
  737. with o.localoper^ do
  738. begin
  739. ppufile.getderef(localsymderef);
  740. localsymofs:=ppufile.getaint;
  741. localindexreg:=tregister(ppufile.getlongint);
  742. localscale:=ppufile.getbyte;
  743. localgetoffset:=(ppufile.getbyte<>0);
  744. end;
  745. end;
  746. end;
  747. end;
  748. procedure taicpu.ppuwriteoper(ppufile:tcompilerppufile;const o:toper);
  749. begin
  750. ppufile.putbyte(byte(o.typ));
  751. ppufile.putlongint(o.ot);
  752. case o.typ of
  753. top_reg :
  754. ppufile.putdata(o.reg,sizeof(Tregister));
  755. top_ref :
  756. begin
  757. ppufile.putdata(o.ref^.segment,sizeof(Tregister));
  758. ppufile.putdata(o.ref^.base,sizeof(Tregister));
  759. ppufile.putdata(o.ref^.index,sizeof(Tregister));
  760. ppufile.putbyte(o.ref^.scalefactor);
  761. ppufile.putaint(o.ref^.offset);
  762. ppufile.putasmsymbol(o.ref^.symbol);
  763. ppufile.putasmsymbol(o.ref^.relsymbol);
  764. end;
  765. top_const :
  766. ppufile.putaint(o.val);
  767. top_local :
  768. begin
  769. with o.localoper^ do
  770. begin
  771. ppufile.putderef(localsymderef);
  772. ppufile.putaint(localsymofs);
  773. ppufile.putlongint(longint(localindexreg));
  774. ppufile.putbyte(localscale);
  775. ppufile.putbyte(byte(localgetoffset));
  776. end;
  777. end;
  778. end;
  779. end;
  780. procedure taicpu.ppubuildderefimploper(var o:toper);
  781. begin
  782. case o.typ of
  783. top_local :
  784. o.localoper^.localsymderef.build(tlocalvarsym(o.localoper^.localsym));
  785. end;
  786. end;
  787. procedure taicpu.ppuderefoper(var o:toper);
  788. begin
  789. case o.typ of
  790. top_ref :
  791. begin
  792. end;
  793. top_local :
  794. o.localoper^.localsym:=tlocalvarsym(o.localoper^.localsymderef.resolve);
  795. end;
  796. end;
  797. procedure taicpu.CheckNonCommutativeOpcodes;
  798. begin
  799. { we need ATT order }
  800. SetOperandOrder(op_att);
  801. if (
  802. (ops=2) and
  803. (oper[0]^.typ=top_reg) and
  804. (oper[1]^.typ=top_reg) and
  805. { if the first is ST and the second is also a register
  806. it is necessarily ST1 .. ST7 }
  807. ((oper[0]^.reg=NR_ST) or
  808. (oper[0]^.reg=NR_ST0))
  809. ) or
  810. { ((ops=1) and
  811. (oper[0]^.typ=top_reg) and
  812. (oper[0]^.reg in [R_ST1..R_ST7])) or}
  813. (ops=0) then
  814. begin
  815. if opcode=A_FSUBR then
  816. opcode:=A_FSUB
  817. else if opcode=A_FSUB then
  818. opcode:=A_FSUBR
  819. else if opcode=A_FDIVR then
  820. opcode:=A_FDIV
  821. else if opcode=A_FDIV then
  822. opcode:=A_FDIVR
  823. else if opcode=A_FSUBRP then
  824. opcode:=A_FSUBP
  825. else if opcode=A_FSUBP then
  826. opcode:=A_FSUBRP
  827. else if opcode=A_FDIVRP then
  828. opcode:=A_FDIVP
  829. else if opcode=A_FDIVP then
  830. opcode:=A_FDIVRP;
  831. end;
  832. if (
  833. (ops=1) and
  834. (oper[0]^.typ=top_reg) and
  835. (getregtype(oper[0]^.reg)=R_FPUREGISTER) and
  836. (oper[0]^.reg<>NR_ST)
  837. ) then
  838. begin
  839. if opcode=A_FSUBRP then
  840. opcode:=A_FSUBP
  841. else if opcode=A_FSUBP then
  842. opcode:=A_FSUBRP
  843. else if opcode=A_FDIVRP then
  844. opcode:=A_FDIVP
  845. else if opcode=A_FDIVP then
  846. opcode:=A_FDIVRP;
  847. end;
  848. end;
  849. {*****************************************************************************
  850. Assembler
  851. *****************************************************************************}
  852. type
  853. ea = packed record
  854. sib_present : boolean;
  855. bytes : byte;
  856. size : byte;
  857. modrm : byte;
  858. sib : byte;
  859. {$ifdef x86_64}
  860. rex_present : boolean;
  861. rex : byte;
  862. {$endif x86_64}
  863. end;
  864. procedure taicpu.create_ot(objdata:TObjData);
  865. {
  866. this function will also fix some other fields which only needs to be once
  867. }
  868. var
  869. i,l,relsize : longint;
  870. currsym : TObjSymbol;
  871. begin
  872. if ops=0 then
  873. exit;
  874. { update oper[].ot field }
  875. for i:=0 to ops-1 do
  876. with oper[i]^ do
  877. begin
  878. case typ of
  879. top_reg :
  880. begin
  881. ot:=reg_ot_table[findreg_by_number(reg)];
  882. end;
  883. top_ref :
  884. begin
  885. if ref^.refaddr=addr_no then
  886. begin
  887. { create ot field }
  888. if (ot and OT_SIZE_MASK)=0 then
  889. ot:=OT_MEMORY or opsize_2_type[i,opsize]
  890. else
  891. ot:=OT_MEMORY or (ot and OT_SIZE_MASK);
  892. if (ref^.base=NR_NO) and (ref^.index=NR_NO) then
  893. ot:=ot or OT_MEM_OFFS;
  894. { fix scalefactor }
  895. if (ref^.index=NR_NO) then
  896. ref^.scalefactor:=0
  897. else
  898. if (ref^.scalefactor=0) then
  899. ref^.scalefactor:=1;
  900. end
  901. else
  902. begin
  903. if assigned(objdata) then
  904. begin
  905. currsym:=objdata.symbolref(ref^.symbol);
  906. l:=ref^.offset;
  907. if assigned(currsym) then
  908. inc(l,currsym.address);
  909. { when it is a forward jump we need to compensate the
  910. offset of the instruction since the previous time,
  911. because the symbol address is then still using the
  912. 'old-style' addressing.
  913. For backwards jumps this is not required because the
  914. address of the symbol is already adjusted to the
  915. new offset }
  916. if (l>InsOffset) and (LastInsOffset<>-1) then
  917. inc(l,InsOffset-LastInsOffset);
  918. { instruction size will then always become 2 (PFV) }
  919. relsize:=(InsOffset+2)-l;
  920. if (relsize>=-128) and (relsize<=127) and
  921. (
  922. not assigned(currsym) or
  923. (currsym.objsection=objdata.currobjsec)
  924. ) then
  925. ot:=OT_IMM8 or OT_SHORT
  926. else
  927. ot:=OT_IMM32 or OT_NEAR;
  928. end
  929. else
  930. ot:=OT_IMM32 or OT_NEAR;
  931. end;
  932. end;
  933. top_local :
  934. begin
  935. if (ot and OT_SIZE_MASK)=0 then
  936. ot:=OT_MEMORY or opsize_2_type[i,opsize]
  937. else
  938. ot:=OT_MEMORY or (ot and OT_SIZE_MASK);
  939. end;
  940. top_const :
  941. begin
  942. if opsize=S_NO then
  943. message(asmr_e_invalid_opcode_and_operand);
  944. if (opsize<>S_W) and (longint(val)>=-128) and (val<=127) then
  945. ot:=OT_IMM8 or OT_SIGNED
  946. else
  947. ot:=OT_IMMEDIATE or opsize_2_type[i,opsize];
  948. end;
  949. top_none :
  950. begin
  951. { generated when there was an error in the
  952. assembler reader. It never happends when generating
  953. assembler }
  954. end;
  955. else
  956. internalerror(200402261);
  957. end;
  958. end;
  959. end;
  960. function taicpu.InsEnd:longint;
  961. begin
  962. InsEnd:=InsOffset+InsSize;
  963. end;
  964. function taicpu.Matches(p:PInsEntry):boolean;
  965. { * IF_SM stands for Size Match: any operand whose size is not
  966. * explicitly specified by the template is `really' intended to be
  967. * the same size as the first size-specified operand.
  968. * Non-specification is tolerated in the input instruction, but
  969. * _wrong_ specification is not.
  970. *
  971. * IF_SM2 invokes Size Match on only the first _two_ operands, for
  972. * three-operand instructions such as SHLD: it implies that the
  973. * first two operands must match in size, but that the third is
  974. * required to be _unspecified_.
  975. *
  976. * IF_SB invokes Size Byte: operands with unspecified size in the
  977. * template are really bytes, and so no non-byte specification in
  978. * the input instruction will be tolerated. IF_SW similarly invokes
  979. * Size Word, and IF_SD invokes Size Doubleword.
  980. *
  981. * (The default state if neither IF_SM nor IF_SM2 is specified is
  982. * that any operand with unspecified size in the template is
  983. * required to have unspecified size in the instruction too...)
  984. }
  985. var
  986. insot,
  987. insflags,
  988. currot,
  989. i,j,asize,oprs : longint;
  990. siz : array[0..2] of longint;
  991. begin
  992. result:=false;
  993. { Check the opcode and operands }
  994. if (p^.opcode<>opcode) or (p^.ops<>ops) then
  995. exit;
  996. for i:=0 to p^.ops-1 do
  997. begin
  998. insot:=p^.optypes[i];
  999. currot:=oper[i]^.ot;
  1000. { Check the operand flags }
  1001. if (insot and (not currot) and OT_NON_SIZE)<>0 then
  1002. exit;
  1003. { Check if the passed operand size matches with one of
  1004. the supported operand sizes }
  1005. if ((insot and OT_SIZE_MASK)<>0) and
  1006. ((insot and currot and OT_SIZE_MASK)<>(currot and OT_SIZE_MASK)) then
  1007. exit;
  1008. end;
  1009. { Check operand sizes }
  1010. insflags:=p^.flags;
  1011. if insflags and IF_SMASK<>0 then
  1012. begin
  1013. { as default an untyped size can get all the sizes, this is different
  1014. from nasm, but else we need to do a lot checking which opcodes want
  1015. size or not with the automatic size generation }
  1016. asize:=-1;
  1017. if (insflags and IF_SB)<>0 then
  1018. asize:=OT_BITS8
  1019. else if (insflags and IF_SW)<>0 then
  1020. asize:=OT_BITS16
  1021. else if (insflags and IF_SD)<>0 then
  1022. asize:=OT_BITS32;
  1023. if (insflags and IF_ARMASK)<>0 then
  1024. begin
  1025. siz[0]:=0;
  1026. siz[1]:=0;
  1027. siz[2]:=0;
  1028. if (insflags and IF_AR0)<>0 then
  1029. siz[0]:=asize
  1030. else if (insflags and IF_AR1)<>0 then
  1031. siz[1]:=asize
  1032. else if (insflags and IF_AR2)<>0 then
  1033. siz[2]:=asize;
  1034. end
  1035. else
  1036. begin
  1037. siz[0]:=asize;
  1038. siz[1]:=asize;
  1039. siz[2]:=asize;
  1040. end;
  1041. if (insflags and (IF_SM or IF_SM2))<>0 then
  1042. begin
  1043. if (insflags and IF_SM2)<>0 then
  1044. oprs:=2
  1045. else
  1046. oprs:=p^.ops;
  1047. for i:=0 to oprs-1 do
  1048. if ((p^.optypes[i] and OT_SIZE_MASK) <> 0) then
  1049. begin
  1050. for j:=0 to oprs-1 do
  1051. siz[j]:=p^.optypes[i] and OT_SIZE_MASK;
  1052. break;
  1053. end;
  1054. end
  1055. else
  1056. oprs:=2;
  1057. { Check operand sizes }
  1058. for i:=0 to p^.ops-1 do
  1059. begin
  1060. insot:=p^.optypes[i];
  1061. currot:=oper[i]^.ot;
  1062. if ((insot and OT_SIZE_MASK)=0) and
  1063. ((currot and OT_SIZE_MASK and (not siz[i]))<>0) and
  1064. { Immediates can always include smaller size }
  1065. ((currot and OT_IMMEDIATE)=0) and
  1066. (((insot and OT_SIZE_MASK) or siz[i])<(currot and OT_SIZE_MASK)) then
  1067. exit;
  1068. end;
  1069. end;
  1070. result:=true;
  1071. end;
  1072. procedure taicpu.ResetPass1;
  1073. begin
  1074. { we need to reset everything here, because the choosen insentry
  1075. can be invalid for a new situation where the previously optimized
  1076. insentry is not correct }
  1077. InsEntry:=nil;
  1078. InsSize:=0;
  1079. LastInsOffset:=-1;
  1080. end;
  1081. procedure taicpu.ResetPass2;
  1082. begin
  1083. { we are here in a second pass, check if the instruction can be optimized }
  1084. if assigned(InsEntry) and
  1085. ((InsEntry^.flags and IF_PASS2)<>0) then
  1086. begin
  1087. InsEntry:=nil;
  1088. InsSize:=0;
  1089. end;
  1090. LastInsOffset:=-1;
  1091. end;
  1092. function taicpu.CheckIfValid:boolean;
  1093. begin
  1094. result:=FindInsEntry(nil);
  1095. end;
  1096. function taicpu.FindInsentry(objdata:TObjData):boolean;
  1097. var
  1098. i : longint;
  1099. begin
  1100. result:=false;
  1101. { Things which may only be done once, not when a second pass is done to
  1102. optimize }
  1103. if (Insentry=nil) or ((InsEntry^.flags and IF_PASS2)<>0) then
  1104. begin
  1105. { We need intel style operands }
  1106. SetOperandOrder(op_intel);
  1107. { create the .ot fields }
  1108. create_ot(objdata);
  1109. { set the file postion }
  1110. aktfilepos:=fileinfo;
  1111. end
  1112. else
  1113. begin
  1114. { we've already an insentry so it's valid }
  1115. result:=true;
  1116. exit;
  1117. end;
  1118. { Lookup opcode in the table }
  1119. InsSize:=-1;
  1120. i:=instabcache^[opcode];
  1121. if i=-1 then
  1122. begin
  1123. Message1(asmw_e_opcode_not_in_table,gas_op2str[opcode]);
  1124. exit;
  1125. end;
  1126. insentry:=@instab[i];
  1127. while (insentry^.opcode=opcode) do
  1128. begin
  1129. if matches(insentry) then
  1130. begin
  1131. result:=true;
  1132. exit;
  1133. end;
  1134. inc(insentry);
  1135. end;
  1136. Message1(asmw_e_invalid_opcode_and_operands,GetString);
  1137. { No instruction found, set insentry to nil and inssize to -1 }
  1138. insentry:=nil;
  1139. inssize:=-1;
  1140. end;
  1141. function taicpu.Pass1(objdata:TObjData):longint;
  1142. begin
  1143. Pass1:=0;
  1144. { Save the old offset and set the new offset }
  1145. InsOffset:=ObjData.CurrObjSec.Size;
  1146. { Error? }
  1147. if (Insentry=nil) and (InsSize=-1) then
  1148. exit;
  1149. { set the file postion }
  1150. aktfilepos:=fileinfo;
  1151. { Get InsEntry }
  1152. if FindInsEntry(ObjData) then
  1153. begin
  1154. { Calculate instruction size }
  1155. InsSize:=calcsize(insentry);
  1156. if segprefix<>NR_NO then
  1157. inc(InsSize);
  1158. { Fix opsize if size if forced }
  1159. if (insentry^.flags and (IF_SB or IF_SW or IF_SD))<>0 then
  1160. begin
  1161. if (insentry^.flags and IF_ARMASK)=0 then
  1162. begin
  1163. if (insentry^.flags and IF_SB)<>0 then
  1164. begin
  1165. if opsize=S_NO then
  1166. opsize:=S_B;
  1167. end
  1168. else if (insentry^.flags and IF_SW)<>0 then
  1169. begin
  1170. if opsize=S_NO then
  1171. opsize:=S_W;
  1172. end
  1173. else if (insentry^.flags and IF_SD)<>0 then
  1174. begin
  1175. if opsize=S_NO then
  1176. opsize:=S_L;
  1177. end;
  1178. end;
  1179. end;
  1180. LastInsOffset:=InsOffset;
  1181. Pass1:=InsSize;
  1182. exit;
  1183. end;
  1184. LastInsOffset:=-1;
  1185. end;
  1186. procedure taicpu.Pass2(objdata:TObjData);
  1187. var
  1188. c : longint;
  1189. begin
  1190. { error in pass1 ? }
  1191. if insentry=nil then
  1192. exit;
  1193. aktfilepos:=fileinfo;
  1194. { Segment override }
  1195. if (segprefix<>NR_NO) then
  1196. begin
  1197. case segprefix of
  1198. NR_CS : c:=$2e;
  1199. NR_DS : c:=$3e;
  1200. NR_ES : c:=$26;
  1201. NR_FS : c:=$64;
  1202. NR_GS : c:=$65;
  1203. NR_SS : c:=$36;
  1204. end;
  1205. objdata.writebytes(c,1);
  1206. { fix the offset for GenNode }
  1207. inc(InsOffset);
  1208. end;
  1209. { Generate the instruction }
  1210. GenCode(objdata);
  1211. end;
  1212. function taicpu.needaddrprefix(opidx:byte):boolean;
  1213. begin
  1214. result:=(oper[opidx]^.typ=top_ref) and
  1215. (oper[opidx]^.ref^.refaddr=addr_no) and
  1216. (
  1217. (
  1218. (oper[opidx]^.ref^.index<>NR_NO) and
  1219. (getsubreg(oper[opidx]^.ref^.index)<>R_SUBADDR)
  1220. ) or
  1221. (
  1222. (oper[opidx]^.ref^.base<>NR_NO) and
  1223. (getsubreg(oper[opidx]^.ref^.base)<>R_SUBADDR)
  1224. )
  1225. );
  1226. end;
  1227. function regval(r:Tregister):byte;
  1228. const
  1229. {$ifdef x86_64}
  1230. opcode_table:array[tregisterindex] of tregisterindex = (
  1231. {$i r8664op.inc}
  1232. );
  1233. {$else x86_64}
  1234. opcode_table:array[tregisterindex] of tregisterindex = (
  1235. {$i r386op.inc}
  1236. );
  1237. {$endif x86_64}
  1238. var
  1239. regidx : tregisterindex;
  1240. begin
  1241. regidx:=findreg_by_number(r);
  1242. if regidx<>0 then
  1243. result:=opcode_table[regidx]
  1244. else
  1245. begin
  1246. Message1(asmw_e_invalid_register,generic_regname(r));
  1247. result:=0;
  1248. end;
  1249. end;
  1250. {$ifdef x86_64}
  1251. function process_ea(const input:toper;var output:ea;rfield:longint):boolean;
  1252. var
  1253. sym : tasmsymbol;
  1254. md,s,rv : byte;
  1255. base,index,scalefactor,
  1256. o : longint;
  1257. ir,br : Tregister;
  1258. isub,bsub : tsubregister;
  1259. begin
  1260. process_ea:=false;
  1261. {Register ?}
  1262. if (input.typ=top_reg) then
  1263. begin
  1264. rv:=regval(input.reg);
  1265. output.sib_present:=false;
  1266. output.bytes:=0;
  1267. output.modrm:=$c0 or (rfield shl 3) or rv;
  1268. output.size:=1;
  1269. if ((getregtype(input.reg)=R_INTREGISTER) and
  1270. (getsupreg(input.reg)>=RS_R8)) or
  1271. ((getregtype(input.reg)=R_MMREGISTER) and
  1272. (getsupreg(input.reg)>=RS_XMM8)) then
  1273. begin
  1274. output.rex_present:=true;
  1275. output.rex:=output.rex or $44;
  1276. inc(output.size,1);
  1277. end;
  1278. process_ea:=true;
  1279. exit;
  1280. end;
  1281. {No register, so memory reference.}
  1282. if (input.typ<>top_ref) then
  1283. internalerror(200409262);
  1284. ir:=input.ref^.index;
  1285. br:=input.ref^.base;
  1286. isub:=getsubreg(ir);
  1287. bsub:=getsubreg(br);
  1288. s:=input.ref^.scalefactor;
  1289. o:=input.ref^.offset;
  1290. sym:=input.ref^.symbol;
  1291. if ((ir<>NR_NO) and (getregtype(ir)<>R_INTREGISTER)) or
  1292. ((br<>NR_NO) and (getregtype(br)<>R_INTREGISTER)) then
  1293. internalerror(200301081);
  1294. { it's direct address }
  1295. if (br=NR_NO) and (ir=NR_NO) then
  1296. begin
  1297. { it's a pure offset }
  1298. output.sib_present:=false;
  1299. output.bytes:=4;
  1300. output.modrm:=5 or (rfield shl 3);
  1301. end
  1302. else
  1303. { it's an indirection }
  1304. begin
  1305. { 16 bit address? }
  1306. if ((ir<>NR_NO) and (isub<>R_SUBADDR)) or
  1307. ((br<>NR_NO) and (bsub<>R_SUBADDR)) then
  1308. message(asmw_e_16bit_32bit_not_supported);
  1309. { wrong, for various reasons }
  1310. if (ir=NR_ESP) or ((s<>1) and (s<>2) and (s<>4) and (s<>8) and (ir<>NR_NO)) then
  1311. exit;
  1312. if ((getregtype(br)=R_INTREGISTER) and
  1313. (getsupreg(br)>=RS_R8)) or
  1314. ((getregtype(br)=R_MMREGISTER) and
  1315. (getsupreg(br)>=RS_XMM8)) then
  1316. begin
  1317. output.rex_present:=true;
  1318. output.rex:=output.rex or $41;
  1319. end;
  1320. if ((getregtype(ir)=R_INTREGISTER) and
  1321. (getsupreg(ir)>=RS_R8)) or
  1322. ((getregtype(ir)=R_MMREGISTER) and
  1323. (getsupreg(ir)>=RS_XMM8)) then
  1324. begin
  1325. output.rex_present:=true;
  1326. output.rex:=output.rex or $42;
  1327. end;
  1328. process_ea:=true;
  1329. { base }
  1330. case br of
  1331. NR_RAX : base:=0;
  1332. NR_RCX : base:=1;
  1333. NR_RDX : base:=2;
  1334. NR_RBX : base:=3;
  1335. NR_RSP : base:=4;
  1336. NR_NO,
  1337. NR_RBP : base:=5;
  1338. NR_RSI : base:=6;
  1339. NR_RDI : base:=7;
  1340. else
  1341. exit;
  1342. end;
  1343. { index }
  1344. case ir of
  1345. NR_RAX : index:=0;
  1346. NR_RCX : index:=1;
  1347. NR_RDX : index:=2;
  1348. NR_RBX : index:=3;
  1349. NR_NO : index:=4;
  1350. NR_RBP : index:=5;
  1351. NR_RSI : index:=6;
  1352. NR_RDI : index:=7;
  1353. else
  1354. exit;
  1355. end;
  1356. case s of
  1357. 0,
  1358. 1 : scalefactor:=0;
  1359. 2 : scalefactor:=1;
  1360. 4 : scalefactor:=2;
  1361. 8 : scalefactor:=3;
  1362. else
  1363. exit;
  1364. end;
  1365. if (br=NR_NO) or
  1366. ((br<>NR_EBP) and (o=0) and (sym=nil)) then
  1367. md:=0
  1368. else
  1369. if ((o>=-128) and (o<=127) and (sym=nil)) then
  1370. md:=1
  1371. else
  1372. md:=2;
  1373. if (br=NR_NO) or (md=2) then
  1374. output.bytes:=4
  1375. else
  1376. output.bytes:=md;
  1377. { SIB needed ? }
  1378. if (ir=NR_NO) and (br<>NR_ESP) then
  1379. begin
  1380. output.sib_present:=false;
  1381. output.modrm:=(md shl 6) or (rfield shl 3) or base;
  1382. end
  1383. else
  1384. begin
  1385. output.sib_present:=true;
  1386. output.modrm:=(md shl 6) or (rfield shl 3) or 4;
  1387. output.sib:=(scalefactor shl 6) or (index shl 3) or base;
  1388. end;
  1389. end;
  1390. output.size:=1+ord(output.sib_present)+ord(output.rex_present)+output.bytes;
  1391. process_ea:=true;
  1392. end;
  1393. {$else x86_64}
  1394. function process_ea(const input:toper;var output:ea;rfield:longint):boolean;
  1395. var
  1396. sym : tasmsymbol;
  1397. md,s,rv : byte;
  1398. base,index,scalefactor,
  1399. o : longint;
  1400. ir,br : Tregister;
  1401. isub,bsub : tsubregister;
  1402. begin
  1403. process_ea:=false;
  1404. {Register ?}
  1405. if (input.typ=top_reg) then
  1406. begin
  1407. rv:=regval(input.reg);
  1408. output.sib_present:=false;
  1409. output.bytes:=0;
  1410. output.modrm:=$c0 or (rfield shl 3) or rv;
  1411. output.size:=1;
  1412. process_ea:=true;
  1413. exit;
  1414. end;
  1415. {No register, so memory reference.}
  1416. if (input.typ<>top_ref) then
  1417. internalerror(200409262);
  1418. if ((input.ref^.index<>NR_NO) and (getregtype(input.ref^.index)<>R_INTREGISTER)) or
  1419. ((input.ref^.base<>NR_NO) and (getregtype(input.ref^.base)<>R_INTREGISTER)) then
  1420. internalerror(200301081);
  1421. ir:=input.ref^.index;
  1422. br:=input.ref^.base;
  1423. isub:=getsubreg(ir);
  1424. bsub:=getsubreg(br);
  1425. s:=input.ref^.scalefactor;
  1426. o:=input.ref^.offset;
  1427. sym:=input.ref^.symbol;
  1428. { it's direct address }
  1429. if (br=NR_NO) and (ir=NR_NO) then
  1430. begin
  1431. { it's a pure offset }
  1432. output.sib_present:=false;
  1433. output.bytes:=4;
  1434. output.modrm:=5 or (rfield shl 3);
  1435. end
  1436. else
  1437. { it's an indirection }
  1438. begin
  1439. { 16 bit address? }
  1440. if ((ir<>NR_NO) and (isub<>R_SUBADDR)) or
  1441. ((br<>NR_NO) and (bsub<>R_SUBADDR)) then
  1442. message(asmw_e_16bit_not_supported);
  1443. {$ifdef OPTEA}
  1444. { make single reg base }
  1445. if (br=NR_NO) and (s=1) then
  1446. begin
  1447. br:=ir;
  1448. ir:=NR_NO;
  1449. end;
  1450. { convert [3,5,9]*EAX to EAX+[2,4,8]*EAX }
  1451. if (br=NR_NO) and
  1452. (((s=2) and (ir<>NR_ESP)) or
  1453. (s=3) or (s=5) or (s=9)) then
  1454. begin
  1455. br:=ir;
  1456. dec(s);
  1457. end;
  1458. { swap ESP into base if scalefactor is 1 }
  1459. if (s=1) and (ir=NR_ESP) then
  1460. begin
  1461. ir:=br;
  1462. br:=NR_ESP;
  1463. end;
  1464. {$endif OPTEA}
  1465. { wrong, for various reasons }
  1466. if (ir=NR_ESP) or ((s<>1) and (s<>2) and (s<>4) and (s<>8) and (ir<>NR_NO)) then
  1467. exit;
  1468. { base }
  1469. case br of
  1470. NR_EAX : base:=0;
  1471. NR_ECX : base:=1;
  1472. NR_EDX : base:=2;
  1473. NR_EBX : base:=3;
  1474. NR_ESP : base:=4;
  1475. NR_NO,
  1476. NR_EBP : base:=5;
  1477. NR_ESI : base:=6;
  1478. NR_EDI : base:=7;
  1479. else
  1480. exit;
  1481. end;
  1482. { index }
  1483. case ir of
  1484. NR_EAX : index:=0;
  1485. NR_ECX : index:=1;
  1486. NR_EDX : index:=2;
  1487. NR_EBX : index:=3;
  1488. NR_NO : index:=4;
  1489. NR_EBP : index:=5;
  1490. NR_ESI : index:=6;
  1491. NR_EDI : index:=7;
  1492. else
  1493. exit;
  1494. end;
  1495. case s of
  1496. 0,
  1497. 1 : scalefactor:=0;
  1498. 2 : scalefactor:=1;
  1499. 4 : scalefactor:=2;
  1500. 8 : scalefactor:=3;
  1501. else
  1502. exit;
  1503. end;
  1504. if (br=NR_NO) or
  1505. ((br<>NR_EBP) and (o=0) and (sym=nil)) then
  1506. md:=0
  1507. else
  1508. if ((o>=-128) and (o<=127) and (sym=nil)) then
  1509. md:=1
  1510. else
  1511. md:=2;
  1512. if (br=NR_NO) or (md=2) then
  1513. output.bytes:=4
  1514. else
  1515. output.bytes:=md;
  1516. { SIB needed ? }
  1517. if (ir=NR_NO) and (br<>NR_ESP) then
  1518. begin
  1519. output.sib_present:=false;
  1520. output.modrm:=(md shl 6) or (rfield shl 3) or base;
  1521. end
  1522. else
  1523. begin
  1524. output.sib_present:=true;
  1525. output.modrm:=(md shl 6) or (rfield shl 3) or 4;
  1526. output.sib:=(scalefactor shl 6) or (index shl 3) or base;
  1527. end;
  1528. end;
  1529. if output.sib_present then
  1530. output.size:=2+output.bytes
  1531. else
  1532. output.size:=1+output.bytes;
  1533. process_ea:=true;
  1534. end;
  1535. {$endif x86_64}
  1536. function taicpu.calcsize(p:PInsEntry):shortint;
  1537. var
  1538. codes : pchar;
  1539. c : byte;
  1540. len : shortint;
  1541. ea_data : ea;
  1542. begin
  1543. len:=0;
  1544. codes:=@p^.code;
  1545. repeat
  1546. c:=ord(codes^);
  1547. inc(codes);
  1548. case c of
  1549. 0 :
  1550. break;
  1551. 1,2,3 :
  1552. begin
  1553. inc(codes,c);
  1554. inc(len,c);
  1555. end;
  1556. 8,9,10 :
  1557. begin
  1558. {$ifdef x86_64}
  1559. if ((getregtype(oper[c-8]^.reg)=R_INTREGISTER) and
  1560. (getsupreg(oper[c-8]^.reg)>=RS_R8)) or
  1561. ((getregtype(oper[c-8]^.reg)=R_MMREGISTER) and
  1562. (getsupreg(oper[c-8]^.reg)>=RS_XMM8)) then
  1563. rex:=rex or $41;
  1564. {$endif x86_64}
  1565. inc(codes);
  1566. inc(len);
  1567. end;
  1568. 11 :
  1569. begin
  1570. inc(codes);
  1571. inc(len);
  1572. end;
  1573. 4,5,6,7 :
  1574. begin
  1575. if opsize=S_W then
  1576. inc(len,2)
  1577. else
  1578. inc(len);
  1579. end;
  1580. 15,
  1581. 12,13,14,
  1582. 16,17,18,
  1583. 20,21,22,
  1584. 40,41,42 :
  1585. inc(len);
  1586. 24,25,26,
  1587. 31,
  1588. 48,49,50 :
  1589. inc(len,2);
  1590. 28,29,30:
  1591. begin
  1592. if opsize=S_Q then
  1593. inc(len,8)
  1594. else
  1595. inc(len,4);
  1596. end;
  1597. 32,33,34,
  1598. 52,53,54,
  1599. 56,57,58 :
  1600. inc(len,4);
  1601. 192,193,194 :
  1602. if NeedAddrPrefix(c-192) then
  1603. inc(len);
  1604. 208,209,210 :
  1605. begin
  1606. case (oper[c-208]^.ot and OT_SIZE_MASK) of
  1607. OT_BITS16:
  1608. inc(len);
  1609. {$ifdef x86_64}
  1610. OT_BITS64:
  1611. begin
  1612. rex:=rex or $48;
  1613. inc(len);
  1614. end;
  1615. {$endif x86_64}
  1616. end;
  1617. end;
  1618. 212,
  1619. 214 :
  1620. inc(len);
  1621. 200,
  1622. 201,
  1623. 202,
  1624. 213,
  1625. 215,
  1626. 217,218: ;
  1627. 219,220 :
  1628. inc(len);
  1629. 64..191 :
  1630. begin
  1631. {$ifdef x86_64}
  1632. ea_data.rex:=0;
  1633. ea_data.rex_present:=false;
  1634. {$endif x86_64}
  1635. if not process_ea(oper[(c shr 3) and 7]^, ea_data, 0) then
  1636. Message(asmw_e_invalid_effective_address)
  1637. else
  1638. inc(len,ea_data.size);
  1639. {$ifdef x86_64}
  1640. { did we already create include a rex into the length calculation? }
  1641. if (rex<>0) and (ea_data.rex<>0) then
  1642. dec(len);
  1643. rex:=rex or ea_data.rex;
  1644. {$endif x86_64}
  1645. end;
  1646. else
  1647. InternalError(200603141);
  1648. end;
  1649. until false;
  1650. calcsize:=len;
  1651. end;
  1652. procedure taicpu.GenCode(objdata:TObjData);
  1653. {
  1654. * the actual codes (C syntax, i.e. octal):
  1655. * \0 - terminates the code. (Unless it's a literal of course.)
  1656. * \1, \2, \3 - that many literal bytes follow in the code stream
  1657. * \4, \6 - the POP/PUSH (respectively) codes for CS, DS, ES, SS
  1658. * (POP is never used for CS) depending on operand 0
  1659. * \5, \7 - the second byte of POP/PUSH codes for FS, GS, depending
  1660. * on operand 0
  1661. * \10, \11, \12 - a literal byte follows in the code stream, to be added
  1662. * to the register value of operand 0, 1 or 2
  1663. * \13 - a literal byte follows in the code stream, to be added
  1664. * to the condition code value of the instruction.
  1665. * \17 - encodes the literal byte 0. (Some compilers don't take
  1666. * kindly to a zero byte in the _middle_ of a compile time
  1667. * string constant, so I had to put this hack in.)
  1668. * \14, \15, \16 - a signed byte immediate operand, from operand 0, 1 or 2
  1669. * \20, \21, \22 - a byte immediate operand, from operand 0, 1 or 2
  1670. * \24, \25, \26 - an unsigned byte immediate operand, from operand 0, 1 or 2
  1671. * \30, \31, \32 - a word immediate operand, from operand 0, 1 or 2
  1672. * \34, \35, \36 - select between \3[012] and \4[012] depending on 16/32 bit
  1673. * assembly mode or the address-size override on the operand
  1674. * \37 - a word constant, from the _segment_ part of operand 0
  1675. * \40, \41, \42 - a long immediate operand, from operand 0, 1 or 2
  1676. * \50, \51, \52 - a byte relative operand, from operand 0, 1 or 2
  1677. * \60, \61, \62 - a word relative operand, from operand 0, 1 or 2
  1678. * \64, \65, \66 - select between \6[012] and \7[012] depending on 16/32 bit
  1679. * assembly mode or the address-size override on the operand
  1680. * \70, \71, \72 - a long relative operand, from operand 0, 1 or 2
  1681. * \1ab - a ModRM, calculated on EA in operand a, with the spare
  1682. * field the register value of operand b.
  1683. * \2ab - a ModRM, calculated on EA in operand a, with the spare
  1684. * field equal to digit b.
  1685. * \300,\301,\302 - might be an 0x67 or 0x48 byte, depending on the address size of
  1686. * the memory reference in operand x.
  1687. * \310 - indicates fixed 16-bit address size, i.e. optional 0x67.
  1688. * \311 - indicates fixed 32-bit address size, i.e. optional 0x67.
  1689. * \312 - indicates fixed 64-bit address size, i.e. optional 0x48.
  1690. * \320,\321,\322 - might be an 0x66 or 0x48 byte, depending on the operand
  1691. * size of operand x.
  1692. * \324 - indicates fixed 16-bit operand size, i.e. optional 0x66.
  1693. * \325 - indicates fixed 32-bit operand size, i.e. optional 0x66.
  1694. * \326 - indicates fixed 64-bit operand size, i.e. optional 0x48.
  1695. * \327 - indicates that this instruction is only valid when the
  1696. * operand size is the default (instruction to disassembler,
  1697. * generates no code in the assembler)
  1698. }
  1699. var
  1700. currval : aint;
  1701. currsym : tobjsymbol;
  1702. procedure getvalsym(opidx:longint);
  1703. begin
  1704. case oper[opidx]^.typ of
  1705. top_ref :
  1706. begin
  1707. currval:=oper[opidx]^.ref^.offset;
  1708. currsym:=ObjData.symbolref(oper[opidx]^.ref^.symbol);
  1709. end;
  1710. top_const :
  1711. begin
  1712. currval:=longint(oper[opidx]^.val);
  1713. currsym:=nil;
  1714. end;
  1715. else
  1716. Message(asmw_e_immediate_or_reference_expected);
  1717. end;
  1718. end;
  1719. const
  1720. CondVal:array[TAsmCond] of byte=($0,
  1721. $7, $3, $2, $6, $2, $4, $F, $D, $C, $E, $6, $2,
  1722. $3, $7, $3, $5, $E, $C, $D, $F, $1, $B, $9, $5,
  1723. $0, $A, $A, $B, $8, $4);
  1724. var
  1725. c : byte;
  1726. pb,
  1727. codes : pchar;
  1728. bytes : array[0..3] of byte;
  1729. rfield,
  1730. data,s,opidx : longint;
  1731. ea_data : ea;
  1732. {$ifdef extdebug}
  1733. rexwritten : boolean;
  1734. {$endif extdebug}
  1735. begin
  1736. {$ifdef extdebug}
  1737. rexwritten:=false;
  1738. {$endif extdebug}
  1739. { safety check }
  1740. if objdata.currobjsec.size<>insoffset then
  1741. internalerror(200130121);
  1742. { load data to write }
  1743. codes:=insentry^.code;
  1744. { Force word push/pop for registers }
  1745. if (opsize=S_W) and ((codes[0]=#4) or (codes[0]=#6) or
  1746. ((codes[0]=#1) and ((codes[2]=#5) or (codes[2]=#7)))) then
  1747. begin
  1748. bytes[0]:=$66;
  1749. objdata.writebytes(bytes,1);
  1750. end;
  1751. repeat
  1752. c:=ord(codes^);
  1753. inc(codes);
  1754. case c of
  1755. 0 :
  1756. break;
  1757. 1,2,3 :
  1758. begin
  1759. objdata.writebytes(codes^,c);
  1760. inc(codes,c);
  1761. end;
  1762. 4,6 :
  1763. begin
  1764. case oper[0]^.reg of
  1765. NR_CS:
  1766. bytes[0]:=$e;
  1767. NR_NO,
  1768. NR_DS:
  1769. bytes[0]:=$1e;
  1770. NR_ES:
  1771. bytes[0]:=$6;
  1772. NR_SS:
  1773. bytes[0]:=$16;
  1774. else
  1775. internalerror(777004);
  1776. end;
  1777. if c=4 then
  1778. inc(bytes[0]);
  1779. objdata.writebytes(bytes,1);
  1780. end;
  1781. 5,7 :
  1782. begin
  1783. case oper[0]^.reg of
  1784. NR_FS:
  1785. bytes[0]:=$a0;
  1786. NR_GS:
  1787. bytes[0]:=$a8;
  1788. else
  1789. internalerror(777005);
  1790. end;
  1791. if c=5 then
  1792. inc(bytes[0]);
  1793. objdata.writebytes(bytes,1);
  1794. end;
  1795. 8,9,10 :
  1796. begin
  1797. { rex should be written at this point }
  1798. {$ifdef x86_64}
  1799. {$ifdef extdebug}
  1800. if (rex<>0) and not(rexwritten) then
  1801. internalerror(200603192);
  1802. {$endif extdebug}
  1803. {$endif x86_64}
  1804. bytes[0]:=ord(codes^)+regval(oper[c-8]^.reg);
  1805. inc(codes);
  1806. objdata.writebytes(bytes,1);
  1807. end;
  1808. 11 :
  1809. begin
  1810. bytes[0]:=ord(codes^)+condval[condition];
  1811. inc(codes);
  1812. objdata.writebytes(bytes,1);
  1813. end;
  1814. 15 :
  1815. begin
  1816. bytes[0]:=0;
  1817. objdata.writebytes(bytes,1);
  1818. end;
  1819. 12,13,14 :
  1820. begin
  1821. getvalsym(c-12);
  1822. if (currval<-128) or (currval>127) then
  1823. Message2(asmw_e_value_exceeds_bounds,'signed byte',tostr(currval));
  1824. if assigned(currsym) then
  1825. objdata.writereloc(currval,1,currsym,RELOC_ABSOLUTE)
  1826. else
  1827. objdata.writebytes(currval,1);
  1828. end;
  1829. 16,17,18 :
  1830. begin
  1831. getvalsym(c-16);
  1832. if (currval<-256) or (currval>255) then
  1833. Message2(asmw_e_value_exceeds_bounds,'byte',tostr(currval));
  1834. if assigned(currsym) then
  1835. objdata.writereloc(currval,1,currsym,RELOC_ABSOLUTE)
  1836. else
  1837. objdata.writebytes(currval,1);
  1838. end;
  1839. 20,21,22 :
  1840. begin
  1841. getvalsym(c-20);
  1842. if (currval<0) or (currval>255) then
  1843. Message2(asmw_e_value_exceeds_bounds,'unsigned byte',tostr(currval));
  1844. if assigned(currsym) then
  1845. objdata.writereloc(currval,1,currsym,RELOC_ABSOLUTE)
  1846. else
  1847. objdata.writebytes(currval,1);
  1848. end;
  1849. 24,25,26 :
  1850. begin
  1851. getvalsym(c-24);
  1852. if (currval<-65536) or (currval>65535) then
  1853. Message2(asmw_e_value_exceeds_bounds,'word',tostr(currval));
  1854. if assigned(currsym) then
  1855. objdata.writereloc(currval,2,currsym,RELOC_ABSOLUTE)
  1856. else
  1857. objdata.writebytes(currval,2);
  1858. end;
  1859. 28,29,30 :
  1860. begin
  1861. getvalsym(c-28);
  1862. if opsize=S_Q then
  1863. begin
  1864. if assigned(currsym) then
  1865. objdata.writereloc(currval,8,currsym,RELOC_ABSOLUTE)
  1866. else
  1867. objdata.writebytes(currval,8);
  1868. end
  1869. else
  1870. begin
  1871. if assigned(currsym) then
  1872. objdata.writereloc(currval,4,currsym,RELOC_ABSOLUTE)
  1873. else
  1874. objdata.writebytes(currval,4);
  1875. end
  1876. end;
  1877. 32,33,34 :
  1878. begin
  1879. getvalsym(c-32);
  1880. if assigned(currsym) then
  1881. objdata.writereloc(currval,4,currsym,RELOC_ABSOLUTE)
  1882. else
  1883. objdata.writebytes(currval,4);
  1884. end;
  1885. 40,41,42 :
  1886. begin
  1887. getvalsym(c-40);
  1888. data:=currval-insend;
  1889. if assigned(currsym) then
  1890. inc(data,currsym.address);
  1891. if (data>127) or (data<-128) then
  1892. Message1(asmw_e_short_jmp_out_of_range,tostr(data));
  1893. objdata.writebytes(data,1);
  1894. end;
  1895. 52,53,54 :
  1896. begin
  1897. getvalsym(c-52);
  1898. if assigned(currsym) then
  1899. objdata.writereloc(currval,4,currsym,RELOC_RELATIVE)
  1900. else
  1901. objdata.writereloc(currval-insend,4,nil,RELOC_ABSOLUTE)
  1902. end;
  1903. 56,57,58 :
  1904. begin
  1905. getvalsym(c-56);
  1906. if assigned(currsym) then
  1907. objdata.writereloc(currval,4,currsym,RELOC_RELATIVE)
  1908. else
  1909. objdata.writereloc(currval-insend,4,nil,RELOC_ABSOLUTE)
  1910. end;
  1911. 192,193,194 :
  1912. begin
  1913. if NeedAddrPrefix(c-192) then
  1914. begin
  1915. bytes[0]:=$67;
  1916. objdata.writebytes(bytes,1);
  1917. end;
  1918. end;
  1919. 200 :
  1920. begin
  1921. bytes[0]:=$67;
  1922. objdata.writebytes(bytes,1);
  1923. end;
  1924. 208,209,210 :
  1925. begin
  1926. case oper[c-208]^.ot and OT_SIZE_MASK of
  1927. OT_BITS16 :
  1928. begin
  1929. bytes[0]:=$66;
  1930. objdata.writebytes(bytes,1);
  1931. end;
  1932. {$ifndef x86_64}
  1933. OT_BITS64 :
  1934. Message(asmw_e_64bit_not_supported);
  1935. {$endif x86_64}
  1936. end;
  1937. {$ifdef x86_64}
  1938. if rex<>0 then
  1939. begin
  1940. bytes[0]:=rex;
  1941. {$ifdef extdebug}
  1942. rexwritten:=true;
  1943. {$endif extdebug}
  1944. objdata.writebytes(bytes,1);
  1945. end;
  1946. {$endif x86_64}
  1947. end;
  1948. 212 :
  1949. begin
  1950. bytes[0]:=$66;
  1951. objdata.writebytes(bytes,1);
  1952. end;
  1953. 214 :
  1954. begin
  1955. {$ifndef x86_64}
  1956. Message(asmw_e_64bit_not_supported);
  1957. {$endif x86_64}
  1958. bytes[0]:=$48;
  1959. objdata.writebytes(bytes,1);
  1960. end;
  1961. 219 :
  1962. begin
  1963. bytes[0]:=$f3;
  1964. objdata.writebytes(bytes,1);
  1965. end;
  1966. 220 :
  1967. begin
  1968. bytes[0]:=$f2;
  1969. objdata.writebytes(bytes,1);
  1970. end;
  1971. 201,
  1972. 202,
  1973. 213,
  1974. 215,
  1975. 217,218 :
  1976. begin
  1977. { these are dissambler hints or 32 bit prefixes which
  1978. are not needed }
  1979. end;
  1980. 31,
  1981. 48,49,50 :
  1982. begin
  1983. InternalError(777006);
  1984. end
  1985. else
  1986. begin
  1987. { rex should be written at this point }
  1988. {$ifdef x86_64}
  1989. {$ifdef extdebug}
  1990. if (rex<>0) and not(rexwritten) then
  1991. internalerror(200603191);
  1992. {$endif extdebug}
  1993. {$endif x86_64}
  1994. if (c>=64) and (c<=191) then
  1995. begin
  1996. if (c<127) then
  1997. begin
  1998. if (oper[c and 7]^.typ=top_reg) then
  1999. rfield:=regval(oper[c and 7]^.reg)
  2000. else
  2001. rfield:=regval(oper[c and 7]^.ref^.base);
  2002. end
  2003. else
  2004. rfield:=c and 7;
  2005. opidx:=(c shr 3) and 7;
  2006. if not process_ea(oper[opidx]^,ea_data,rfield) then
  2007. Message(asmw_e_invalid_effective_address);
  2008. pb:=@bytes;
  2009. pb^:=chr(ea_data.modrm);
  2010. inc(pb);
  2011. if ea_data.sib_present then
  2012. begin
  2013. pb^:=chr(ea_data.sib);
  2014. inc(pb);
  2015. end;
  2016. s:=pb-pchar(@bytes);
  2017. objdata.writebytes(bytes,s);
  2018. case ea_data.bytes of
  2019. 0 : ;
  2020. 1 :
  2021. begin
  2022. if (oper[opidx]^.ot and OT_MEMORY)=OT_MEMORY then
  2023. begin
  2024. currsym:=objdata.symbolref(oper[opidx]^.ref^.symbol);
  2025. objdata.writereloc(oper[opidx]^.ref^.offset,1,currsym,RELOC_ABSOLUTE)
  2026. end
  2027. else
  2028. begin
  2029. bytes[0]:=oper[opidx]^.ref^.offset;
  2030. objdata.writebytes(bytes,1);
  2031. end;
  2032. inc(s);
  2033. end;
  2034. 2,4 :
  2035. begin
  2036. objdata.writereloc(oper[opidx]^.ref^.offset,ea_data.bytes,
  2037. objdata.symbolref(oper[opidx]^.ref^.symbol),RELOC_ABSOLUTE);
  2038. inc(s,ea_data.bytes);
  2039. end;
  2040. end;
  2041. end
  2042. else
  2043. InternalError(777007);
  2044. end;
  2045. end;
  2046. until false;
  2047. end;
  2048. function taicpu.is_same_reg_move(regtype: Tregistertype):boolean;
  2049. begin
  2050. result:=(((opcode=A_MOV) or (opcode=A_XCHG)) and
  2051. (regtype = R_INTREGISTER) and
  2052. (ops=2) and
  2053. (oper[0]^.typ=top_reg) and
  2054. (oper[1]^.typ=top_reg) and
  2055. (oper[0]^.reg=oper[1]^.reg)
  2056. ) or
  2057. (((opcode=A_MOVSS) or (opcode=A_MOVSD)) and
  2058. (regtype = R_MMREGISTER) and
  2059. (ops=2) and
  2060. (oper[0]^.typ=top_reg) and
  2061. (oper[1]^.typ=top_reg) and
  2062. (oper[0]^.reg=oper[1]^.reg)
  2063. );
  2064. end;
  2065. procedure build_spilling_operation_type_table;
  2066. var
  2067. opcode : tasmop;
  2068. i : integer;
  2069. begin
  2070. new(operation_type_table);
  2071. fillchar(operation_type_table^,sizeof(toperation_type_table),byte(operand_read));
  2072. for opcode:=low(tasmop) to high(tasmop) do
  2073. begin
  2074. for i:=1 to MaxInsChanges do
  2075. begin
  2076. case InsProp[opcode].Ch[i] of
  2077. Ch_Rop1 :
  2078. operation_type_table^[opcode,0]:=operand_read;
  2079. Ch_Wop1 :
  2080. operation_type_table^[opcode,0]:=operand_write;
  2081. Ch_RWop1,
  2082. Ch_Mop1 :
  2083. operation_type_table^[opcode,0]:=operand_readwrite;
  2084. Ch_Rop2 :
  2085. operation_type_table^[opcode,1]:=operand_read;
  2086. Ch_Wop2 :
  2087. operation_type_table^[opcode,1]:=operand_write;
  2088. Ch_RWop2,
  2089. Ch_Mop2 :
  2090. operation_type_table^[opcode,1]:=operand_readwrite;
  2091. Ch_Rop3 :
  2092. operation_type_table^[opcode,2]:=operand_read;
  2093. Ch_Wop3 :
  2094. operation_type_table^[opcode,2]:=operand_write;
  2095. Ch_RWop3,
  2096. Ch_Mop3 :
  2097. operation_type_table^[opcode,2]:=operand_readwrite;
  2098. end;
  2099. end;
  2100. end;
  2101. { Special cases that can't be decoded from the InsChanges flags }
  2102. operation_type_table^[A_IMUL,1]:=operand_readwrite;
  2103. end;
  2104. function taicpu.spilling_get_operation_type(opnr: longint): topertype;
  2105. begin
  2106. { the information in the instruction table is made for the string copy
  2107. operation MOVSD so hack here (FK)
  2108. }
  2109. if (opcode=A_MOVSD) and (ops=2) then
  2110. begin
  2111. case opnr of
  2112. 0:
  2113. result:=operand_read;
  2114. 1:
  2115. result:=operand_write;
  2116. else
  2117. internalerror(200506055);
  2118. end
  2119. end
  2120. else
  2121. result:=operation_type_table^[opcode,opnr];
  2122. end;
  2123. function spilling_create_load(const ref:treference;r:tregister): tai;
  2124. begin
  2125. case getregtype(r) of
  2126. R_INTREGISTER :
  2127. result:=taicpu.op_ref_reg(A_MOV,reg2opsize(r),ref,r);
  2128. R_MMREGISTER :
  2129. case getsubreg(r) of
  2130. R_SUBMMD:
  2131. result:=taicpu.op_ref_reg(A_MOVSD,reg2opsize(r),ref,r);
  2132. R_SUBMMS:
  2133. result:=taicpu.op_ref_reg(A_MOVSS,reg2opsize(r),ref,r);
  2134. else
  2135. internalerror(200506043);
  2136. end;
  2137. else
  2138. internalerror(200401041);
  2139. end;
  2140. end;
  2141. function spilling_create_store(r:tregister; const ref:treference): tai;
  2142. begin
  2143. case getregtype(r) of
  2144. R_INTREGISTER :
  2145. result:=taicpu.op_reg_ref(A_MOV,reg2opsize(r),r,ref);
  2146. R_MMREGISTER :
  2147. case getsubreg(r) of
  2148. R_SUBMMD:
  2149. result:=taicpu.op_reg_ref(A_MOVSD,reg2opsize(r),r,ref);
  2150. R_SUBMMS:
  2151. result:=taicpu.op_reg_ref(A_MOVSS,reg2opsize(r),r,ref);
  2152. else
  2153. internalerror(200506042);
  2154. end;
  2155. else
  2156. internalerror(200401041);
  2157. end;
  2158. end;
  2159. {*****************************************************************************
  2160. Instruction table
  2161. *****************************************************************************}
  2162. procedure BuildInsTabCache;
  2163. var
  2164. i : longint;
  2165. begin
  2166. new(instabcache);
  2167. FillChar(instabcache^,sizeof(tinstabcache),$ff);
  2168. i:=0;
  2169. while (i<InsTabEntries) do
  2170. begin
  2171. if InsTabCache^[InsTab[i].OPcode]=-1 then
  2172. InsTabCache^[InsTab[i].OPcode]:=i;
  2173. inc(i);
  2174. end;
  2175. end;
  2176. procedure InitAsm;
  2177. begin
  2178. build_spilling_operation_type_table;
  2179. if not assigned(instabcache) then
  2180. BuildInsTabCache;
  2181. end;
  2182. procedure DoneAsm;
  2183. begin
  2184. if assigned(operation_type_table) then
  2185. begin
  2186. dispose(operation_type_table);
  2187. operation_type_table:=nil;
  2188. end;
  2189. if assigned(instabcache) then
  2190. begin
  2191. dispose(instabcache);
  2192. instabcache:=nil;
  2193. end;
  2194. end;
  2195. begin
  2196. cai_align:=tai_align;
  2197. cai_cpu:=taicpu;
  2198. end.