cgx86.pas 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the common parts of the code generator for the i386 and the x86-64.
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. { This unit implements the common parts of the code generator for the i386 and the x86-64.
  18. }
  19. unit cgx86;
  20. {$i fpcdefs.inc}
  21. interface
  22. uses
  23. globtype,
  24. cgbase,cgutils,cgobj,
  25. aasmbase,aasmtai,aasmcpu,
  26. cpubase,cpuinfo,rgobj,rgx86,rgcpu,
  27. symconst,symtype;
  28. type
  29. tcgx86 = class(tcg)
  30. rgfpu : Trgx86fpu;
  31. procedure done_register_allocators;override;
  32. function getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;override;
  33. function getmmxregister(list:Taasmoutput):Tregister;
  34. procedure getcpuregister(list:Taasmoutput;r:Tregister);override;
  35. procedure ungetcpuregister(list:Taasmoutput;r:Tregister);override;
  36. procedure alloccpuregisters(list:Taasmoutput;rt:Tregistertype;const r:Tcpuregisterset);override;
  37. procedure dealloccpuregisters(list:Taasmoutput;rt:Tregistertype;const r:Tcpuregisterset);override;
  38. function uses_registers(rt:Tregistertype):boolean;override;
  39. procedure add_reg_instruction(instr:Tai;r:tregister);override;
  40. procedure dec_fpu_stack;
  41. procedure inc_fpu_stack;
  42. procedure a_call_name(list : taasmoutput;const s : string);override;
  43. procedure a_call_reg(list : taasmoutput;reg : tregister);override;
  44. procedure a_op_const_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister); override;
  45. procedure a_op_const_ref(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference); override;
  46. procedure a_op_reg_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  47. procedure a_op_ref_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister); override;
  48. procedure a_op_reg_ref(list : taasmoutput; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference); override;
  49. procedure a_op_const_reg_reg(list: taasmoutput; op: TOpCg;
  50. size: tcgsize; a: aint; src, dst: tregister); override;
  51. procedure a_op_reg_reg_reg(list: taasmoutput; op: TOpCg;
  52. size: tcgsize; src1, src2, dst: tregister); override;
  53. { move instructions }
  54. procedure a_load_const_reg(list : taasmoutput; tosize: tcgsize; a : aint;reg : tregister);override;
  55. procedure a_load_const_ref(list : taasmoutput; tosize: tcgsize; a : aint;const ref : treference);override;
  56. procedure a_load_reg_ref(list : taasmoutput;fromsize,tosize: tcgsize; reg : tregister;const ref : treference);override;
  57. procedure a_load_ref_reg(list : taasmoutput;fromsize,tosize: tcgsize;const ref : treference;reg : tregister);override;
  58. procedure a_load_reg_reg(list : taasmoutput;fromsize,tosize: tcgsize;reg1,reg2 : tregister);override;
  59. procedure a_loadaddr_ref_reg(list : taasmoutput;const ref : treference;r : tregister);override;
  60. { fpu move instructions }
  61. procedure a_loadfpu_reg_reg(list: taasmoutput; size: tcgsize; reg1, reg2: tregister); override;
  62. procedure a_loadfpu_ref_reg(list: taasmoutput; size: tcgsize; const ref: treference; reg: tregister); override;
  63. procedure a_loadfpu_reg_ref(list: taasmoutput; size: tcgsize; reg: tregister; const ref: treference); override;
  64. { vector register move instructions }
  65. procedure a_loadmm_reg_reg(list: taasmoutput; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); override;
  66. procedure a_loadmm_ref_reg(list: taasmoutput; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  67. procedure a_loadmm_reg_ref(list: taasmoutput; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  68. procedure a_opmm_ref_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  69. procedure a_opmm_reg_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle);override;
  70. { comparison operations }
  71. procedure a_cmp_const_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  72. l : tasmlabel);override;
  73. procedure a_cmp_const_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  74. l : tasmlabel);override;
  75. procedure a_cmp_reg_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  76. procedure a_cmp_ref_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;const ref: treference; reg : tregister; l : tasmlabel); override;
  77. procedure a_cmp_reg_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;reg : tregister; const ref: treference; l : tasmlabel); override;
  78. procedure a_jmp_name(list : taasmoutput;const s : string);override;
  79. procedure a_jmp_always(list : taasmoutput;l: tasmlabel); override;
  80. procedure a_jmp_flags(list : taasmoutput;const f : TResFlags;l: tasmlabel); override;
  81. procedure g_flags2reg(list: taasmoutput; size: TCgSize; const f: tresflags; reg: TRegister); override;
  82. procedure g_flags2ref(list: taasmoutput; size: TCgSize; const f: tresflags; const ref: TReference); override;
  83. procedure g_concatcopy(list : taasmoutput;const source,dest : treference;len : aint);override;
  84. { entry/exit code helpers }
  85. procedure g_releasevaluepara_openarray(list : taasmoutput;const l:tlocation);override;
  86. procedure g_profilecode(list : taasmoutput);override;
  87. procedure g_stackpointer_alloc(list : taasmoutput;localsize : longint);override;
  88. procedure g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);override;
  89. procedure g_overflowcheck(list: taasmoutput; const l:tlocation;def:tdef);override;
  90. procedure make_simple_ref(list:taasmoutput;var ref: treference);
  91. protected
  92. procedure a_jmp_cond(list : taasmoutput;cond : TOpCmp;l: tasmlabel);
  93. procedure check_register_size(size:tcgsize;reg:tregister);
  94. procedure opmm_loc_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;loc : tlocation;dst: tregister; shuffle : pmmshuffle);
  95. private
  96. procedure sizes2load(s1,s2 : tcgsize;var op: tasmop; var s3: topsize);
  97. procedure floatload(list: taasmoutput; t : tcgsize;const ref : treference);
  98. procedure floatstore(list: taasmoutput; t : tcgsize;const ref : treference);
  99. procedure floatloadops(t : tcgsize;var op : tasmop;var s : topsize);
  100. procedure floatstoreops(t : tcgsize;var op : tasmop;var s : topsize);
  101. end;
  102. function use_sse(def : tdef) : boolean;
  103. const
  104. {$ifdef x86_64}
  105. TCGSize2OpSize: Array[tcgsize] of topsize =
  106. (S_NO,S_B,S_W,S_L,S_Q,S_T,S_B,S_W,S_L,S_Q,S_Q,
  107. S_FS,S_FL,S_FX,S_IQ,S_FXX,
  108. S_NO,S_NO,S_NO,S_MD,S_T,
  109. S_NO,S_NO,S_NO,S_NO,S_T);
  110. {$else x86_64}
  111. TCGSize2OpSize: Array[tcgsize] of topsize =
  112. (S_NO,S_B,S_W,S_L,S_L,S_T,S_B,S_W,S_L,S_L,S_L,
  113. S_FS,S_FL,S_FX,S_IQ,S_FXX,
  114. S_NO,S_NO,S_NO,S_MD,S_T,
  115. S_NO,S_NO,S_NO,S_NO,S_T);
  116. {$endif x86_64}
  117. {$ifndef NOTARGETWIN32}
  118. winstackpagesize = 4096;
  119. {$endif NOTARGETWIN32}
  120. implementation
  121. uses
  122. globals,verbose,systems,cutils,
  123. dwarf,
  124. symdef,defutil,paramgr,procinfo;
  125. const
  126. TOpCG2AsmOp: Array[topcg] of TAsmOp = (A_NONE,A_ADD,A_AND,A_DIV,
  127. A_IDIV,A_MUL, A_IMUL, A_NEG,A_NOT,A_OR,
  128. A_SAR,A_SHL,A_SHR,A_SUB,A_XOR);
  129. TOpCmp2AsmCond: Array[topcmp] of TAsmCond = (C_NONE,
  130. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A);
  131. function use_sse(def : tdef) : boolean;
  132. begin
  133. use_sse:=(is_single(def) and (aktfputype in sse_singlescalar)) or
  134. (is_double(def) and (aktfputype in sse_doublescalar));
  135. end;
  136. procedure Tcgx86.done_register_allocators;
  137. begin
  138. rg[R_INTREGISTER].free;
  139. rg[R_MMREGISTER].free;
  140. rg[R_MMXREGISTER].free;
  141. rgfpu.free;
  142. inherited done_register_allocators;
  143. end;
  144. function Tcgx86.getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;
  145. begin
  146. result:=rgfpu.getregisterfpu(list);
  147. end;
  148. function Tcgx86.getmmxregister(list:Taasmoutput):Tregister;
  149. begin
  150. if not assigned(rg[R_MMXREGISTER]) then
  151. internalerror(200312124);
  152. result:=rg[R_MMXREGISTER].getregister(list,R_SUBNONE);
  153. end;
  154. procedure Tcgx86.getcpuregister(list:Taasmoutput;r:Tregister);
  155. begin
  156. if getregtype(r)=R_FPUREGISTER then
  157. internalerror(2003121210)
  158. else
  159. inherited getcpuregister(list,r);
  160. end;
  161. procedure tcgx86.ungetcpuregister(list:Taasmoutput;r:Tregister);
  162. begin
  163. if getregtype(r)=R_FPUREGISTER then
  164. rgfpu.ungetregisterfpu(list,r)
  165. else
  166. inherited ungetcpuregister(list,r);
  167. end;
  168. procedure Tcgx86.alloccpuregisters(list:Taasmoutput;rt:Tregistertype;const r:Tcpuregisterset);
  169. begin
  170. if rt<>R_FPUREGISTER then
  171. inherited alloccpuregisters(list,rt,r);
  172. end;
  173. procedure Tcgx86.dealloccpuregisters(list:Taasmoutput;rt:Tregistertype;const r:Tcpuregisterset);
  174. begin
  175. if rt<>R_FPUREGISTER then
  176. inherited dealloccpuregisters(list,rt,r);
  177. end;
  178. function Tcgx86.uses_registers(rt:Tregistertype):boolean;
  179. begin
  180. if rt=R_FPUREGISTER then
  181. result:=false
  182. else
  183. result:=inherited uses_registers(rt);
  184. end;
  185. procedure tcgx86.add_reg_instruction(instr:Tai;r:tregister);
  186. begin
  187. if getregtype(r)<>R_FPUREGISTER then
  188. inherited add_reg_instruction(instr,r);
  189. end;
  190. procedure tcgx86.dec_fpu_stack;
  191. begin
  192. dec(rgfpu.fpuvaroffset);
  193. end;
  194. procedure tcgx86.inc_fpu_stack;
  195. begin
  196. inc(rgfpu.fpuvaroffset);
  197. end;
  198. {****************************************************************************
  199. This is private property, keep out! :)
  200. ****************************************************************************}
  201. procedure tcgx86.sizes2load(s1,s2 : tcgsize; var op: tasmop; var s3: topsize);
  202. begin
  203. case s2 of
  204. OS_8,OS_S8 :
  205. if S1 in [OS_8,OS_S8] then
  206. s3 := S_B
  207. else
  208. internalerror(200109221);
  209. OS_16,OS_S16:
  210. case s1 of
  211. OS_8,OS_S8:
  212. s3 := S_BW;
  213. OS_16,OS_S16:
  214. s3 := S_W;
  215. else
  216. internalerror(200109222);
  217. end;
  218. OS_32,OS_S32:
  219. case s1 of
  220. OS_8,OS_S8:
  221. s3 := S_BL;
  222. OS_16,OS_S16:
  223. s3 := S_WL;
  224. OS_32,OS_S32:
  225. s3 := S_L;
  226. else
  227. internalerror(200109223);
  228. end;
  229. {$ifdef x86_64}
  230. OS_64,OS_S64:
  231. case s1 of
  232. OS_8:
  233. s3 := S_BL;
  234. OS_S8:
  235. s3 := S_BQ;
  236. OS_16:
  237. s3 := S_WL;
  238. OS_S16:
  239. s3 := S_WQ;
  240. OS_32:
  241. s3 := S_L;
  242. OS_S32:
  243. s3 := S_LQ;
  244. OS_64,OS_S64:
  245. s3 := S_Q;
  246. else
  247. internalerror(200304302);
  248. end;
  249. {$endif x86_64}
  250. else
  251. internalerror(200109227);
  252. end;
  253. if s3 in [S_B,S_W,S_L,S_Q] then
  254. op := A_MOV
  255. else if s1 in [OS_8,OS_16,OS_32,OS_64] then
  256. op := A_MOVZX
  257. else
  258. {$ifdef x86_64}
  259. if s3 in [S_LQ] then
  260. op := A_MOVSXD
  261. else
  262. {$endif x86_64}
  263. op := A_MOVSX;
  264. end;
  265. procedure tcgx86.make_simple_ref(list:taasmoutput;var ref: treference);
  266. {$ifdef x86_64}
  267. var
  268. hreg : tregister;
  269. href : treference;
  270. {$endif x86_64}
  271. begin
  272. {$ifdef x86_64}
  273. { Only 32bit is allowed }
  274. if ((ref.offset<low(longint)) or (ref.offset>high(longint))) then
  275. begin
  276. { Load constant value to register }
  277. hreg:=GetAddressRegister(list);
  278. list.concat(taicpu.op_const_reg(A_MOV,S_Q,ref.offset,hreg));
  279. ref.offset:=0;
  280. {if assigned(ref.symbol) then
  281. begin
  282. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_Q,ref.symbol,0,hreg));
  283. ref.symbol:=nil;
  284. end;}
  285. { Add register to reference }
  286. if ref.index=NR_NO then
  287. ref.index:=hreg
  288. else
  289. begin
  290. if ref.scalefactor<>0 then
  291. begin
  292. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.base,hreg));
  293. ref.base:=hreg;
  294. end
  295. else
  296. begin
  297. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.index,hreg));
  298. ref.index:=hreg;
  299. end;
  300. end;
  301. end;
  302. if (cs_create_pic in aktmoduleswitches) and
  303. assigned(ref.symbol) then
  304. begin
  305. reference_reset_symbol(href,ref.symbol,0);
  306. hreg:=getaddressregister(list);
  307. href.refaddr:=addr_pic;
  308. href.base:=NR_RIP;
  309. list.concat(taicpu.op_ref_reg(A_MOV,S_Q,href,hreg));
  310. ref.symbol:=nil;
  311. if ref.index=NR_NO then
  312. begin
  313. ref.index:=hreg;
  314. ref.scalefactor:=1;
  315. end
  316. else if ref.base=NR_NO then
  317. ref.base:=hreg
  318. else
  319. begin
  320. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.base,hreg));
  321. ref.base:=hreg;
  322. end;
  323. end;
  324. {$endif x86_64}
  325. end;
  326. procedure tcgx86.floatloadops(t : tcgsize;var op : tasmop;var s : topsize);
  327. begin
  328. case t of
  329. OS_F32 :
  330. begin
  331. op:=A_FLD;
  332. s:=S_FS;
  333. end;
  334. OS_F64 :
  335. begin
  336. op:=A_FLD;
  337. s:=S_FL;
  338. end;
  339. OS_F80 :
  340. begin
  341. op:=A_FLD;
  342. s:=S_FX;
  343. end;
  344. OS_C64 :
  345. begin
  346. op:=A_FILD;
  347. s:=S_IQ;
  348. end;
  349. else
  350. internalerror(200204041);
  351. end;
  352. end;
  353. procedure tcgx86.floatload(list: taasmoutput; t : tcgsize;const ref : treference);
  354. var
  355. op : tasmop;
  356. s : topsize;
  357. tmpref : treference;
  358. begin
  359. tmpref:=ref;
  360. make_simple_ref(list,tmpref);
  361. floatloadops(t,op,s);
  362. list.concat(Taicpu.Op_ref(op,s,tmpref));
  363. inc_fpu_stack;
  364. end;
  365. procedure tcgx86.floatstoreops(t : tcgsize;var op : tasmop;var s : topsize);
  366. begin
  367. case t of
  368. OS_F32 :
  369. begin
  370. op:=A_FSTP;
  371. s:=S_FS;
  372. end;
  373. OS_F64 :
  374. begin
  375. op:=A_FSTP;
  376. s:=S_FL;
  377. end;
  378. OS_F80 :
  379. begin
  380. op:=A_FSTP;
  381. s:=S_FX;
  382. end;
  383. OS_C64 :
  384. begin
  385. op:=A_FISTP;
  386. s:=S_IQ;
  387. end;
  388. else
  389. internalerror(200204042);
  390. end;
  391. end;
  392. procedure tcgx86.floatstore(list: taasmoutput; t : tcgsize;const ref : treference);
  393. var
  394. op : tasmop;
  395. s : topsize;
  396. tmpref : treference;
  397. begin
  398. tmpref:=ref;
  399. make_simple_ref(list,tmpref);
  400. floatstoreops(t,op,s);
  401. list.concat(Taicpu.Op_ref(op,s,tmpref));
  402. { storing non extended floats can cause a floating point overflow }
  403. if t<>OS_F80 then
  404. list.concat(Taicpu.Op_none(A_FWAIT,S_NO));
  405. dec_fpu_stack;
  406. end;
  407. procedure tcgx86.check_register_size(size:tcgsize;reg:tregister);
  408. begin
  409. if TCGSize2OpSize[size]<>TCGSize2OpSize[reg_cgsize(reg)] then
  410. internalerror(200306031);
  411. end;
  412. {****************************************************************************
  413. Assembler code
  414. ****************************************************************************}
  415. procedure tcgx86.a_jmp_name(list : taasmoutput;const s : string);
  416. begin
  417. list.concat(taicpu.op_sym(A_JMP,S_NO,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  418. end;
  419. procedure tcgx86.a_jmp_always(list : taasmoutput;l: tasmlabel);
  420. begin
  421. a_jmp_cond(list, OC_NONE, l);
  422. end;
  423. procedure tcgx86.a_call_name(list : taasmoutput;const s : string);
  424. var
  425. sym : tasmsymbol;
  426. r : treference;
  427. begin
  428. sym:=objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION);
  429. reference_reset_symbol(r,sym,0);
  430. if cs_create_pic in aktmoduleswitches then
  431. r.refaddr:=addr_pic
  432. else
  433. r.refaddr:=addr_full;
  434. list.concat(taicpu.op_ref(A_CALL,S_NO,r));
  435. end;
  436. procedure tcgx86.a_call_reg(list : taasmoutput;reg : tregister);
  437. begin
  438. list.concat(taicpu.op_reg(A_CALL,S_NO,reg));
  439. end;
  440. {********************** load instructions ********************}
  441. procedure tcgx86.a_load_const_reg(list : taasmoutput; tosize: TCGSize; a : aint; reg : TRegister);
  442. begin
  443. check_register_size(tosize,reg);
  444. { the optimizer will change it to "xor reg,reg" when loading zero, }
  445. { no need to do it here too (JM) }
  446. list.concat(taicpu.op_const_reg(A_MOV,TCGSize2OpSize[tosize],a,reg))
  447. end;
  448. procedure tcgx86.a_load_const_ref(list : taasmoutput; tosize: tcgsize; a : aint;const ref : treference);
  449. var
  450. tmpref : treference;
  451. begin
  452. tmpref:=ref;
  453. make_simple_ref(list,tmpref);
  454. {$ifdef x86_64}
  455. { x86_64 only supports signed 32 bits constants directly }
  456. if (tosize in [OS_S64,OS_64]) and
  457. ((a<low(longint)) or (a>high(longint))) then
  458. begin
  459. a_load_const_ref(list,OS_32,longint(a and $ffffffff),tmpref);
  460. inc(tmpref.offset,4);
  461. a_load_const_ref(list,OS_32,longint(a shr 32),tmpref);
  462. end
  463. else
  464. {$endif x86_64}
  465. list.concat(taicpu.op_const_ref(A_MOV,TCGSize2OpSize[tosize],a,tmpref));
  466. end;
  467. procedure tcgx86.a_load_reg_ref(list : taasmoutput; fromsize,tosize: TCGSize; reg : tregister;const ref : treference);
  468. var
  469. op: tasmop;
  470. s: topsize;
  471. tmpsize : tcgsize;
  472. tmpreg : tregister;
  473. tmpref : treference;
  474. begin
  475. tmpref:=ref;
  476. make_simple_ref(list,tmpref);
  477. check_register_size(fromsize,reg);
  478. sizes2load(fromsize,tosize,op,s);
  479. case s of
  480. {$ifdef x86_64}
  481. S_BQ,S_WQ,S_LQ,
  482. {$endif x86_64}
  483. S_BW,S_BL,S_WL :
  484. begin
  485. tmpreg:=getintregister(list,tosize);
  486. {$ifdef x86_64}
  487. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  488. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  489. 64 bit (FK) }
  490. if s in [S_BL,S_WL,S_L] then
  491. begin
  492. tmpreg:=makeregsize(list,tmpreg,OS_32);
  493. tmpsize:=OS_32;
  494. end
  495. else
  496. {$endif x86_64}
  497. tmpsize:=tosize;
  498. list.concat(taicpu.op_reg_reg(op,s,reg,tmpreg));
  499. a_load_reg_ref(list,tmpsize,tosize,tmpreg,tmpref);
  500. end;
  501. else
  502. list.concat(taicpu.op_reg_ref(op,s,reg,tmpref));
  503. end;
  504. end;
  505. procedure tcgx86.a_load_ref_reg(list : taasmoutput;fromsize,tosize : tcgsize;const ref: treference;reg : tregister);
  506. var
  507. op: tasmop;
  508. s: topsize;
  509. tmpref : treference;
  510. begin
  511. tmpref:=ref;
  512. make_simple_ref(list,tmpref);
  513. check_register_size(tosize,reg);
  514. sizes2load(fromsize,tosize,op,s);
  515. {$ifdef x86_64}
  516. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  517. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  518. 64 bit (FK) }
  519. if s in [S_BL,S_WL,S_L] then
  520. reg:=makeregsize(list,reg,OS_32);
  521. {$endif x86_64}
  522. list.concat(taicpu.op_ref_reg(op,s,tmpref,reg));
  523. end;
  524. procedure tcgx86.a_load_reg_reg(list : taasmoutput;fromsize,tosize : tcgsize;reg1,reg2 : tregister);
  525. var
  526. op: tasmop;
  527. s: topsize;
  528. instr:Taicpu;
  529. begin
  530. check_register_size(fromsize,reg1);
  531. check_register_size(tosize,reg2);
  532. if tcgsize2size[fromsize]>tcgsize2size[tosize] then
  533. begin
  534. reg1:=makeregsize(list,reg1,tosize);
  535. s:=tcgsize2opsize[tosize];
  536. op:=A_MOV;
  537. end
  538. else
  539. sizes2load(fromsize,tosize,op,s);
  540. {$ifdef x86_64}
  541. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  542. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  543. 64 bit (FK)
  544. }
  545. if s in [S_BL,S_WL,S_L] then
  546. reg2:=makeregsize(list,reg2,OS_32);
  547. {$endif x86_64}
  548. if (reg1<>reg2) then
  549. begin
  550. instr:=taicpu.op_reg_reg(op,s,reg1,reg2);
  551. { Notify the register allocator that we have written a move instruction so
  552. it can try to eliminate it. }
  553. add_move_instruction(instr);
  554. list.concat(instr);
  555. end;
  556. {$ifdef x86_64}
  557. { avoid merging of registers and killing the zero extensions (FK) }
  558. if (tosize in [OS_64,OS_S64]) and (s=S_L) then
  559. list.concat(taicpu.op_const_reg(A_AND,S_L,$ffffffff,reg2));
  560. {$endif x86_64}
  561. end;
  562. procedure tcgx86.a_loadaddr_ref_reg(list : taasmoutput;const ref : treference;r : tregister);
  563. var
  564. tmpref : treference;
  565. begin
  566. with ref do
  567. if (base=NR_NO) and (index=NR_NO) then
  568. begin
  569. if assigned(ref.symbol) then
  570. begin
  571. if cs_create_pic in aktmoduleswitches then
  572. begin
  573. {$ifdef x86_64}
  574. reference_reset_symbol(tmpref,ref.symbol,0);
  575. tmpref.refaddr:=addr_pic;
  576. tmpref.base:=NR_RIP;
  577. list.concat(taicpu.op_ref_reg(A_MOV,S_Q,tmpref,r));
  578. {$else x86_64}
  579. internalerror(2005042501);
  580. {$endif x86_64}
  581. end
  582. else
  583. begin
  584. tmpref:=ref;
  585. tmpref.refaddr:=ADDR_FULL;
  586. list.concat(Taicpu.op_ref_reg(A_MOV,tcgsize2opsize[OS_ADDR],tmpref,r));
  587. end;
  588. end
  589. else
  590. a_load_const_reg(list,OS_ADDR,offset,r);
  591. end
  592. else if (base=NR_NO) and (index<>NR_NO) and
  593. (offset=0) and (scalefactor=0) and (symbol=nil) then
  594. a_load_reg_reg(list,OS_ADDR,OS_ADDR,index,r)
  595. else if (base<>NR_NO) and (index=NR_NO) and
  596. (offset=0) and (symbol=nil) then
  597. a_load_reg_reg(list,OS_ADDR,OS_ADDR,base,r)
  598. else
  599. begin
  600. tmpref:=ref;
  601. make_simple_ref(list,tmpref);
  602. list.concat(taicpu.op_ref_reg(A_LEA,tcgsize2opsize[OS_ADDR],tmpref,r));
  603. end;
  604. end;
  605. { all fpu load routines expect that R_ST[0-7] means an fpu regvar and }
  606. { R_ST means "the current value at the top of the fpu stack" (JM) }
  607. procedure tcgx86.a_loadfpu_reg_reg(list: taasmoutput; size: tcgsize; reg1, reg2: tregister);
  608. begin
  609. if (reg1<>NR_ST) then
  610. begin
  611. list.concat(taicpu.op_reg(A_FLD,S_NO,rgfpu.correct_fpuregister(reg1,rgfpu.fpuvaroffset)));
  612. inc_fpu_stack;
  613. end;
  614. if (reg2<>NR_ST) then
  615. begin
  616. list.concat(taicpu.op_reg(A_FSTP,S_NO,rgfpu.correct_fpuregister(reg2,rgfpu.fpuvaroffset)));
  617. dec_fpu_stack;
  618. end;
  619. end;
  620. procedure tcgx86.a_loadfpu_ref_reg(list: taasmoutput; size: tcgsize; const ref: treference; reg: tregister);
  621. begin
  622. floatload(list,size,ref);
  623. if (reg<>NR_ST) then
  624. a_loadfpu_reg_reg(list,size,NR_ST,reg);
  625. end;
  626. procedure tcgx86.a_loadfpu_reg_ref(list: taasmoutput; size: tcgsize; reg: tregister; const ref: treference);
  627. begin
  628. if reg<>NR_ST then
  629. a_loadfpu_reg_reg(list,size,reg,NR_ST);
  630. floatstore(list,size,ref);
  631. end;
  632. function get_scalar_mm_op(fromsize,tosize : tcgsize) : tasmop;
  633. const
  634. convertop : array[OS_F32..OS_F128,OS_F32..OS_F128] of tasmop = (
  635. (A_MOVSS,A_CVTSS2SD,A_NONE,A_NONE,A_NONE),
  636. (A_CVTSD2SS,A_MOVSD,A_NONE,A_NONE,A_NONE),
  637. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE),
  638. (A_NONE,A_NONE,A_NONE,A_MOVQ,A_NONE),
  639. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE));
  640. begin
  641. result:=convertop[fromsize,tosize];
  642. if result=A_NONE then
  643. internalerror(200312205);
  644. end;
  645. procedure tcgx86.a_loadmm_reg_reg(list: taasmoutput; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle);
  646. var
  647. instr : taicpu;
  648. begin
  649. if shuffle=nil then
  650. begin
  651. if fromsize=tosize then
  652. instr:=taicpu.op_reg_reg(A_MOVAPS,S_NO,reg1,reg2)
  653. else
  654. internalerror(200312202);
  655. end
  656. else if shufflescalar(shuffle) then
  657. instr:=taicpu.op_reg_reg(get_scalar_mm_op(fromsize,tosize),S_NO,reg1,reg2)
  658. else
  659. internalerror(200312201);
  660. case get_scalar_mm_op(fromsize,tosize) of
  661. A_MOVSS,
  662. A_MOVSD,
  663. A_MOVQ:
  664. add_move_instruction(instr);
  665. end;
  666. list.concat(instr);
  667. end;
  668. procedure tcgx86.a_loadmm_ref_reg(list: taasmoutput; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  669. var
  670. tmpref : treference;
  671. begin
  672. tmpref:=ref;
  673. make_simple_ref(list,tmpref);
  674. if shuffle=nil then
  675. list.concat(taicpu.op_ref_reg(A_MOVQ,S_NO,tmpref,reg))
  676. else if shufflescalar(shuffle) then
  677. list.concat(taicpu.op_ref_reg(get_scalar_mm_op(fromsize,tosize),S_NO,tmpref,reg))
  678. else
  679. internalerror(200312252);
  680. end;
  681. procedure tcgx86.a_loadmm_reg_ref(list: taasmoutput; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle);
  682. var
  683. hreg : tregister;
  684. tmpref : treference;
  685. begin
  686. tmpref:=ref;
  687. make_simple_ref(list,tmpref);
  688. if shuffle=nil then
  689. list.concat(taicpu.op_reg_ref(A_MOVQ,S_NO,reg,tmpref))
  690. else if shufflescalar(shuffle) then
  691. begin
  692. if tosize<>fromsize then
  693. begin
  694. hreg:=getmmregister(list,tosize);
  695. list.concat(taicpu.op_reg_reg(get_scalar_mm_op(fromsize,tosize),S_NO,reg,hreg));
  696. list.concat(taicpu.op_reg_ref(get_scalar_mm_op(tosize,tosize),S_NO,hreg,tmpref));
  697. end
  698. else
  699. list.concat(taicpu.op_reg_ref(get_scalar_mm_op(fromsize,tosize),S_NO,reg,tmpref));
  700. end
  701. else
  702. internalerror(200312252);
  703. end;
  704. procedure tcgx86.a_opmm_ref_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  705. var
  706. l : tlocation;
  707. begin
  708. l.loc:=LOC_REFERENCE;
  709. l.reference:=ref;
  710. l.size:=size;
  711. opmm_loc_reg(list,op,size,l,reg,shuffle);
  712. end;
  713. procedure tcgx86.a_opmm_reg_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle);
  714. var
  715. l : tlocation;
  716. begin
  717. l.loc:=LOC_MMREGISTER;
  718. l.register:=src;
  719. l.size:=size;
  720. opmm_loc_reg(list,op,size,l,dst,shuffle);
  721. end;
  722. procedure tcgx86.opmm_loc_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;loc : tlocation;dst: tregister; shuffle : pmmshuffle);
  723. const
  724. opmm2asmop : array[0..1,OS_F32..OS_F64,topcg] of tasmop = (
  725. ( { scalar }
  726. ( { OS_F32 }
  727. A_NOP,A_ADDSS,A_NOP,A_DIVSS,A_NOP,A_NOP,A_MULSS,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBSS,A_NOP
  728. ),
  729. ( { OS_F64 }
  730. A_NOP,A_ADDSD,A_NOP,A_DIVSD,A_NOP,A_NOP,A_MULSD,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBSD,A_NOP
  731. )
  732. ),
  733. ( { vectorized/packed }
  734. { because the logical packed single instructions have shorter op codes, we use always
  735. these
  736. }
  737. ( { OS_F32 }
  738. A_NOP,A_ADDPS,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_XORPS
  739. ),
  740. ( { OS_F64 }
  741. A_NOP,A_ADDPD,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_XORPD
  742. )
  743. )
  744. );
  745. var
  746. resultreg : tregister;
  747. asmop : tasmop;
  748. begin
  749. { this is an internally used procedure so the parameters have
  750. some constrains
  751. }
  752. if loc.size<>size then
  753. internalerror(200312213);
  754. resultreg:=dst;
  755. { deshuffle }
  756. //!!!
  757. if (shuffle<>nil) and not(shufflescalar(shuffle)) then
  758. begin
  759. end
  760. else if (shuffle=nil) then
  761. asmop:=opmm2asmop[1,size,op]
  762. else if shufflescalar(shuffle) then
  763. begin
  764. asmop:=opmm2asmop[0,size,op];
  765. { no scalar operation available? }
  766. if asmop=A_NOP then
  767. begin
  768. { do vectorized and shuffle finally }
  769. //!!!
  770. end;
  771. end
  772. else
  773. internalerror(200312211);
  774. if asmop=A_NOP then
  775. internalerror(200312215);
  776. case loc.loc of
  777. LOC_CREFERENCE,LOC_REFERENCE:
  778. begin
  779. make_simple_ref(exprasmlist,loc.reference);
  780. list.concat(taicpu.op_ref_reg(asmop,S_NO,loc.reference,resultreg));
  781. end;
  782. LOC_CMMREGISTER,LOC_MMREGISTER:
  783. list.concat(taicpu.op_reg_reg(asmop,S_NO,loc.register,resultreg));
  784. else
  785. internalerror(200312214);
  786. end;
  787. { shuffle }
  788. if resultreg<>dst then
  789. begin
  790. internalerror(200312212);
  791. end;
  792. end;
  793. procedure tcgx86.a_op_const_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister);
  794. var
  795. opcode : tasmop;
  796. power : longint;
  797. {$ifdef x86_64}
  798. tmpreg : tregister;
  799. {$endif x86_64}
  800. begin
  801. {$ifdef x86_64}
  802. { x86_64 only supports signed 32 bits constants directly }
  803. if (size in [OS_S64,OS_64]) and
  804. ((a<low(longint)) or (a>high(longint))) then
  805. begin
  806. tmpreg:=getintregister(list,size);
  807. a_load_const_reg(list,size,a,tmpreg);
  808. a_op_reg_reg(list,op,size,tmpreg,reg);
  809. exit;
  810. end;
  811. {$endif x86_64}
  812. check_register_size(size,reg);
  813. case op of
  814. OP_DIV, OP_IDIV:
  815. begin
  816. if ispowerof2(int64(a),power) then
  817. begin
  818. case op of
  819. OP_DIV:
  820. opcode := A_SHR;
  821. OP_IDIV:
  822. opcode := A_SAR;
  823. end;
  824. list.concat(taicpu.op_const_reg(opcode,TCgSize2OpSize[size],power,reg));
  825. exit;
  826. end;
  827. { the rest should be handled specifically in the code }
  828. { generator because of the silly register usage restraints }
  829. internalerror(200109224);
  830. end;
  831. OP_MUL,OP_IMUL:
  832. begin
  833. if not(cs_check_overflow in aktlocalswitches) and
  834. ispowerof2(int64(a),power) then
  835. begin
  836. list.concat(taicpu.op_const_reg(A_SHL,TCgSize2OpSize[size],power,reg));
  837. exit;
  838. end;
  839. if op = OP_IMUL then
  840. list.concat(taicpu.op_const_reg(A_IMUL,TCgSize2OpSize[size],a,reg))
  841. else
  842. { OP_MUL should be handled specifically in the code }
  843. { generator because of the silly register usage restraints }
  844. internalerror(200109225);
  845. end;
  846. OP_ADD, OP_AND, OP_OR, OP_SUB, OP_XOR:
  847. if not(cs_check_overflow in aktlocalswitches) and
  848. (a = 1) and
  849. (op in [OP_ADD,OP_SUB]) then
  850. if op = OP_ADD then
  851. list.concat(taicpu.op_reg(A_INC,TCgSize2OpSize[size],reg))
  852. else
  853. list.concat(taicpu.op_reg(A_DEC,TCgSize2OpSize[size],reg))
  854. else if (a = 0) then
  855. if (op <> OP_AND) then
  856. exit
  857. else
  858. list.concat(taicpu.op_const_reg(A_MOV,TCgSize2OpSize[size],0,reg))
  859. else if (aword(a) = high(aword)) and
  860. (op in [OP_AND,OP_OR,OP_XOR]) then
  861. begin
  862. case op of
  863. OP_AND:
  864. exit;
  865. OP_OR:
  866. list.concat(taicpu.op_const_reg(A_MOV,TCgSize2OpSize[size],aint(high(aword)),reg));
  867. OP_XOR:
  868. list.concat(taicpu.op_reg(A_NOT,TCgSize2OpSize[size],reg));
  869. end
  870. end
  871. else
  872. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a,reg));
  873. OP_SHL,OP_SHR,OP_SAR:
  874. begin
  875. if (a and 31) <> 0 Then
  876. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 31,reg));
  877. if (a shr 5) <> 0 Then
  878. internalerror(68991);
  879. end
  880. else internalerror(68992);
  881. end;
  882. end;
  883. procedure tcgx86.a_op_const_ref(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference);
  884. var
  885. opcode: tasmop;
  886. power: longint;
  887. {$ifdef x86_64}
  888. tmpreg : tregister;
  889. {$endif x86_64}
  890. tmpref : treference;
  891. begin
  892. tmpref:=ref;
  893. make_simple_ref(list,tmpref);
  894. {$ifdef x86_64}
  895. { x86_64 only supports signed 32 bits constants directly }
  896. if (size in [OS_S64,OS_64]) and
  897. ((a<low(longint)) or (a>high(longint))) then
  898. begin
  899. tmpreg:=getintregister(list,size);
  900. a_load_const_reg(list,size,a,tmpreg);
  901. a_op_reg_ref(list,op,size,tmpreg,tmpref);
  902. exit;
  903. end;
  904. {$endif x86_64}
  905. Case Op of
  906. OP_DIV, OP_IDIV:
  907. Begin
  908. if ispowerof2(int64(a),power) then
  909. begin
  910. case op of
  911. OP_DIV:
  912. opcode := A_SHR;
  913. OP_IDIV:
  914. opcode := A_SAR;
  915. end;
  916. list.concat(taicpu.op_const_ref(opcode,
  917. TCgSize2OpSize[size],power,tmpref));
  918. exit;
  919. end;
  920. { the rest should be handled specifically in the code }
  921. { generator because of the silly register usage restraints }
  922. internalerror(200109231);
  923. End;
  924. OP_MUL,OP_IMUL:
  925. begin
  926. if not(cs_check_overflow in aktlocalswitches) and
  927. ispowerof2(int64(a),power) then
  928. begin
  929. list.concat(taicpu.op_const_ref(A_SHL,TCgSize2OpSize[size],
  930. power,tmpref));
  931. exit;
  932. end;
  933. { can't multiply a memory location directly with a constant }
  934. if op = OP_IMUL then
  935. inherited a_op_const_ref(list,op,size,a,tmpref)
  936. else
  937. { OP_MUL should be handled specifically in the code }
  938. { generator because of the silly register usage restraints }
  939. internalerror(200109232);
  940. end;
  941. OP_ADD, OP_AND, OP_OR, OP_SUB, OP_XOR:
  942. if not(cs_check_overflow in aktlocalswitches) and
  943. (a = 1) and
  944. (op in [OP_ADD,OP_SUB]) then
  945. if op = OP_ADD then
  946. list.concat(taicpu.op_ref(A_INC,TCgSize2OpSize[size],tmpref))
  947. else
  948. list.concat(taicpu.op_ref(A_DEC,TCgSize2OpSize[size],tmpref))
  949. else if (a = 0) then
  950. if (op <> OP_AND) then
  951. exit
  952. else
  953. a_load_const_ref(list,size,0,tmpref)
  954. else if (aword(a) = high(aword)) and
  955. (op in [OP_AND,OP_OR,OP_XOR]) then
  956. begin
  957. case op of
  958. OP_AND:
  959. exit;
  960. OP_OR:
  961. list.concat(taicpu.op_const_ref(A_MOV,TCgSize2OpSize[size],aint(high(aword)),tmpref));
  962. OP_XOR:
  963. list.concat(taicpu.op_ref(A_NOT,TCgSize2OpSize[size],tmpref));
  964. end
  965. end
  966. else
  967. list.concat(taicpu.op_const_ref(TOpCG2AsmOp[op],
  968. TCgSize2OpSize[size],a,tmpref));
  969. OP_SHL,OP_SHR,OP_SAR:
  970. begin
  971. if (a and 31) <> 0 then
  972. list.concat(taicpu.op_const_ref(
  973. TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 31,tmpref));
  974. if (a shr 5) <> 0 Then
  975. internalerror(68991);
  976. end
  977. else internalerror(68992);
  978. end;
  979. end;
  980. procedure tcgx86.a_op_reg_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  981. var
  982. dstsize: topsize;
  983. instr:Taicpu;
  984. begin
  985. check_register_size(size,src);
  986. check_register_size(size,dst);
  987. dstsize := tcgsize2opsize[size];
  988. case op of
  989. OP_NEG,OP_NOT:
  990. begin
  991. if src<>dst then
  992. a_load_reg_reg(list,size,size,src,dst);
  993. list.concat(taicpu.op_reg(TOpCG2AsmOp[op],dstsize,dst));
  994. end;
  995. OP_MUL,OP_DIV,OP_IDIV:
  996. { special stuff, needs separate handling inside code }
  997. { generator }
  998. internalerror(200109233);
  999. OP_SHR,OP_SHL,OP_SAR:
  1000. begin
  1001. getcpuregister(list,NR_CL);
  1002. a_load_reg_reg(list,OS_8,OS_8,makeregsize(list,src,OS_8),NR_CL);
  1003. list.concat(taicpu.op_reg_reg(Topcg2asmop[op],tcgsize2opsize[size],NR_CL,src));
  1004. ungetcpuregister(list,NR_CL);
  1005. end;
  1006. else
  1007. begin
  1008. if reg2opsize(src) <> dstsize then
  1009. internalerror(200109226);
  1010. instr:=taicpu.op_reg_reg(TOpCG2AsmOp[op],dstsize,src,dst);
  1011. list.concat(instr);
  1012. end;
  1013. end;
  1014. end;
  1015. procedure tcgx86.a_op_ref_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister);
  1016. var
  1017. tmpref : treference;
  1018. begin
  1019. tmpref:=ref;
  1020. make_simple_ref(list,tmpref);
  1021. check_register_size(size,reg);
  1022. case op of
  1023. OP_NEG,OP_NOT,OP_IMUL:
  1024. begin
  1025. inherited a_op_ref_reg(list,op,size,tmpref,reg);
  1026. end;
  1027. OP_MUL,OP_DIV,OP_IDIV:
  1028. { special stuff, needs separate handling inside code }
  1029. { generator }
  1030. internalerror(200109239);
  1031. else
  1032. begin
  1033. reg := makeregsize(list,reg,size);
  1034. list.concat(taicpu.op_ref_reg(TOpCG2AsmOp[op],tcgsize2opsize[size],tmpref,reg));
  1035. end;
  1036. end;
  1037. end;
  1038. procedure tcgx86.a_op_reg_ref(list : taasmoutput; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference);
  1039. var
  1040. tmpref : treference;
  1041. begin
  1042. tmpref:=ref;
  1043. make_simple_ref(list,tmpref);
  1044. check_register_size(size,reg);
  1045. case op of
  1046. OP_NEG,OP_NOT:
  1047. begin
  1048. if reg<>NR_NO then
  1049. internalerror(200109237);
  1050. list.concat(taicpu.op_ref(TOpCG2AsmOp[op],tcgsize2opsize[size],tmpref));
  1051. end;
  1052. OP_IMUL:
  1053. begin
  1054. { this one needs a load/imul/store, which is the default }
  1055. inherited a_op_ref_reg(list,op,size,tmpref,reg);
  1056. end;
  1057. OP_MUL,OP_DIV,OP_IDIV:
  1058. { special stuff, needs separate handling inside code }
  1059. { generator }
  1060. internalerror(200109238);
  1061. else
  1062. begin
  1063. list.concat(taicpu.op_reg_ref(TOpCG2AsmOp[op],tcgsize2opsize[size],reg,tmpref));
  1064. end;
  1065. end;
  1066. end;
  1067. procedure tcgx86.a_op_const_reg_reg(list: taasmoutput; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister);
  1068. var
  1069. tmpref: treference;
  1070. power: longint;
  1071. {$ifdef x86_64}
  1072. tmpreg : tregister;
  1073. {$endif x86_64}
  1074. begin
  1075. {$ifdef x86_64}
  1076. { x86_64 only supports signed 32 bits constants directly }
  1077. if (size in [OS_S64,OS_64]) and
  1078. ((a<low(longint)) or (a>high(longint))) then
  1079. begin
  1080. tmpreg:=getintregister(list,size);
  1081. a_load_const_reg(list,size,a,tmpreg);
  1082. a_op_reg_reg_reg(list,op,size,tmpreg,src,dst);
  1083. exit;
  1084. end;
  1085. {$endif x86_64}
  1086. check_register_size(size,src);
  1087. check_register_size(size,dst);
  1088. if tcgsize2size[size]<>tcgsize2size[OS_INT] then
  1089. begin
  1090. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  1091. exit;
  1092. end;
  1093. { if we get here, we have to do a 32 bit calculation, guaranteed }
  1094. case op of
  1095. OP_DIV, OP_IDIV, OP_MUL, OP_AND, OP_OR, OP_XOR, OP_SHL, OP_SHR,
  1096. OP_SAR:
  1097. { can't do anything special for these }
  1098. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  1099. OP_IMUL:
  1100. begin
  1101. if not(cs_check_overflow in aktlocalswitches) and
  1102. ispowerof2(int64(a),power) then
  1103. { can be done with a shift }
  1104. begin
  1105. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  1106. exit;
  1107. end;
  1108. list.concat(taicpu.op_const_reg_reg(A_IMUL,tcgsize2opsize[size],a,src,dst));
  1109. end;
  1110. OP_ADD, OP_SUB:
  1111. if (a = 0) then
  1112. a_load_reg_reg(list,size,size,src,dst)
  1113. else
  1114. begin
  1115. reference_reset(tmpref);
  1116. tmpref.base := src;
  1117. tmpref.offset := longint(a);
  1118. if op = OP_SUB then
  1119. tmpref.offset := -tmpref.offset;
  1120. list.concat(taicpu.op_ref_reg(A_LEA,tcgsize2opsize[size],tmpref,dst));
  1121. end
  1122. else internalerror(200112302);
  1123. end;
  1124. end;
  1125. procedure tcgx86.a_op_reg_reg_reg(list: taasmoutput; op: TOpCg;size: tcgsize; src1, src2, dst: tregister);
  1126. var
  1127. tmpref: treference;
  1128. begin
  1129. check_register_size(size,src1);
  1130. check_register_size(size,src2);
  1131. check_register_size(size,dst);
  1132. if tcgsize2size[size]<>tcgsize2size[OS_INT] then
  1133. begin
  1134. inherited a_op_reg_reg_reg(list,op,size,src1,src2,dst);
  1135. exit;
  1136. end;
  1137. { if we get here, we have to do a 32 bit calculation, guaranteed }
  1138. Case Op of
  1139. OP_DIV, OP_IDIV, OP_MUL, OP_AND, OP_OR, OP_XOR, OP_SHL, OP_SHR,
  1140. OP_SAR,OP_SUB,OP_NOT,OP_NEG:
  1141. { can't do anything special for these }
  1142. inherited a_op_reg_reg_reg(list,op,size,src1,src2,dst);
  1143. OP_IMUL:
  1144. list.concat(taicpu.op_reg_reg_reg(A_IMUL,tcgsize2opsize[size],src1,src2,dst));
  1145. OP_ADD:
  1146. begin
  1147. reference_reset(tmpref);
  1148. tmpref.base := src1;
  1149. tmpref.index := src2;
  1150. tmpref.scalefactor := 1;
  1151. list.concat(taicpu.op_ref_reg(A_LEA,tcgsize2opsize[size],tmpref,dst));
  1152. end
  1153. else internalerror(200112303);
  1154. end;
  1155. end;
  1156. {*************** compare instructructions ****************}
  1157. procedure tcgx86.a_cmp_const_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  1158. l : tasmlabel);
  1159. {$ifdef x86_64}
  1160. var
  1161. tmpreg : tregister;
  1162. {$endif x86_64}
  1163. begin
  1164. {$ifdef x86_64}
  1165. { x86_64 only supports signed 32 bits constants directly }
  1166. if (size in [OS_S64,OS_64]) and
  1167. ((a<low(longint)) or (a>high(longint))) then
  1168. begin
  1169. tmpreg:=getintregister(list,size);
  1170. a_load_const_reg(list,size,a,tmpreg);
  1171. a_cmp_reg_reg_label(list,size,cmp_op,tmpreg,reg,l);
  1172. exit;
  1173. end;
  1174. {$endif x86_64}
  1175. if (a = 0) then
  1176. list.concat(taicpu.op_reg_reg(A_TEST,tcgsize2opsize[size],reg,reg))
  1177. else
  1178. list.concat(taicpu.op_const_reg(A_CMP,tcgsize2opsize[size],a,reg));
  1179. a_jmp_cond(list,cmp_op,l);
  1180. end;
  1181. procedure tcgx86.a_cmp_const_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  1182. l : tasmlabel);
  1183. var
  1184. {$ifdef x86_64}
  1185. tmpreg : tregister;
  1186. {$endif x86_64}
  1187. tmpref : treference;
  1188. begin
  1189. tmpref:=ref;
  1190. make_simple_ref(list,tmpref);
  1191. {$ifdef x86_64}
  1192. { x86_64 only supports signed 32 bits constants directly }
  1193. if (size in [OS_S64,OS_64]) and
  1194. ((a<low(longint)) or (a>high(longint))) then
  1195. begin
  1196. tmpreg:=getintregister(list,size);
  1197. a_load_const_reg(list,size,a,tmpreg);
  1198. a_cmp_reg_ref_label(list,size,cmp_op,tmpreg,tmpref,l);
  1199. exit;
  1200. end;
  1201. {$endif x86_64}
  1202. list.concat(taicpu.op_const_ref(A_CMP,TCgSize2OpSize[size],a,tmpref));
  1203. a_jmp_cond(list,cmp_op,l);
  1204. end;
  1205. procedure tcgx86.a_cmp_reg_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;
  1206. reg1,reg2 : tregister;l : tasmlabel);
  1207. begin
  1208. check_register_size(size,reg1);
  1209. check_register_size(size,reg2);
  1210. list.concat(taicpu.op_reg_reg(A_CMP,TCgSize2OpSize[size],reg1,reg2));
  1211. a_jmp_cond(list,cmp_op,l);
  1212. end;
  1213. procedure tcgx86.a_cmp_ref_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;const ref: treference; reg : tregister;l : tasmlabel);
  1214. var
  1215. tmpref : treference;
  1216. begin
  1217. tmpref:=ref;
  1218. make_simple_ref(list,tmpref);
  1219. check_register_size(size,reg);
  1220. list.concat(taicpu.op_ref_reg(A_CMP,TCgSize2OpSize[size],tmpref,reg));
  1221. a_jmp_cond(list,cmp_op,l);
  1222. end;
  1223. procedure tcgx86.a_cmp_reg_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;reg : tregister;const ref: treference; l : tasmlabel);
  1224. var
  1225. tmpref : treference;
  1226. begin
  1227. tmpref:=ref;
  1228. make_simple_ref(list,tmpref);
  1229. check_register_size(size,reg);
  1230. list.concat(taicpu.op_reg_ref(A_CMP,TCgSize2OpSize[size],reg,tmpref));
  1231. a_jmp_cond(list,cmp_op,l);
  1232. end;
  1233. procedure tcgx86.a_jmp_cond(list : taasmoutput;cond : TOpCmp;l: tasmlabel);
  1234. var
  1235. ai : taicpu;
  1236. begin
  1237. if cond=OC_None then
  1238. ai := Taicpu.Op_sym(A_JMP,S_NO,l)
  1239. else
  1240. begin
  1241. ai:=Taicpu.Op_sym(A_Jcc,S_NO,l);
  1242. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1243. end;
  1244. ai.is_jmp:=true;
  1245. list.concat(ai);
  1246. end;
  1247. procedure tcgx86.a_jmp_flags(list : taasmoutput;const f : TResFlags;l: tasmlabel);
  1248. var
  1249. ai : taicpu;
  1250. begin
  1251. ai := Taicpu.op_sym(A_Jcc,S_NO,l);
  1252. ai.SetCondition(flags_to_cond(f));
  1253. ai.is_jmp := true;
  1254. list.concat(ai);
  1255. end;
  1256. procedure tcgx86.g_flags2reg(list: taasmoutput; size: TCgSize; const f: tresflags; reg: TRegister);
  1257. var
  1258. ai : taicpu;
  1259. hreg : tregister;
  1260. begin
  1261. hreg:=makeregsize(list,reg,OS_8);
  1262. ai:=Taicpu.op_reg(A_SETcc,S_B,hreg);
  1263. ai.setcondition(flags_to_cond(f));
  1264. list.concat(ai);
  1265. if (reg<>hreg) then
  1266. a_load_reg_reg(list,OS_8,size,hreg,reg);
  1267. end;
  1268. procedure tcgx86.g_flags2ref(list: taasmoutput; size: TCgSize; const f: tresflags; const ref: TReference);
  1269. var
  1270. ai : taicpu;
  1271. tmpref : treference;
  1272. begin
  1273. tmpref:=ref;
  1274. make_simple_ref(list,tmpref);
  1275. if not(size in [OS_8,OS_S8]) then
  1276. a_load_const_ref(list,size,0,tmpref);
  1277. ai:=Taicpu.op_ref(A_SETcc,S_B,tmpref);
  1278. ai.setcondition(flags_to_cond(f));
  1279. list.concat(ai);
  1280. end;
  1281. { ************* concatcopy ************ }
  1282. procedure Tcgx86.g_concatcopy(list:Taasmoutput;const source,dest:Treference;len:aint);
  1283. const
  1284. {$ifdef cpu64bit}
  1285. REGCX=NR_RCX;
  1286. REGSI=NR_RSI;
  1287. REGDI=NR_RDI;
  1288. {$else cpu64bit}
  1289. REGCX=NR_ECX;
  1290. REGSI=NR_ESI;
  1291. REGDI=NR_EDI;
  1292. {$endif cpu64bit}
  1293. type copymode=(copy_move,copy_mmx,copy_string);
  1294. var srcref,dstref:Treference;
  1295. r,r0,r1,r2,r3:Tregister;
  1296. helpsize:aint;
  1297. copysize:byte;
  1298. cgsize:Tcgsize;
  1299. cm:copymode;
  1300. begin
  1301. cm:=copy_move;
  1302. helpsize:=12;
  1303. if cs_littlesize in aktglobalswitches then
  1304. helpsize:=8;
  1305. if (cs_mmx in aktlocalswitches) and
  1306. not(pi_uses_fpu in current_procinfo.flags) and
  1307. ((len=8) or (len=16) or (len=24) or (len=32)) then
  1308. cm:=copy_mmx;
  1309. if (len>helpsize) then
  1310. cm:=copy_string;
  1311. if (cs_littlesize in aktglobalswitches) and
  1312. not((len<=16) and (cm=copy_mmx)) then
  1313. cm:=copy_string;
  1314. case cm of
  1315. copy_move:
  1316. begin
  1317. dstref:=dest;
  1318. srcref:=source;
  1319. copysize:=sizeof(aint);
  1320. cgsize:=int_cgsize(copysize);
  1321. while len<>0 do
  1322. begin
  1323. if len<2 then
  1324. begin
  1325. copysize:=1;
  1326. cgsize:=OS_8;
  1327. end
  1328. else if len<4 then
  1329. begin
  1330. copysize:=2;
  1331. cgsize:=OS_16;
  1332. end
  1333. else if len<8 then
  1334. begin
  1335. copysize:=4;
  1336. cgsize:=OS_32;
  1337. end;
  1338. dec(len,copysize);
  1339. r:=getintregister(list,cgsize);
  1340. a_load_ref_reg(list,cgsize,cgsize,srcref,r);
  1341. a_load_reg_ref(list,cgsize,cgsize,r,dstref);
  1342. inc(srcref.offset,copysize);
  1343. inc(dstref.offset,copysize);
  1344. end;
  1345. end;
  1346. copy_mmx:
  1347. begin
  1348. dstref:=dest;
  1349. srcref:=source;
  1350. r0:=getmmxregister(list);
  1351. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r0,nil);
  1352. if len>=16 then
  1353. begin
  1354. inc(srcref.offset,8);
  1355. r1:=getmmxregister(list);
  1356. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r1,nil);
  1357. end;
  1358. if len>=24 then
  1359. begin
  1360. inc(srcref.offset,8);
  1361. r2:=getmmxregister(list);
  1362. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r2,nil);
  1363. end;
  1364. if len>=32 then
  1365. begin
  1366. inc(srcref.offset,8);
  1367. r3:=getmmxregister(list);
  1368. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r3,nil);
  1369. end;
  1370. a_loadmm_reg_ref(list,OS_M64,OS_M64,r0,dstref,nil);
  1371. if len>=16 then
  1372. begin
  1373. inc(dstref.offset,8);
  1374. a_loadmm_reg_ref(list,OS_M64,OS_M64,r1,dstref,nil);
  1375. end;
  1376. if len>=24 then
  1377. begin
  1378. inc(dstref.offset,8);
  1379. a_loadmm_reg_ref(list,OS_M64,OS_M64,r2,dstref,nil);
  1380. end;
  1381. if len>=32 then
  1382. begin
  1383. inc(dstref.offset,8);
  1384. a_loadmm_reg_ref(list,OS_M64,OS_M64,r3,dstref,nil);
  1385. end;
  1386. end
  1387. else {copy_string, should be a good fallback in case of unhandled}
  1388. begin
  1389. getcpuregister(list,REGDI);
  1390. a_loadaddr_ref_reg(list,dest,REGDI);
  1391. getcpuregister(list,REGSI);
  1392. a_loadaddr_ref_reg(list,source,REGSI);
  1393. getcpuregister(list,REGCX);
  1394. list.concat(Taicpu.op_none(A_CLD,S_NO));
  1395. if cs_littlesize in aktglobalswitches then
  1396. begin
  1397. a_load_const_reg(list,OS_INT,len,REGCX);
  1398. list.concat(Taicpu.op_none(A_REP,S_NO));
  1399. list.concat(Taicpu.op_none(A_MOVSB,S_NO));
  1400. end
  1401. else
  1402. begin
  1403. helpsize:=len div sizeof(aint);
  1404. len:=len mod sizeof(aint);
  1405. if helpsize>1 then
  1406. begin
  1407. a_load_const_reg(list,OS_INT,helpsize,REGCX);
  1408. list.concat(Taicpu.op_none(A_REP,S_NO));
  1409. end;
  1410. if helpsize>0 then
  1411. begin
  1412. {$ifdef cpu64bit}
  1413. if sizeof(aint)=8 then
  1414. list.concat(Taicpu.op_none(A_MOVSQ,S_NO))
  1415. else
  1416. {$endif cpu64bit}
  1417. list.concat(Taicpu.op_none(A_MOVSD,S_NO));
  1418. end;
  1419. if len>=4 then
  1420. begin
  1421. dec(len,4);
  1422. list.concat(Taicpu.op_none(A_MOVSD,S_NO));
  1423. end;
  1424. if len>=2 then
  1425. begin
  1426. dec(len,2);
  1427. list.concat(Taicpu.op_none(A_MOVSW,S_NO));
  1428. end;
  1429. if len=1 then
  1430. list.concat(Taicpu.op_none(A_MOVSB,S_NO));
  1431. end;
  1432. ungetcpuregister(list,REGCX);
  1433. ungetcpuregister(list,REGSI);
  1434. ungetcpuregister(list,REGDI);
  1435. end;
  1436. end;
  1437. end;
  1438. {****************************************************************************
  1439. Entry/Exit Code Helpers
  1440. ****************************************************************************}
  1441. procedure tcgx86.g_releasevaluepara_openarray(list : taasmoutput;const l:tlocation);
  1442. begin
  1443. { Nothing to release }
  1444. end;
  1445. procedure tcgx86.g_profilecode(list : taasmoutput);
  1446. var
  1447. pl : tasmlabel;
  1448. mcountprefix : String[4];
  1449. begin
  1450. case target_info.system of
  1451. {$ifndef NOTARGETWIN32}
  1452. system_i386_win32,
  1453. {$endif}
  1454. system_i386_freebsd,
  1455. system_i386_netbsd,
  1456. // system_i386_openbsd,
  1457. system_i386_wdosx :
  1458. begin
  1459. Case target_info.system Of
  1460. system_i386_freebsd : mcountprefix:='.';
  1461. system_i386_netbsd : mcountprefix:='__';
  1462. // system_i386_openbsd : mcountprefix:='.';
  1463. else
  1464. mcountPrefix:='';
  1465. end;
  1466. objectlibrary.getaddrlabel(pl);
  1467. new_section(list,sec_data,lower(current_procinfo.procdef.mangledname),sizeof(aint));
  1468. list.concat(Tai_label.Create(pl));
  1469. list.concat(Tai_const.Create_32bit(0));
  1470. new_section(list,sec_code,lower(current_procinfo.procdef.mangledname),0);
  1471. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDX));
  1472. list.concat(Taicpu.Op_sym_ofs_reg(A_MOV,S_L,pl,0,NR_EDX));
  1473. a_call_name(list,target_info.Cprefix+mcountprefix+'mcount');
  1474. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  1475. end;
  1476. system_i386_linux:
  1477. a_call_name(list,target_info.Cprefix+'mcount');
  1478. system_i386_go32v2,system_i386_watcom:
  1479. begin
  1480. a_call_name(list,'MCOUNT');
  1481. end;
  1482. system_x86_64_linux:
  1483. begin
  1484. a_call_name(list,'mcount');
  1485. end;
  1486. end;
  1487. end;
  1488. procedure tcgx86.g_stackpointer_alloc(list : taasmoutput;localsize : longint);
  1489. {$ifdef i386}
  1490. {$ifndef NOTARGETWIN32}
  1491. var
  1492. href : treference;
  1493. i : integer;
  1494. again : tasmlabel;
  1495. {$endif NOTARGETWIN32}
  1496. {$endif i386}
  1497. begin
  1498. if localsize>0 then
  1499. begin
  1500. {$ifdef i386}
  1501. {$ifndef NOTARGETWIN32}
  1502. { windows guards only a few pages for stack growing, }
  1503. { so we have to access every page first }
  1504. if (target_info.system=system_i386_win32) and
  1505. (localsize>=winstackpagesize) then
  1506. begin
  1507. if localsize div winstackpagesize<=5 then
  1508. begin
  1509. list.concat(Taicpu.Op_const_reg(A_SUB,S_L,localsize-4,NR_ESP));
  1510. for i:=1 to localsize div winstackpagesize do
  1511. begin
  1512. reference_reset_base(href,NR_ESP,localsize-i*winstackpagesize);
  1513. list.concat(Taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  1514. end;
  1515. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  1516. end
  1517. else
  1518. begin
  1519. objectlibrary.getlabel(again);
  1520. getcpuregister(list,NR_EDI);
  1521. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  1522. list.concat(Taicpu.op_const_reg(A_MOV,S_L,localsize div winstackpagesize,NR_EDI));
  1523. a_label(list,again);
  1524. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  1525. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  1526. list.concat(Taicpu.op_reg(A_DEC,S_L,NR_EDI));
  1527. a_jmp_cond(list,OC_NE,again);
  1528. list.concat(Taicpu.op_const_reg(A_SUB,S_L,localsize mod winstackpagesize - 4,NR_ESP));
  1529. reference_reset_base(href,NR_ESP,localsize-4);
  1530. list.concat(Taicpu.op_ref_reg(A_MOV,S_L,href,NR_EDI));
  1531. ungetcpuregister(list,NR_EDI);
  1532. end
  1533. end
  1534. else
  1535. {$endif NOTARGETWIN32}
  1536. {$endif i386}
  1537. list.concat(Taicpu.Op_const_reg(A_SUB,tcgsize2opsize[OS_ADDR],localsize,NR_STACK_POINTER_REG));
  1538. end;
  1539. end;
  1540. procedure tcgx86.g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);
  1541. begin
  1542. {$ifdef i386}
  1543. { interrupt support for i386 }
  1544. if (po_interrupt in current_procinfo.procdef.procoptions) then
  1545. begin
  1546. { .... also the segment registers }
  1547. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_GS));
  1548. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_FS));
  1549. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_ES));
  1550. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_DS));
  1551. { save the registers of an interrupt procedure }
  1552. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDI));
  1553. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_ESI));
  1554. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDX));
  1555. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_ECX));
  1556. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EBX));
  1557. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EAX));
  1558. end;
  1559. {$endif i386}
  1560. { save old framepointer }
  1561. if not nostackframe then
  1562. begin
  1563. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) then
  1564. CGmessage(cg_d_stackframe_omited)
  1565. else
  1566. begin
  1567. list.concat(tai_regalloc.alloc(NR_FRAME_POINTER_REG,nil));
  1568. include(rg[R_INTREGISTER].preserved_by_proc,RS_FRAME_POINTER_REG);
  1569. list.concat(Taicpu.op_reg(A_PUSH,tcgsize2opsize[OS_ADDR],NR_FRAME_POINTER_REG));
  1570. { Return address and FP are both on stack }
  1571. dwarfcfi.cfa_def_cfa_offset(list,2*sizeof(aint));
  1572. dwarfcfi.cfa_offset(list,NR_FRAME_POINTER_REG,-(2*sizeof(aint)));
  1573. list.concat(Taicpu.op_reg_reg(A_MOV,tcgsize2opsize[OS_ADDR],NR_STACK_POINTER_REG,NR_FRAME_POINTER_REG));
  1574. dwarfcfi.cfa_def_cfa_register(list,NR_FRAME_POINTER_REG);
  1575. end;
  1576. { allocate stackframe space }
  1577. if localsize<>0 then
  1578. begin
  1579. cg.g_stackpointer_alloc(list,localsize);
  1580. end;
  1581. end;
  1582. { allocate PIC register }
  1583. if (cs_create_pic in aktmoduleswitches) and
  1584. (tf_pic_uses_got in target_info.flags) then
  1585. begin
  1586. a_call_name(list,'FPC_GETEIPINEBX');
  1587. list.concat(taicpu.op_sym_ofs_reg(A_ADD,tcgsize2opsize[OS_ADDR],objectlibrary.newasmsymbol('_GLOBAL_OFFSET_TABLE_',AB_EXTERNAL,AT_DATA),0,NR_PIC_OFFSET_REG));
  1588. list.concat(tai_regalloc.alloc(NR_PIC_OFFSET_REG,nil));
  1589. end;
  1590. end;
  1591. { produces if necessary overflowcode }
  1592. procedure tcgx86.g_overflowcheck(list: taasmoutput; const l:tlocation;def:tdef);
  1593. var
  1594. hl : tasmlabel;
  1595. ai : taicpu;
  1596. cond : TAsmCond;
  1597. begin
  1598. if not(cs_check_overflow in aktlocalswitches) then
  1599. exit;
  1600. objectlibrary.getlabel(hl);
  1601. if not ((def.deftype=pointerdef) or
  1602. ((def.deftype=orddef) and
  1603. (torddef(def).typ in [u64bit,u16bit,u32bit,u8bit,uchar,
  1604. bool8bit,bool16bit,bool32bit]))) then
  1605. cond:=C_NO
  1606. else
  1607. cond:=C_NB;
  1608. ai:=Taicpu.Op_Sym(A_Jcc,S_NO,hl);
  1609. ai.SetCondition(cond);
  1610. ai.is_jmp:=true;
  1611. list.concat(ai);
  1612. a_call_name(list,'FPC_OVERFLOW');
  1613. a_label(list,hl);
  1614. end;
  1615. end.