nx86inl.pas 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Generate x86 inline nodes
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit nx86inl;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. node,ninl,ncginl;
  22. type
  23. tx86inlinenode = class(tcginlinenode)
  24. { first pass override
  25. so that the code generator will actually generate
  26. these nodes.
  27. }
  28. function first_pi: tnode ; override;
  29. function first_arctan_real: tnode; override;
  30. function first_abs_real: tnode; override;
  31. function first_sqr_real: tnode; override;
  32. function first_sqrt_real: tnode; override;
  33. function first_ln_real: tnode; override;
  34. function first_cos_real: tnode; override;
  35. function first_sin_real: tnode; override;
  36. { second pass override to generate these nodes }
  37. procedure second_IncludeExclude;override;
  38. procedure second_pi; override;
  39. procedure second_arctan_real; override;
  40. procedure second_abs_real; override;
  41. procedure second_sqr_real; override;
  42. procedure second_sqrt_real; override;
  43. procedure second_ln_real; override;
  44. procedure second_cos_real; override;
  45. procedure second_sin_real; override;
  46. procedure second_prefetch;override;
  47. private
  48. procedure load_fpu_location;
  49. end;
  50. implementation
  51. uses
  52. systems,
  53. globals,
  54. cutils,verbose,
  55. symconst,
  56. defutil,
  57. aasmbase,aasmtai,aasmcpu,
  58. symdef,
  59. cgbase,pass_2,
  60. cpuinfo,cpubase,paramgr,
  61. nbas,ncon,ncal,ncnv,nld,ncgutil,
  62. cga,cgutils,cgx86,cgobj;
  63. {*****************************************************************************
  64. TX86INLINENODE
  65. *****************************************************************************}
  66. function tx86inlinenode.first_pi : tnode;
  67. begin
  68. expectloc:=LOC_FPUREGISTER;
  69. registersfpu:=1;
  70. first_pi := nil;
  71. end;
  72. function tx86inlinenode.first_arctan_real : tnode;
  73. begin
  74. expectloc:=LOC_FPUREGISTER;
  75. registersint:=left.registersint;
  76. registersfpu:=max(left.registersfpu,2);
  77. {$ifdef SUPPORT_MMX}
  78. registersmmx:=left.registersmmx;
  79. {$endif SUPPORT_MMX}
  80. first_arctan_real := nil;
  81. end;
  82. function tx86inlinenode.first_abs_real : tnode;
  83. begin
  84. if use_sse(resulttype.def) then
  85. begin
  86. expectloc:=LOC_MMREGISTER;
  87. registersmm:=max(left.registersmm,1);
  88. end
  89. else
  90. begin
  91. expectloc:=LOC_FPUREGISTER;
  92. registersfpu:=max(left.registersfpu,1);
  93. end;
  94. registersint:=left.registersint;
  95. {$ifdef SUPPORT_MMX}
  96. registersmmx:=left.registersmmx;
  97. {$endif SUPPORT_MMX}
  98. first_abs_real := nil;
  99. end;
  100. function tx86inlinenode.first_sqr_real : tnode;
  101. begin
  102. expectloc:=LOC_FPUREGISTER;
  103. registersint:=left.registersint;
  104. registersfpu:=max(left.registersfpu,1);
  105. {$ifdef SUPPORT_MMX}
  106. registersmmx:=left.registersmmx;
  107. {$endif SUPPORT_MMX}
  108. first_sqr_real := nil;
  109. end;
  110. function tx86inlinenode.first_sqrt_real : tnode;
  111. begin
  112. expectloc:=LOC_FPUREGISTER;
  113. registersint:=left.registersint;
  114. registersfpu:=max(left.registersfpu,1);
  115. {$ifdef SUPPORT_MMX}
  116. registersmmx:=left.registersmmx;
  117. {$endif SUPPORT_MMX}
  118. first_sqrt_real := nil;
  119. end;
  120. function tx86inlinenode.first_ln_real : tnode;
  121. begin
  122. expectloc:=LOC_FPUREGISTER;
  123. registersint:=left.registersint;
  124. registersfpu:=max(left.registersfpu,2);
  125. {$ifdef SUPPORT_MMX}
  126. registersmmx:=left.registersmmx;
  127. {$endif SUPPORT_MMX}
  128. first_ln_real := nil;
  129. end;
  130. function tx86inlinenode.first_cos_real : tnode;
  131. begin
  132. expectloc:=LOC_FPUREGISTER;
  133. registersint:=left.registersint;
  134. registersfpu:=max(left.registersfpu,1);
  135. {$ifdef SUPPORT_MMX}
  136. registersmmx:=left.registersmmx;
  137. {$endif SUPPORT_MMX}
  138. first_cos_real := nil;
  139. end;
  140. function tx86inlinenode.first_sin_real : tnode;
  141. begin
  142. expectloc:=LOC_FPUREGISTER;
  143. registersint:=left.registersint;
  144. registersfpu:=max(left.registersfpu,1);
  145. {$ifdef SUPPORT_MMX}
  146. registersmmx:=left.registersmmx;
  147. {$endif SUPPORT_MMX}
  148. first_sin_real := nil;
  149. end;
  150. procedure tx86inlinenode.second_Pi;
  151. begin
  152. location_reset(location,LOC_FPUREGISTER,def_cgsize(resulttype.def));
  153. emit_none(A_FLDPI,S_NO);
  154. tcgx86(cg).inc_fpu_stack;
  155. location.register:=NR_FPU_RESULT_REG;
  156. end;
  157. { load the FPU into the an fpu register }
  158. procedure tx86inlinenode.load_fpu_location;
  159. begin
  160. location_reset(location,LOC_FPUREGISTER,def_cgsize(resulttype.def));
  161. location.register:=NR_FPU_RESULT_REG;
  162. secondpass(left);
  163. case left.location.loc of
  164. LOC_FPUREGISTER:
  165. ;
  166. LOC_CFPUREGISTER:
  167. begin
  168. cg.a_loadfpu_reg_reg(exprasmlist,left.location.size,
  169. left.location.register,location.register);
  170. end;
  171. LOC_REFERENCE,LOC_CREFERENCE:
  172. begin
  173. cg.a_loadfpu_ref_reg(exprasmlist,
  174. def_cgsize(left.resulttype.def),
  175. left.location.reference,location.register);
  176. end
  177. else
  178. internalerror(309991);
  179. end;
  180. end;
  181. procedure tx86inlinenode.second_arctan_real;
  182. begin
  183. load_fpu_location;
  184. emit_none(A_FLD1,S_NO);
  185. emit_none(A_FPATAN,S_NO);
  186. end;
  187. procedure tx86inlinenode.second_abs_real;
  188. var
  189. href : treference;
  190. begin
  191. if use_sse(resulttype.def) then
  192. begin
  193. secondpass(left);
  194. location_force_mmregscalar(exprasmlist,left.location,false);
  195. location:=left.location;
  196. case tfloatdef(resulttype.def).typ of
  197. s32real:
  198. reference_reset_symbol(href,
  199. objectlibrary.newasmsymbol('FPC_ABSMASK_SINGLE',AB_EXTERNAL,AT_DATA),0);
  200. s64real:
  201. reference_reset_symbol(href,
  202. objectlibrary.newasmsymbol('FPC_ABSMASK_DOUBLE',AB_EXTERNAL,AT_DATA),0);
  203. else
  204. internalerror(200506081);
  205. end;
  206. exprasmlist.concat(taicpu.op_ref_reg(A_ANDPS,S_XMM,href,location.register))
  207. end
  208. else
  209. begin
  210. load_fpu_location;
  211. emit_none(A_FABS,S_NO);
  212. end;
  213. end;
  214. procedure tx86inlinenode.second_sqr_real;
  215. begin
  216. load_fpu_location;
  217. emit_reg_reg(A_FMUL,S_NO,NR_ST0,NR_ST0);
  218. end;
  219. procedure tx86inlinenode.second_sqrt_real;
  220. begin
  221. load_fpu_location;
  222. emit_none(A_FSQRT,S_NO);
  223. end;
  224. procedure tx86inlinenode.second_ln_real;
  225. begin
  226. load_fpu_location;
  227. emit_none(A_FLDLN2,S_NO);
  228. emit_none(A_FXCH,S_NO);
  229. emit_none(A_FYL2X,S_NO);
  230. end;
  231. procedure tx86inlinenode.second_cos_real;
  232. begin
  233. load_fpu_location;
  234. emit_none(A_FCOS,S_NO);
  235. end;
  236. procedure tx86inlinenode.second_sin_real;
  237. begin
  238. load_fpu_location;
  239. emit_none(A_FSIN,S_NO)
  240. end;
  241. procedure tx86inlinenode.second_prefetch;
  242. var
  243. ref : treference;
  244. r : tregister;
  245. begin
  246. {$ifdef i386}
  247. if aktspecificoptprocessor>=ClassPentium3 then
  248. {$endif i386}
  249. begin
  250. secondpass(left);
  251. case left.location.loc of
  252. LOC_CREFERENCE,
  253. LOC_REFERENCE:
  254. begin
  255. r:=cg.getintregister(exprasmlist,OS_ADDR);
  256. cg.a_loadaddr_ref_reg(exprasmlist,left.location.reference,r);
  257. reference_reset_base(ref,r,0);
  258. exprasmlist.concat(taicpu.op_ref(A_PREFETCHNTA,S_NO,ref));
  259. end;
  260. else
  261. internalerror(200402021);
  262. end;
  263. end;
  264. end;
  265. {*****************************************************************************
  266. INCLUDE/EXCLUDE GENERIC HANDLING
  267. *****************************************************************************}
  268. procedure tx86inlinenode.second_IncludeExclude;
  269. var
  270. hregister : tregister;
  271. asmop : tasmop;
  272. bitsperop,l : longint;
  273. cgop : topcg;
  274. opsize : tcgsize;
  275. begin
  276. opsize:=OS_32;
  277. bitsperop:=(8*tcgsize2size[opsize]);
  278. secondpass(tcallparanode(left).left);
  279. if tcallparanode(tcallparanode(left).right).left.nodetype=ordconstn then
  280. begin
  281. { calculate bit position }
  282. l:=1 shl (tordconstnode(tcallparanode(tcallparanode(left).right).left).value mod bitsperop);
  283. { determine operator }
  284. if inlinenumber=in_include_x_y then
  285. cgop:=OP_OR
  286. else
  287. begin
  288. cgop:=OP_AND;
  289. l:=not(l);
  290. end;
  291. case tcallparanode(left).left.location.loc of
  292. LOC_REFERENCE :
  293. begin
  294. inc(tcallparanode(left).left.location.reference.offset,
  295. (tordconstnode(tcallparanode(tcallparanode(left).right).left).value div bitsperop)*tcgsize2size[opsize]);
  296. cg.a_op_const_ref(exprasmlist,cgop,opsize,l,tcallparanode(left).left.location.reference);
  297. end;
  298. LOC_CREGISTER :
  299. cg.a_op_const_reg(exprasmlist,cgop,tcallparanode(left).left.location.size,l,tcallparanode(left).left.location.register);
  300. else
  301. internalerror(200405022);
  302. end;
  303. end
  304. else
  305. begin
  306. { generate code for the element to set }
  307. secondpass(tcallparanode(tcallparanode(left).right).left);
  308. { determine asm operator }
  309. if inlinenumber=in_include_x_y then
  310. asmop:=A_BTS
  311. else
  312. asmop:=A_BTR;
  313. if tcallparanode(tcallparanode(left).right).left.location.loc in [LOC_CREGISTER,LOC_REGISTER] then
  314. { we don't need a mod 32 because this is done automatically }
  315. { by the bts instruction. For proper checking we would }
  316. { note: bts doesn't do any mod'ing, that's why we can also use }
  317. { it for normalsets! (JM) }
  318. { need a cmp and jmp, but this should be done by the }
  319. { type cast code which does range checking if necessary (FK) }
  320. hregister:=cg.makeregsize(exprasmlist,Tcallparanode(Tcallparanode(left).right).left.location.register,opsize)
  321. else
  322. hregister:=cg.getintregister(exprasmlist,opsize);
  323. cg.a_load_loc_reg(exprasmlist,opsize,tcallparanode(tcallparanode(left).right).left.location,hregister);
  324. if (tcallparanode(left).left.location.loc=LOC_REFERENCE) then
  325. emit_reg_ref(asmop,tcgsize2opsize[opsize],hregister,tcallparanode(left).left.location.reference)
  326. else
  327. emit_reg_reg(asmop,tcgsize2opsize[opsize],hregister,tcallparanode(left).left.location.register);
  328. end;
  329. end;
  330. end.