cpubase.pas 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667
  1. {******************************************************************************
  2. $Id$
  3. Copyright (c) 1998-2000 by Florian Klaempfl and Peter Vreman
  4. Contains the base types for the Scalable Processor ARChitecture (SPARC)
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************}
  17. unit cpuBase;
  18. {$INCLUDE fpcdefs.inc}
  19. interface
  20. uses globals,cutils,cclasses,aasmbase,cpuinfo,cginfo;
  21. const
  22. {Size of the instruction table converted by nasmconv.pas}
  23. maxinfolen=8;
  24. {Defines the default address size for a processor}
  25. OS_ADDR=OS_32;
  26. {the natural int size for a processor}
  27. OS_INT=OS_32;
  28. {the maximum float size for a processor}
  29. OS_FLOAT=OS_F64;
  30. {the size of a vector register for a processor}
  31. OS_VECTOR=OS_M64;
  32. {Operand types}
  33. OT_NONE = $00000000;
  34. OT_BITS8 = $00000001; { size, and other attributes, of the operand }
  35. OT_BITS16 = $00000002;
  36. OT_BITS32 = $00000004;
  37. OT_BITS64 = $00000008; { FPU only }
  38. OT_BITS80 = $00000010;
  39. OT_FAR = $00000020; { this means 16:16 or 16:32, like in CALL/JMP }
  40. OT_NEAR = $00000040;
  41. OT_SHORT = $00000080;
  42. OT_SIZE_MASK = $000000FF; { all the size attributes }
  43. OT_NON_SIZE = LongInt(not OT_SIZE_MASK);
  44. OT_SIGNED = $00000100; { the operand need to be signed -128-127 }
  45. OT_TO = $00000200; { operand is followed by a colon }
  46. { reverse effect in FADD, FSUB &c }
  47. OT_COLON = $00000400;
  48. OT_REGISTER = $00001000;
  49. OT_IMMEDIATE = $00002000;
  50. OT_IMM8 = $00002001;
  51. OT_IMM16 = $00002002;
  52. OT_IMM32 = $00002004;
  53. OT_IMM64 = $00002008;
  54. OT_IMM80 = $00002010;
  55. OT_REGMEM = $00200000; { for r/m, ie EA, operands }
  56. OT_REGNORM = $00201000; { 'normal' reg, qualifies as EA }
  57. OT_REG8 = $00201001;
  58. OT_REG16 = $00201002;
  59. OT_REG32 = $00201004;
  60. OT_MMXREG = $00201008; { MMX registers }
  61. OT_XMMREG = $00201010; { Katmai registers }
  62. OT_MEMORY = $00204000; { register number in 'basereg' }
  63. OT_MEM8 = $00204001;
  64. OT_MEM16 = $00204002;
  65. OT_MEM32 = $00204004;
  66. OT_MEM64 = $00204008;
  67. OT_MEM80 = $00204010;
  68. OT_FPUREG = $01000000; { floating point stack registers }
  69. OT_FPU0 = $01000800; { FPU stack register zero }
  70. OT_REG_SMASK = $00070000; { special register operands: these may be treated differently }
  71. { a mask for the following }
  72. OT_REG_ACCUM = $00211000; { accumulator: AL, AX or EAX }
  73. OT_REG_AL = $00211001; { REG_ACCUM | BITSxx }
  74. OT_REG_AX = $00211002; { ditto }
  75. OT_REG_EAX = $00211004; { and again }
  76. OT_REG_COUNT = $00221000; { counter: CL, CX or ECX }
  77. OT_REG_CL = $00221001; { REG_COUNT | BITSxx }
  78. OT_REG_CX = $00221002; { ditto }
  79. OT_REG_ECX = $00221004; { another one }
  80. OT_REG_DX = $00241002;
  81. OT_REG_SREG = $00081002; { any segment register }
  82. OT_REG_CS = $01081002; { CS }
  83. OT_REG_DESS = $02081002; { DS, ES, SS (non-CS 86 registers) }
  84. OT_REG_FSGS = $04081002; { FS, GS (386 extENDed registers) }
  85. OT_REG_CDT = $00101004; { CRn, DRn and TRn }
  86. OT_REG_CREG = $08101004; { CRn }
  87. OT_REG_CR4 = $08101404; { CR4 (Pentium only) }
  88. OT_REG_DREG = $10101004; { DRn }
  89. OT_REG_TREG = $20101004; { TRn }
  90. OT_MEM_OFFS = $00604000; { special type of EA }
  91. { simple [address] offset }
  92. OT_ONENESS = $00800000; { special type of immediate operand }
  93. { so UNITY == IMMEDIATE | ONENESS }
  94. OT_UNITY = $00802000; { for shift/rotate instructions }
  95. {Instruction flags }
  96. IF_NONE = $00000000;
  97. IF_SM = $00000001; { size match first two operands }
  98. IF_SM2 = $00000002;
  99. IF_SB = $00000004; { unsized operands can't be non-byte }
  100. IF_SW = $00000008; { unsized operands can't be non-word }
  101. IF_SD = $00000010; { unsized operands can't be nondword }
  102. IF_AR0 = $00000020; { SB, SW, SD applies to argument 0 }
  103. IF_AR1 = $00000040; { SB, SW, SD applies to argument 1 }
  104. IF_AR2 = $00000060; { SB, SW, SD applies to argument 2 }
  105. IF_ARMASK = $00000060; { mask for unsized argument spec }
  106. IF_PRIV = $00000100; { it's a privileged instruction }
  107. IF_SMM = $00000200; { it's only valid in SMM }
  108. IF_PROT = $00000400; { it's protected mode only }
  109. IF_UNDOC = $00001000; { it's an undocumented instruction }
  110. IF_FPU = $00002000; { it's an FPU instruction }
  111. IF_MMX = $00004000; { it's an MMX instruction }
  112. IF_3DNOW = $00008000; { it's a 3DNow! instruction }
  113. IF_SSE = $00010000; { it's a SSE (KNI, MMX2) instruction }
  114. IF_PMASK = LongInt($FF000000); { the mask for processor types }
  115. IF_PFMASK = LongInt($F001FF00); { the mask for disassembly "prefer" }
  116. IF_V7 = $00000000; { SPARC V7 instruction only (not supported)}
  117. IF_V8 = $01000000; { SPARC V8 instruction (the default)}
  118. IF_V9 = $02000000; { SPARC V9 instruction (not yet supported)}
  119. { added flags }
  120. IF_PRE = $40000000; { it's a prefix instruction }
  121. IF_PASS2 = LongInt($80000000);{instruction can change in a second pass?}
  122. TYPE
  123. {$WARNING CPU32 opcodes do not fully include the Ultra SPRAC instruction set.}
  124. { don't change the order of these opcodes! }
  125. TAsmOp=({$INCLUDE opcode.inc});
  126. op2strtable=ARRAY[TAsmOp]OF STRING[11];
  127. CONST
  128. FirstOp=Low(TAsmOp);
  129. LastOp=High(TAsmOp);
  130. std_op2str:op2strtable=({$INCLUDE strinst.inc});
  131. {*****************************************************************************
  132. Operand Sizes
  133. *****************************************************************************}
  134. TYPE
  135. TOpSize=(S_NO,
  136. S_B,{Byte}
  137. S_H,{Half word}
  138. S_W,{Word}
  139. S_L:=S_W,
  140. S_D,{Double Word}
  141. S_Q,{Quad word}
  142. S_IQ:=S_Q,
  143. S_SB,{Signed byte}
  144. S_SH,{Signed half word}
  145. S_SW,{Signed word}
  146. S_SD,{Signed double word}
  147. S_SQ,{Signed quad word}
  148. S_FS,{Float single word}
  149. S_FX:=S_FS,
  150. S_FD,{Float double word}
  151. S_FQ,{Float quad word}
  152. S_NEAR,
  153. S_FAR,
  154. S_SHORT);
  155. {*****************************************************************************}
  156. { Conditions }
  157. {*****************************************************************************}
  158. TYPE
  159. TAsmCond=(C_None,
  160. C_A,C_AE,C_B,C_BE,C_C,C_E,C_G,C_GE,C_L,C_LE,C_NA,C_NAE,
  161. C_NB,C_NBE,C_NC,C_NE,C_NG,C_NGE,C_NL,C_NLE,C_NO,C_NP,
  162. C_NS,C_NZ,C_O,C_P,C_PE,C_PO,C_S,C_Z
  163. );
  164. CONST
  165. cond2str:ARRAY[TAsmCond] of string[3]=('',
  166. 'a','ae','b','be','c','e','g','ge','l','le','na','nae',
  167. 'nb','nbe','nc','ne','ng','nge','nl','nle','no','np',
  168. 'ns','nz','o','p','pe','po','s','z'
  169. );
  170. inverse_cond:ARRAY[TAsmCond] of TAsmCond=(C_None,
  171. C_NA,C_NAE,C_NB,C_NBE,C_NC,C_NE,C_NG,C_NGE,C_NL,C_NLE,C_A,C_AE,
  172. C_B,C_BE,C_C,C_E,C_G,C_GE,C_L,C_LE,C_O,C_P,
  173. C_S,C_Z,C_NO,C_NP,C_NP,C_P,C_NS,C_NZ
  174. );
  175. CONST
  176. CondAsmOps=3;
  177. CondAsmOp:ARRAY[0..CondAsmOps-1] of TAsmOp=(A_FCMPd, A_JMPL, A_FCMPs);
  178. CondAsmOpStr:ARRAY[0..CondAsmOps-1] of string[7]=('FCMPd','JMPL','FCMPs');
  179. {*****************************************************************************}
  180. { Registers }
  181. {*****************************************************************************}
  182. TYPE
  183. { enumeration for registers, don't change the order }
  184. { it's used by the register size conversions }
  185. ToldRegister=({$INCLUDE registers.inc});
  186. Tregister=record
  187. enum:Toldregister;
  188. number:word;
  189. end;
  190. TRegister64=PACKED RECORD
  191. {A type to store register locations for 64 Bit values.}
  192. RegLo,RegHi:TRegister;
  193. END;
  194. treg64=tregister64;{alias for compact code}
  195. TRegisterSet=SET OF ToldRegister;
  196. CONST
  197. R_NO=R_NONE;
  198. firstreg = low(Toldregister);
  199. lastreg = high(R_ASR31);
  200. type
  201. reg2strtable=ARRAY[firstreg..lastreg] OF STRING[7];
  202. const
  203. std_reg2str:reg2strtable=({$INCLUDE strregs.inc});
  204. {*****************************************************************************
  205. Flags
  206. *****************************************************************************}
  207. TYPE
  208. TResFlags=(
  209. F_E, {Equal}
  210. F_NE, {Not Equal}
  211. F_G, {Greater}
  212. F_L, {Less}
  213. F_GE, {Greater or Equal}
  214. F_LE, {Less or Equal}
  215. F_C, {Carry}
  216. F_NC, {Not Carry}
  217. F_A, {Above}
  218. F_AE, {Above or Equal}
  219. F_B, {Below}
  220. F_BE {Below or Equal}
  221. );
  222. {*****************************************************************************
  223. Reference
  224. *****************************************************************************}
  225. TYPE
  226. trefoptions=(ref_none,ref_parafixup,ref_localfixup,ref_selffixup);
  227. { immediate/reference record }
  228. poperreference = ^treference;
  229. Preference=^Treference;
  230. treference = packed record
  231. segment,
  232. base,
  233. index : tregister;
  234. scalefactor : byte;
  235. offset : LongInt;
  236. symbol : tasmsymbol;
  237. offsetfixup : LongInt;
  238. options : trefoptions;
  239. alignment : byte;
  240. END;
  241. { reference record }
  242. PParaReference=^TParaReference;
  243. TParaReference=PACKED RECORD
  244. Index:TRegister;
  245. Offset:longint;
  246. END;
  247. {*****************************************************************************
  248. Operands
  249. *****************************************************************************}
  250. { Types of operand }
  251. toptype=(top_none,top_reg,top_ref,top_const,top_symbol,top_raddr,top_caddr);
  252. toper=record
  253. ot:LongInt;
  254. case typ:toptype of
  255. top_none:();
  256. top_reg:(reg:tregister);
  257. top_ref:(ref:poperreference);
  258. top_const:(val:aword);
  259. top_symbol:(sym:tasmsymbol;symofs:LongInt);
  260. top_raddr:(reg1,reg2:TRegister);
  261. top_caddr:(regb:TRegister;const13:Integer);
  262. end;
  263. {*****************************************************************************
  264. Argument Classification
  265. *****************************************************************************}
  266. TYPE
  267. TArgClass = (
  268. { the following classes should be defined by all processor implemnations }
  269. AC_NOCLASS,
  270. AC_MEMORY,
  271. AC_INTEGER,
  272. AC_FPU,
  273. { the following argument classes are i386 specific }
  274. AC_FPUUP,
  275. AC_SSE,
  276. AC_SSEUP);
  277. {*****************************************************************************
  278. Generic Location
  279. *****************************************************************************}
  280. TYPE
  281. TLoc=( {information about the location of an operand}
  282. LOC_INVALID, { added for tracking problems}
  283. LOC_CONSTANT, { CONSTant value }
  284. LOC_JUMP, { boolean results only, jump to false or true label }
  285. LOC_FLAGS, { boolean results only, flags are set }
  286. LOC_CREFERENCE, { in memory CONSTant value }
  287. LOC_REFERENCE, { in memory value }
  288. LOC_REGISTER, { in a processor register }
  289. LOC_CREGISTER, { Constant register which shouldn't be modified }
  290. LOC_FPUREGISTER, { FPU stack }
  291. LOC_CFPUREGISTER, { if it is a FPU register variable on the fpu stack }
  292. LOC_MMXREGISTER, { MMX register }
  293. LOC_CMMXREGISTER, { MMX register variable }
  294. LOC_MMREGISTER,
  295. LOC_CMMREGISTER
  296. );
  297. {tparamlocation describes where a parameter for a procedure is stored.
  298. References are given from the caller's point of view. The usual TLocation isn't
  299. used, because contains a lot of unnessary fields.}
  300. TParaLocation=PACKED RECORD
  301. Size:TCGSize;
  302. Loc:TLoc;
  303. sp_fixup:LongInt;
  304. CASE TLoc OF
  305. LOC_REFERENCE:(reference:tparareference);
  306. { segment in reference at the same place as in loc_register }
  307. LOC_REGISTER,LOC_CREGISTER : (
  308. CASE LongInt OF
  309. 1 : (register,registerhigh : tregister);
  310. { overlay a registerlow }
  311. 2 : (registerlow : tregister);
  312. { overlay a 64 Bit register type }
  313. 3 : (reg64 : tregister64);
  314. 4 : (register64 : tregister64);
  315. );
  316. { it's only for better handling }
  317. LOC_MMXREGISTER,LOC_CMMXREGISTER : (mmxreg : tregister);
  318. END;
  319. TLocation=PACKED RECORD
  320. loc : TLoc;
  321. size : TCGSize;
  322. case TLoc of
  323. LOC_FLAGS : (resflags : tresflags);
  324. LOC_CONSTANT : (
  325. case longint of
  326. 1 : (value : AWord);
  327. 2 : (valuelow, valuehigh:AWord);
  328. { overlay a complete 64 Bit value }
  329. 3 : (valueqword : qword);
  330. );
  331. LOC_CREFERENCE,
  332. LOC_REFERENCE : (reference : treference);
  333. { segment in reference at the same place as in loc_register }
  334. LOC_REGISTER,LOC_CREGISTER : (
  335. case longint of
  336. 1 : (register,registerhigh,segment : tregister);
  337. { overlay a registerlow }
  338. 2 : (registerlow : tregister);
  339. { overlay a 64 Bit register type }
  340. 3 : (reg64 : tregister64);
  341. 4 : (register64 : tregister64);
  342. );
  343. { it's only for better handling }
  344. LOC_MMXREGISTER,LOC_CMMXREGISTER : (mmxreg : tregister);
  345. end;
  346. {*****************************************************************************
  347. Constants
  348. *****************************************************************************}
  349. const
  350. general_registers = [R_G0..R_I7];
  351. { legend: }
  352. { xxxregs = set of all possibly used registers of that type in the code }
  353. { generator }
  354. { usableregsxxx = set of all 32bit components of registers that can be }
  355. { possible allocated to a regvar or using getregisterxxx (this }
  356. { excludes registers which can be only used for parameter }
  357. { passing on ABI's that define this) }
  358. { c_countusableregsxxx = amount of registers in the usableregsxxx set }
  359. IntRegs=[R_G0..R_I7];
  360. usableregsint=[R_O0..R_I7];
  361. c_countusableregsint = 24;
  362. fpuregs=[R_F0..R_F31];
  363. usableregsfpu=[R_F0..R_F31];
  364. c_countusableregsfpu=32;
  365. mmregs=[];
  366. usableregsmm=[];
  367. c_countusableregsmm=0;
  368. { no distinction on this platform }
  369. maxaddrregs = 0;
  370. addrregs = [];
  371. usableregsaddr = [];
  372. c_countusableregsaddr = 0;
  373. firstsaveintreg = R_O0;
  374. lastsaveintreg = R_I7;
  375. firstsavefpureg = R_F0;
  376. lastsavefpureg = R_F31;
  377. firstsavemmreg = R_I0;
  378. lastsavemmreg = R_I7;
  379. lowsavereg = R_G0;
  380. highsavereg = R_I7;
  381. ALL_REGISTERS = [lowsavereg..highsavereg];
  382. lvaluelocations = [LOC_REFERENCE,LOC_CFPUREGISTER,
  383. LOC_CREGISTER,LOC_MMXREGISTER,LOC_CMMXREGISTER];
  384. {*****************************************************************************
  385. GDB Information
  386. *****************************************************************************}
  387. {# Register indexes for stabs information, when some parameters or variables
  388. are stored in registers.
  389. Taken from rs6000.h (DBX_REGISTER_NUMBER) from GCC 3.x source code.}
  390. stab_regindex:ARRAY[firstreg..lastreg]OF ShortInt=({$INCLUDE stabregi.inc});
  391. {*************************** generic register names **************************}
  392. stack_pointer_reg = R_O6;
  393. frame_pointer_reg = R_I6;
  394. {the return_result_reg, is used inside the called function to store its return
  395. value when that is a scalar value otherwise a pointer to the address of the
  396. result is placed inside it}
  397. return_result_reg = R_I0;
  398. {the function_result_reg contains the function result after a call to a scalar
  399. function othewise it contains a pointer to the returned result}
  400. function_result_reg = R_O0;
  401. self_pointer_reg =R_G5;
  402. {There is no accumulator in the SPARC architecture. There are just families
  403. of registers. All registers belonging to the same family are identical except
  404. in the "global registers" family where GO is different from the others :
  405. G0 gives always 0 when it is red and thows away any value written to it.
  406. Nevertheless, scalar routine results are returned onto R_O0.}
  407. accumulator = R_O0;
  408. accumulatorhigh = R_O1;
  409. fpu_result_reg =R_F0;
  410. mmresultreg =R_G0;
  411. {*****************************************************************************}
  412. { GCC /ABI linking information }
  413. {*****************************************************************************}
  414. {# Registers which must be saved when calling a routine declared as cppdecl,
  415. cdecl, stdcall, safecall, palmossyscall. The registers saved should be the ones
  416. as defined in the target ABI and / or GCC.
  417. This value can be deduced from the CALLED_USED_REGISTERS array in the GCC
  418. source.}
  419. std_saved_registers=[R_O6];
  420. {# Required parameter alignment when calling a routine declared as stdcall and
  421. cdecl. The alignment value should be the one defined by GCC or the target ABI.
  422. The value of this constant is equal to the constant
  423. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.}
  424. std_param_align=4;
  425. {# Registers which are defined as scratch and no need to save across routine
  426. calls or in assembler blocks.}
  427. ScratchRegsCount=8;
  428. scratch_regs:ARRAY[1..ScratchRegsCount]OF ToldRegister=(R_L0,R_L1,R_L2,R_L3,R_L4,R_L5,R_L6,R_L7);
  429. { low and high of the available maximum width integer general purpose }
  430. { registers }
  431. LoGPReg = R_G0;
  432. HiGPReg = R_I7;
  433. { low and high of every possible width general purpose register (same as }
  434. { above on most architctures apart from the 80x86) }
  435. LoReg = R_G0;
  436. HiReg = R_I7;
  437. cpuflags = [];
  438. { sizes }
  439. pointersize = 4;
  440. extENDed_size = 8;{SPARC architecture uses IEEE floating point numbers}
  441. mmreg_size = 8;
  442. SizePostfix_pointer = S_SW;
  443. {*****************************************************************************
  444. Instruction table
  445. *****************************************************************************}
  446. {$ifndef NOAG386BIN}
  447. TYPE
  448. tinsentry=packed record
  449. opcode : tasmop;
  450. ops : byte;
  451. optypes : ARRAY[0..2] of LongInt;
  452. code : ARRAY[0..maxinfolen] of char;
  453. flags : LongInt;
  454. END;
  455. pinsentry=^tinsentry;
  456. TInsTabCache=ARRAY[TasmOp] of LongInt;
  457. PInsTabCache=^TInsTabCache;
  458. VAR
  459. InsTabCache : PInsTabCache;
  460. {$ENDif NOAG386BIN}
  461. {*****************************************************************************
  462. Helpers
  463. *****************************************************************************}
  464. const
  465. maxvarregs=30;
  466. VarRegs:ARRAY[1..maxvarregs]OF ToldRegister=(
  467. R_G0,R_G1,R_G2,R_G3,R_G4,R_G5,R_G6,R_G7,
  468. R_O0,R_O1,R_O2,R_O3,R_O4,R_O5,{R_R14=R_SP}R_O7,
  469. R_L0,R_L1,R_L2,R_L3,R_L4,R_L5,R_L6,R_L7,
  470. R_I0,R_I1,R_I2,R_I3,R_I4,R_I5,{R_R30=R_FP}R_I7
  471. );
  472. maxfpuvarregs = 8;
  473. max_operands = 3;
  474. maxintregs = maxvarregs;
  475. maxfpuregs = maxfpuvarregs;
  476. FUNCTION is_calljmp(o:tasmop):boolean;
  477. FUNCTION flags_to_cond(CONST f:TResFlags):TAsmCond;
  478. procedure convert_register_to_enum(var r:Tregister);
  479. IMPLEMENTATION
  480. uses verbose;
  481. const
  482. CallJmpOp=[A_JMPL..A_CBccc];
  483. function is_calljmp(o:tasmop):boolean;
  484. begin
  485. if o in CallJmpOp
  486. then
  487. is_calljmp:=true
  488. else
  489. is_calljmp:=false;
  490. end;
  491. function flags_to_cond(const f:TResFlags):TAsmCond;
  492. CONST
  493. flags_2_cond:ARRAY[TResFlags]OF TAsmCond=
  494. (C_E,C_NE,C_G,C_L,C_GE,C_LE,C_C,C_NC,C_A,C_AE,C_B,C_BE);
  495. BEGIN
  496. result:=flags_2_cond[f];
  497. END;
  498. procedure convert_register_to_enum(var r:Tregister);
  499. const
  500. NR_NO=$0000;
  501. NR_G0=$0001;
  502. NR_G1=$0002;
  503. NR_G2=$0003;
  504. NR_G3=$0004;
  505. NR_G4=$0005;
  506. NR_G5=$0006;
  507. NR_G6=$0007;
  508. NR_G7=$0008;
  509. NR_O0=$0100;
  510. NR_O1=$0200;
  511. NR_O2=$0300;
  512. NR_O3=$0400;
  513. NR_O4=$0500;
  514. NR_O5=$0600;
  515. NR_O6=$0700;
  516. NR_O7=$0800;
  517. NR_L0=$0900;
  518. NR_L1=$0A00;
  519. NR_L2=$0B00;
  520. NR_L3=$0C00;
  521. NR_L4=$0D00;
  522. NR_L5=$0E00;
  523. NR_L6=$0F00;
  524. NR_L7=$1000;
  525. NR_I0=$1100;
  526. NR_I1=$1200;
  527. NR_I2=$1300;
  528. NR_I3=$1400;
  529. NR_I4=$1500;
  530. NR_I5=$1600;
  531. NR_I6=$1700;
  532. NR_I7=$1800;
  533. begin
  534. if r.enum=R_INTREGISTER
  535. then
  536. case r.number of
  537. NR_NO: r.enum:= R_NO;
  538. NR_G0: r.enum:= R_G0;
  539. NR_G1: r.enum:= R_G1;
  540. NR_G2: r.enum:= R_G2;
  541. NR_G3: r.enum:= R_G3;
  542. NR_G4: r.enum:= R_G4;
  543. NR_G5: r.enum:= R_G5;
  544. NR_G6: r.enum:= R_G6;
  545. NR_G7: r.enum:= R_G7;
  546. NR_O0: r.enum:= R_O0;
  547. NR_O1: r.enum:= R_O1;
  548. NR_O2: r.enum:= R_O2;
  549. NR_O3: r.enum:= R_O3;
  550. NR_O4: r.enum:= R_O4;
  551. NR_O5: r.enum:= R_O5;
  552. NR_O6: r.enum:= R_O6;
  553. NR_O7: r.enum:= R_O7;
  554. NR_L0: r.enum:= R_L0;
  555. NR_L1: r.enum:= R_L1;
  556. NR_L2: r.enum:= R_L2;
  557. NR_L3: r.enum:= R_L3;
  558. NR_L4: r.enum:= R_L4;
  559. NR_L5: r.enum:= R_L5;
  560. NR_L6: r.enum:= R_L6;
  561. NR_L7: r.enum:= R_L7;
  562. NR_I0: r.enum:= R_I0;
  563. NR_I1: r.enum:= R_I1;
  564. NR_I2: r.enum:= R_I2;
  565. NR_I3: r.enum:= R_I3;
  566. NR_I4: r.enum:= R_I4;
  567. NR_I5: r.enum:= R_I5;
  568. NR_I6: r.enum:= R_I6;
  569. NR_I7: r.enum:= R_I7;
  570. else
  571. internalerror(200301082);
  572. end;
  573. end;
  574. END.
  575. {
  576. $Log$
  577. Revision 1.22 2003-02-02 19:25:54 carl
  578. * Several bugfixes for m68k target (register alloc., opcode emission)
  579. + VIS target
  580. + Generic add more complete (still not verified)
  581. Revision 1.21 2003/01/20 22:21:36 mazen
  582. * many stuff related to RTL fixed
  583. Revision 1.20 2003/01/09 20:41:00 daniel
  584. * Converted some code in cgx86.pas to new register numbering
  585. Revision 1.19 2003/01/09 15:49:56 daniel
  586. * Added register conversion
  587. Revision 1.18 2003/01/08 18:43:58 daniel
  588. * Tregister changed into a record
  589. Revision 1.17 2003/01/05 20:39:53 mazen
  590. * warnings about FreeTemp already free fixed with appropriate registers handling
  591. Revision 1.16 2002/10/28 20:59:17 mazen
  592. * TOpSize values changed S_L --> S_SW
  593. Revision 1.15 2002/10/28 20:37:44 mazen
  594. * TOpSize values changed S_L --> S_SW
  595. Revision 1.14 2002/10/20 19:01:38 mazen
  596. + op_raddr_reg and op_caddr_reg added to fix functions prologue
  597. Revision 1.13 2002/10/19 20:35:07 mazen
  598. * carl's patch applied
  599. Revision 1.12 2002/10/11 13:35:14 mazen
  600. *** empty log message ***
  601. Revision 1.11 2002/10/10 19:57:51 mazen
  602. * Just to update repsitory
  603. Revision 1.10 2002/10/02 22:20:28 mazen
  604. + out registers allocator for the first 6 scalar parameters which must be passed into %o0..%o5
  605. Revision 1.9 2002/10/01 21:06:29 mazen
  606. attinst.inc --> strinst.inc
  607. Revision 1.8 2002/09/30 19:12:14 mazen
  608. * function prologue fixed
  609. Revision 1.7 2002/09/27 04:30:53 mazen
  610. * cleanup made
  611. Revision 1.6 2002/09/24 03:57:53 mazen
  612. * some cleanup was made
  613. }