cgcpu.pas 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the SPARC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,cg64f32,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu;
  27. type
  28. TCgSparc=class(tcg)
  29. protected
  30. function IsSimpleRef(const ref:treference):boolean;
  31. public
  32. procedure init_register_allocators;override;
  33. procedure done_register_allocators;override;
  34. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
  35. { sparc special, needed by cg64 }
  36. procedure make_simple_ref(list:TAsmList;var ref: treference);
  37. procedure handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  38. procedure handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:aint;dst:tregister);
  39. { parameter }
  40. procedure a_param_const(list:TAsmList;size:tcgsize;a:aint;const paraloc:TCGPara);override;
  41. procedure a_param_ref(list:TAsmList;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;
  42. procedure a_paramaddr_ref(list:TAsmList;const r:TReference;const paraloc:TCGPara);override;
  43. procedure a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  44. procedure a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  45. procedure a_call_name(list:TAsmList;const s:string);override;
  46. procedure a_call_reg(list:TAsmList;Reg:TRegister);override;
  47. { General purpose instructions }
  48. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  49. procedure a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);override;
  50. procedure a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  51. procedure a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);override;
  52. procedure a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  53. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  54. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  55. { move instructions }
  56. procedure a_load_const_reg(list:TAsmList;size:tcgsize;a:aint;reg:tregister);override;
  57. procedure a_load_const_ref(list:TAsmList;size:tcgsize;a:aint;const ref:TReference);override;
  58. procedure a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  59. procedure a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  60. procedure a_load_reg_reg(list:TAsmList;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  61. procedure a_loadaddr_ref_reg(list:TAsmList;const ref:TReference;r:tregister);override;
  62. { fpu move instructions }
  63. procedure a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);override;
  64. procedure a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);override;
  65. procedure a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);override;
  66. { comparison operations }
  67. procedure a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);override;
  68. procedure a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  69. procedure a_jmp_always(List:TAsmList;l:TAsmLabel);override;
  70. procedure a_jmp_name(list : TAsmList;const s : string);override;
  71. procedure a_jmp_cond(list:TAsmList;cond:TOpCmp;l:tasmlabel);{ override;}
  72. procedure a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);override;
  73. procedure g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  74. procedure g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);override;
  75. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  76. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  77. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  78. procedure g_restore_standard_registers(list:TAsmList);override;
  79. procedure g_save_standard_registers(list : TAsmList);override;
  80. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);override;
  81. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);override;
  82. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  83. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  84. end;
  85. TCg64Sparc=class(tcg64f32)
  86. private
  87. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  88. public
  89. procedure a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);override;
  90. procedure a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);override;
  91. procedure a_param64_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);override;
  92. procedure a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);override;
  93. procedure a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);override;
  94. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  95. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  96. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  97. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  98. end;
  99. const
  100. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  101. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR
  102. );
  103. TOpCG2AsmOpWithFlags : array[topcg] of TAsmOp=(
  104. A_NONE,A_MOV,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc
  105. );
  106. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  107. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  108. );
  109. implementation
  110. uses
  111. globals,verbose,systems,cutils,
  112. paramgr,fmodule,
  113. tgobj,
  114. procinfo,cpupi;
  115. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  116. begin
  117. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  118. InternalError(2002100804);
  119. result :=not(assigned(ref.symbol))and
  120. (((ref.index = NR_NO) and
  121. (ref.offset >= simm13lo) and
  122. (ref.offset <= simm13hi)) or
  123. ((ref.index <> NR_NO) and
  124. (ref.offset = 0)));
  125. end;
  126. procedure tcgsparc.make_simple_ref(list:TAsmList;var ref: treference);
  127. var
  128. tmpreg : tregister;
  129. tmpref : treference;
  130. begin
  131. tmpreg:=NR_NO;
  132. { Be sure to have a base register }
  133. if (ref.base=NR_NO) then
  134. begin
  135. ref.base:=ref.index;
  136. ref.index:=NR_NO;
  137. end;
  138. if (cs_create_pic in current_settings.moduleswitches) and
  139. assigned(ref.symbol) then
  140. begin
  141. tmpreg:=GetIntRegister(list,OS_INT);
  142. reference_reset(tmpref);
  143. tmpref.symbol:=ref.symbol;
  144. tmpref.refaddr:=addr_pic;
  145. if not(pi_needs_got in current_procinfo.flags) then
  146. internalerror(200501161);
  147. tmpref.index:=current_procinfo.got;
  148. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  149. ref.symbol:=nil;
  150. if (ref.index<>NR_NO) then
  151. begin
  152. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  153. ref.index:=tmpreg;
  154. end
  155. else
  156. begin
  157. if ref.base<>NR_NO then
  158. ref.index:=tmpreg
  159. else
  160. ref.base:=tmpreg;
  161. end;
  162. end;
  163. { When need to use SETHI, do it first }
  164. if assigned(ref.symbol) or
  165. (ref.offset<simm13lo) or
  166. (ref.offset>simm13hi) then
  167. begin
  168. tmpreg:=GetIntRegister(list,OS_INT);
  169. reference_reset(tmpref);
  170. tmpref.symbol:=ref.symbol;
  171. tmpref.offset:=ref.offset;
  172. tmpref.refaddr:=addr_hi;
  173. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  174. if (ref.offset=0) and (ref.index=NR_NO) and
  175. (ref.base=NR_NO) then
  176. begin
  177. ref.refaddr:=addr_lo;
  178. end
  179. else
  180. begin
  181. { Load the low part is left }
  182. tmpref.refaddr:=addr_lo;
  183. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  184. ref.offset:=0;
  185. { symbol is loaded }
  186. ref.symbol:=nil;
  187. end;
  188. if (ref.index<>NR_NO) then
  189. begin
  190. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  191. ref.index:=tmpreg;
  192. end
  193. else
  194. begin
  195. if ref.base<>NR_NO then
  196. ref.index:=tmpreg
  197. else
  198. ref.base:=tmpreg;
  199. end;
  200. end;
  201. if (ref.base<>NR_NO) then
  202. begin
  203. if (ref.index<>NR_NO) and
  204. ((ref.offset<>0) or assigned(ref.symbol)) then
  205. begin
  206. if tmpreg=NR_NO then
  207. tmpreg:=GetIntRegister(list,OS_INT);
  208. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  209. ref.base:=tmpreg;
  210. ref.index:=NR_NO;
  211. end;
  212. end;
  213. end;
  214. procedure tcgsparc.handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  215. begin
  216. make_simple_ref(list,ref);
  217. if isstore then
  218. list.concat(taicpu.op_reg_ref(op,reg,ref))
  219. else
  220. list.concat(taicpu.op_ref_reg(op,ref,reg));
  221. end;
  222. procedure tcgsparc.handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:aint;dst:tregister);
  223. var
  224. tmpreg : tregister;
  225. begin
  226. if (a<simm13lo) or
  227. (a>simm13hi) then
  228. begin
  229. tmpreg:=GetIntRegister(list,OS_INT);
  230. a_load_const_reg(list,OS_INT,a,tmpreg);
  231. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  232. end
  233. else
  234. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  235. end;
  236. {****************************************************************************
  237. Assembler code
  238. ****************************************************************************}
  239. procedure Tcgsparc.init_register_allocators;
  240. begin
  241. inherited init_register_allocators;
  242. if (cs_create_pic in current_settings.moduleswitches) and
  243. (pi_needs_got in current_procinfo.flags) then
  244. begin
  245. current_procinfo.got:=NR_L7;
  246. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  247. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  248. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6],
  249. first_int_imreg,[]);
  250. end
  251. else
  252. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  253. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  254. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  255. first_int_imreg,[]);
  256. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  257. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  258. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  259. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  260. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  261. first_fpu_imreg,[]);
  262. { needs at least one element for rgobj not to crash }
  263. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  264. [RS_L0],first_mm_imreg,[]);
  265. end;
  266. procedure Tcgsparc.done_register_allocators;
  267. begin
  268. rg[R_INTREGISTER].free;
  269. rg[R_FPUREGISTER].free;
  270. rg[R_MMREGISTER].free;
  271. inherited done_register_allocators;
  272. end;
  273. function tcgsparc.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  274. begin
  275. if size=OS_F64 then
  276. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  277. else
  278. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  279. end;
  280. procedure TCgSparc.a_param_const(list:TAsmList;size:tcgsize;a:aint;const paraloc:TCGPara);
  281. var
  282. Ref:TReference;
  283. begin
  284. paraloc.check_simple_location;
  285. case paraloc.location^.loc of
  286. LOC_REGISTER,LOC_CREGISTER:
  287. a_load_const_reg(list,size,a,paraloc.location^.register);
  288. LOC_REFERENCE:
  289. begin
  290. { Code conventions need the parameters being allocated in %o6+92 }
  291. with paraloc.location^.Reference do
  292. begin
  293. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  294. InternalError(2002081104);
  295. reference_reset_base(ref,index,offset);
  296. end;
  297. a_load_const_ref(list,size,a,ref);
  298. end;
  299. else
  300. InternalError(2002122200);
  301. end;
  302. end;
  303. procedure TCgSparc.a_param_ref(list:TAsmList;sz:TCgSize;const r:TReference;const paraloc:TCGPara);
  304. var
  305. ref: treference;
  306. tmpreg:TRegister;
  307. begin
  308. paraloc.check_simple_location;
  309. with paraloc.location^ do
  310. begin
  311. case loc of
  312. LOC_REGISTER,LOC_CREGISTER :
  313. a_load_ref_reg(list,sz,sz,r,Register);
  314. LOC_REFERENCE:
  315. begin
  316. { Code conventions need the parameters being allocated in %o6+92 }
  317. with Reference do
  318. begin
  319. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  320. InternalError(2002081104);
  321. reference_reset_base(ref,index,offset);
  322. end;
  323. tmpreg:=GetIntRegister(list,OS_INT);
  324. a_load_ref_reg(list,sz,sz,r,tmpreg);
  325. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  326. end;
  327. else
  328. internalerror(2002081103);
  329. end;
  330. end;
  331. end;
  332. procedure TCgSparc.a_paramaddr_ref(list:TAsmList;const r:TReference;const paraloc:TCGPara);
  333. var
  334. Ref:TReference;
  335. TmpReg:TRegister;
  336. begin
  337. paraloc.check_simple_location;
  338. with paraloc.location^ do
  339. begin
  340. case loc of
  341. LOC_REGISTER,LOC_CREGISTER:
  342. a_loadaddr_ref_reg(list,r,register);
  343. LOC_REFERENCE:
  344. begin
  345. reference_reset(ref);
  346. ref.base := reference.index;
  347. ref.offset := reference.offset;
  348. tmpreg:=GetAddressRegister(list);
  349. a_loadaddr_ref_reg(list,r,tmpreg);
  350. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  351. end;
  352. else
  353. internalerror(2002080701);
  354. end;
  355. end;
  356. end;
  357. procedure tcgsparc.a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  358. var
  359. href,href2 : treference;
  360. hloc : pcgparalocation;
  361. begin
  362. href:=ref;
  363. hloc:=paraloc.location;
  364. while assigned(hloc) do
  365. begin
  366. case hloc^.loc of
  367. LOC_REGISTER :
  368. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  369. LOC_REFERENCE :
  370. begin
  371. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset);
  372. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  373. end;
  374. else
  375. internalerror(200408241);
  376. end;
  377. inc(href.offset,tcgsize2size[hloc^.size]);
  378. hloc:=hloc^.next;
  379. end;
  380. end;
  381. procedure tcgsparc.a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  382. var
  383. href : treference;
  384. begin
  385. tg.GetTemp(list,TCGSize2Size[size],tt_normal,href);
  386. a_loadfpu_reg_ref(list,size,size,r,href);
  387. a_paramfpu_ref(list,size,href,paraloc);
  388. tg.Ungettemp(list,href);
  389. end;
  390. procedure TCgSparc.a_call_name(list:TAsmList;const s:string);
  391. begin
  392. list.concat(taicpu.op_sym(A_CALL,current_asmdata.RefAsmSymbol(s)));
  393. { Delay slot }
  394. list.concat(taicpu.op_none(A_NOP));
  395. end;
  396. procedure TCgSparc.a_call_reg(list:TAsmList;Reg:TRegister);
  397. begin
  398. list.concat(taicpu.op_reg(A_CALL,reg));
  399. { Delay slot }
  400. list.concat(taicpu.op_none(A_NOP));
  401. end;
  402. {********************** load instructions ********************}
  403. procedure TCgSparc.a_load_const_reg(list : TAsmList;size : TCGSize;a : aint;reg : TRegister);
  404. begin
  405. { we don't use the set instruction here because it could be evalutated to two
  406. instructions which would cause problems with the delay slot (FK) }
  407. if (a=0) then
  408. list.concat(taicpu.op_reg(A_CLR,reg))
  409. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  410. else if (a and aint($1fff))=0 then
  411. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg))
  412. else if (a>=simm13lo) and (a<=simm13hi) then
  413. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  414. else
  415. begin
  416. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg));
  417. list.concat(taicpu.op_reg_const_reg(A_OR,reg,a and aint($3ff),reg));
  418. end;
  419. end;
  420. procedure TCgSparc.a_load_const_ref(list : TAsmList;size : tcgsize;a : aint;const ref : TReference);
  421. begin
  422. if a=0 then
  423. a_load_reg_ref(list,size,size,NR_G0,ref)
  424. else
  425. inherited a_load_const_ref(list,size,a,ref);
  426. end;
  427. procedure TCgSparc.a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  428. var
  429. op : tasmop;
  430. begin
  431. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  432. fromsize := tosize;
  433. case fromsize of
  434. { signed integer registers }
  435. OS_8,
  436. OS_S8:
  437. Op:=A_STB;
  438. OS_16,
  439. OS_S16:
  440. Op:=A_STH;
  441. OS_32,
  442. OS_S32:
  443. Op:=A_ST;
  444. else
  445. InternalError(2002122100);
  446. end;
  447. handle_load_store(list,true,op,reg,ref);
  448. end;
  449. procedure TCgSparc.a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  450. var
  451. op : tasmop;
  452. begin
  453. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  454. fromsize := tosize;
  455. if Ref.alignment<>0 then
  456. begin
  457. a_load_ref_reg_unaligned(list,FromSize,ToSize,ref,reg);
  458. end
  459. else
  460. begin
  461. case fromsize of
  462. OS_S8:
  463. Op:=A_LDSB;{Load Signed Byte}
  464. OS_8:
  465. Op:=A_LDUB;{Load Unsigned Byte}
  466. OS_S16:
  467. Op:=A_LDSH;{Load Signed Halfword}
  468. OS_16:
  469. Op:=A_LDUH;{Load Unsigned Halfword}
  470. OS_S32,
  471. OS_32:
  472. Op:=A_LD;{Load Word}
  473. OS_S64,
  474. OS_64:
  475. Op:=A_LDD;{Load a Long Word}
  476. else
  477. InternalError(2002122101);
  478. end;
  479. handle_load_store(list,false,op,reg,ref);
  480. end;
  481. end;
  482. procedure TCgSparc.a_load_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  483. var
  484. instr : taicpu;
  485. begin
  486. if (tcgsize2size[tosize]<tcgsize2size[fromsize]) or
  487. (
  488. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and
  489. (tosize <> fromsize) and
  490. not(fromsize in [OS_32,OS_S32])
  491. ) then
  492. begin
  493. case tosize of
  494. OS_8 :
  495. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  496. OS_16 :
  497. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  498. OS_32,
  499. OS_S32 :
  500. begin
  501. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  502. list.Concat(instr);
  503. { Notify the register allocator that we have written a move instruction so
  504. it can try to eliminate it. }
  505. add_move_instruction(instr);
  506. end;
  507. OS_S8 :
  508. begin
  509. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  510. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  511. end;
  512. OS_S16 :
  513. begin
  514. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  515. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  516. end;
  517. else
  518. internalerror(2002090901);
  519. end;
  520. end
  521. else
  522. begin
  523. if reg1<>reg2 then
  524. begin
  525. if tcgsize2size[tosize] > tcgsize2size[fromsize] then
  526. begin
  527. case fromsize of
  528. OS_8:
  529. begin
  530. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  531. list.concat(taicpu.op_reg_const_reg(A_SRL,reg2,24,reg2));
  532. end;
  533. OS_16 :
  534. begin
  535. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  536. list.concat(taicpu.op_reg_const_reg(A_SRL,reg2,16,reg2));
  537. end;
  538. OS_S8:
  539. begin
  540. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  541. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  542. end;
  543. OS_S16 :
  544. begin
  545. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  546. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  547. end;
  548. end;
  549. end
  550. else
  551. begin
  552. { same size, only a register mov required }
  553. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  554. list.Concat(instr);
  555. { Notify the register allocator that we have written a move instruction so
  556. it can try to eliminate it. }
  557. add_move_instruction(instr);
  558. end;
  559. end;
  560. end;
  561. end;
  562. procedure TCgSparc.a_loadaddr_ref_reg(list : TAsmList;const ref : TReference;r : tregister);
  563. var
  564. tmpref,href : treference;
  565. hreg,tmpreg : tregister;
  566. begin
  567. href:=ref;
  568. if (href.base=NR_NO) and (href.index<>NR_NO) then
  569. internalerror(200306171);
  570. if (cs_create_pic in current_settings.moduleswitches) and
  571. assigned(href.symbol) then
  572. begin
  573. tmpreg:=GetIntRegister(list,OS_ADDR);
  574. reference_reset(tmpref);
  575. tmpref.symbol:=href.symbol;
  576. tmpref.refaddr:=addr_pic;
  577. if not(pi_needs_got in current_procinfo.flags) then
  578. internalerror(200501161);
  579. tmpref.base:=current_procinfo.got;
  580. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  581. href.symbol:=nil;
  582. if (href.index<>NR_NO) then
  583. begin
  584. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,href.index,tmpreg));
  585. href.index:=tmpreg;
  586. end
  587. else
  588. begin
  589. if href.base<>NR_NO then
  590. href.index:=tmpreg
  591. else
  592. href.base:=tmpreg;
  593. end;
  594. end;
  595. { At least big offset (need SETHI), maybe base and maybe index }
  596. if assigned(href.symbol) or
  597. (href.offset<simm13lo) or
  598. (href.offset>simm13hi) then
  599. begin
  600. hreg:=GetAddressRegister(list);
  601. reference_reset(tmpref);
  602. tmpref.symbol := href.symbol;
  603. tmpref.offset := href.offset;
  604. tmpref.refaddr := addr_hi;
  605. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  606. { Only the low part is left }
  607. tmpref.refaddr:=addr_lo;
  608. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  609. if href.base<>NR_NO then
  610. begin
  611. if href.index<>NR_NO then
  612. begin
  613. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,hreg));
  614. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  615. end
  616. else
  617. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,r));
  618. end
  619. else
  620. begin
  621. if hreg<>r then
  622. a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);
  623. end;
  624. end
  625. else
  626. { At least small offset, maybe base and maybe index }
  627. if href.offset<>0 then
  628. begin
  629. if href.base<>NR_NO then
  630. begin
  631. if href.index<>NR_NO then
  632. begin
  633. hreg:=GetAddressRegister(list);
  634. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,hreg));
  635. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  636. end
  637. else
  638. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,r));
  639. end
  640. else
  641. list.concat(taicpu.op_const_reg(A_MOV,href.offset,r));
  642. end
  643. else
  644. { Both base and index }
  645. if href.index<>NR_NO then
  646. list.concat(taicpu.op_reg_reg_reg(A_ADD,href.base,href.index,r))
  647. else
  648. { Only base }
  649. if href.base<>NR_NO then
  650. a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r)
  651. else
  652. { only offset, can be generated by absolute }
  653. a_load_const_reg(list,OS_ADDR,href.offset,r);
  654. end;
  655. procedure TCgSparc.a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);
  656. const
  657. FpuMovInstr : Array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  658. ((A_FMOVS,A_FSTOD),(A_FDTOS,A_FMOVD));
  659. var
  660. op: TAsmOp;
  661. instr : taicpu;
  662. begin
  663. op:=fpumovinstr[fromsize,tosize];
  664. instr:=taicpu.op_reg_reg(op,reg1,reg2);
  665. list.Concat(instr);
  666. { Notify the register allocator that we have written a move instruction so
  667. it can try to eliminate it. }
  668. if (op = A_FMOVS) or
  669. (op = A_FMOVD) then
  670. add_move_instruction(instr);
  671. end;
  672. procedure TCgSparc.a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);
  673. const
  674. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  675. (A_LDF,A_LDDF);
  676. var
  677. tmpreg: tregister;
  678. begin
  679. if (fromsize<>tosize) then
  680. begin
  681. tmpreg:=reg;
  682. reg:=getfpuregister(list,fromsize);
  683. end;
  684. handle_load_store(list,false,fpuloadinstr[fromsize],reg,ref);
  685. if (fromsize<>tosize) then
  686. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  687. end;
  688. procedure TCgSparc.a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);
  689. const
  690. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  691. (A_STF,A_STDF);
  692. var
  693. tmpreg: tregister;
  694. begin
  695. if (fromsize<>tosize) then
  696. begin
  697. tmpreg:=getfpuregister(list,tosize);
  698. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  699. reg:=tmpreg;
  700. end;
  701. handle_load_store(list,true,fpuloadinstr[tosize],reg,ref);
  702. end;
  703. procedure tcgsparc.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  704. const
  705. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  706. begin
  707. if (op in overflowops) and
  708. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  709. a_load_reg_reg(list,OS_32,size,dst,dst);
  710. end;
  711. procedure TCgSparc.a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);
  712. begin
  713. if Op in [OP_NEG,OP_NOT] then
  714. internalerror(200306011);
  715. if (a=0) then
  716. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  717. else
  718. handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);
  719. maybeadjustresult(list,op,size,reg);
  720. end;
  721. procedure TCgSparc.a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  722. var
  723. a : aint;
  724. begin
  725. Case Op of
  726. OP_NEG :
  727. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  728. OP_NOT :
  729. begin
  730. case size of
  731. OS_8 :
  732. a:=aint($ffffff00);
  733. OS_16 :
  734. a:=aint($ffff0000);
  735. else
  736. a:=0;
  737. end;
  738. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  739. end;
  740. else
  741. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  742. end;
  743. maybeadjustresult(list,op,size,dst);
  744. end;
  745. procedure TCgSparc.a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);
  746. var
  747. power : longInt;
  748. begin
  749. case op of
  750. OP_MUL,
  751. OP_IMUL:
  752. begin
  753. if ispowerof2(a,power) then
  754. begin
  755. { can be done with a shift }
  756. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  757. exit;
  758. end;
  759. end;
  760. OP_SUB,
  761. OP_ADD :
  762. begin
  763. if (a=0) then
  764. begin
  765. a_load_reg_reg(list,size,size,src,dst);
  766. exit;
  767. end;
  768. end;
  769. end;
  770. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  771. maybeadjustresult(list,op,size,dst);
  772. end;
  773. procedure TCgSparc.a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  774. begin
  775. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  776. maybeadjustresult(list,op,size,dst);
  777. end;
  778. procedure tcgsparc.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  779. var
  780. power : longInt;
  781. tmpreg1,tmpreg2 : tregister;
  782. begin
  783. ovloc.loc:=LOC_VOID;
  784. case op of
  785. OP_SUB,
  786. OP_ADD :
  787. begin
  788. if (a=0) then
  789. begin
  790. a_load_reg_reg(list,size,size,src,dst);
  791. exit;
  792. end;
  793. end;
  794. end;
  795. if setflags then
  796. begin
  797. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[op],src,a,dst);
  798. case op of
  799. OP_MUL:
  800. begin
  801. tmpreg1:=GetIntRegister(list,OS_INT);
  802. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  803. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  804. ovloc.loc:=LOC_FLAGS;
  805. ovloc.resflags:=F_NE;
  806. end;
  807. OP_IMUL:
  808. begin
  809. tmpreg1:=GetIntRegister(list,OS_INT);
  810. tmpreg2:=GetIntRegister(list,OS_INT);
  811. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  812. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  813. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  814. ovloc.loc:=LOC_FLAGS;
  815. ovloc.resflags:=F_NE;
  816. end;
  817. end;
  818. end
  819. else
  820. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  821. maybeadjustresult(list,op,size,dst);
  822. end;
  823. procedure tcgsparc.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  824. var
  825. tmpreg1,tmpreg2 : tregister;
  826. begin
  827. ovloc.loc:=LOC_VOID;
  828. if setflags then
  829. begin
  830. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[op],src2,src1,dst));
  831. case op of
  832. OP_MUL:
  833. begin
  834. tmpreg1:=GetIntRegister(list,OS_INT);
  835. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  836. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  837. ovloc.loc:=LOC_FLAGS;
  838. ovloc.resflags:=F_NE;
  839. end;
  840. OP_IMUL:
  841. begin
  842. tmpreg1:=GetIntRegister(list,OS_INT);
  843. tmpreg2:=GetIntRegister(list,OS_INT);
  844. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  845. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  846. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  847. ovloc.loc:=LOC_FLAGS;
  848. ovloc.resflags:=F_NE;
  849. end;
  850. end;
  851. end
  852. else
  853. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  854. maybeadjustresult(list,op,size,dst);
  855. end;
  856. {*************** compare instructructions ****************}
  857. procedure TCgSparc.a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);
  858. begin
  859. if (a=0) then
  860. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  861. else
  862. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  863. a_jmp_cond(list,cmp_op,l);
  864. end;
  865. procedure TCgSparc.a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  866. begin
  867. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  868. a_jmp_cond(list,cmp_op,l);
  869. end;
  870. procedure TCgSparc.a_jmp_always(List:TAsmList;l:TAsmLabel);
  871. begin
  872. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(l.name)));
  873. { Delay slot }
  874. list.Concat(TAiCpu.Op_none(A_NOP));
  875. end;
  876. procedure tcgsparc.a_jmp_name(list : TAsmList;const s : string);
  877. begin
  878. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(s)));
  879. { Delay slot }
  880. list.Concat(TAiCpu.Op_none(A_NOP));
  881. end;
  882. procedure TCgSparc.a_jmp_cond(list:TAsmList;cond:TOpCmp;l:TAsmLabel);
  883. var
  884. ai:TAiCpu;
  885. begin
  886. ai:=TAiCpu.Op_sym(A_Bxx,l);
  887. ai.SetCondition(TOpCmp2AsmCond[cond]);
  888. list.Concat(ai);
  889. { Delay slot }
  890. list.Concat(TAiCpu.Op_none(A_NOP));
  891. end;
  892. procedure TCgSparc.a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);
  893. var
  894. ai : taicpu;
  895. op : tasmop;
  896. begin
  897. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  898. op:=A_FBxx
  899. else
  900. op:=A_Bxx;
  901. ai := Taicpu.op_sym(op,l);
  902. ai.SetCondition(flags_to_cond(f));
  903. list.Concat(ai);
  904. { Delay slot }
  905. list.Concat(TAiCpu.Op_none(A_NOP));
  906. end;
  907. procedure TCgSparc.g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);
  908. var
  909. hl : tasmlabel;
  910. begin
  911. current_asmdata.getjumplabel(hl);
  912. a_load_const_reg(list,size,1,reg);
  913. a_jmp_flags(list,f,hl);
  914. a_load_const_reg(list,size,0,reg);
  915. a_label(list,hl);
  916. end;
  917. procedure tcgsparc.g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);
  918. var
  919. l : tlocation;
  920. begin
  921. l.loc:=LOC_VOID;
  922. g_overflowCheck_loc(list,loc,def,l);
  923. end;
  924. procedure TCgSparc.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  925. var
  926. hl : tasmlabel;
  927. ai:TAiCpu;
  928. hflags : tresflags;
  929. begin
  930. if not(cs_check_overflow in current_settings.localswitches) then
  931. exit;
  932. current_asmdata.getjumplabel(hl);
  933. case ovloc.loc of
  934. LOC_VOID:
  935. begin
  936. if not((def.typ=pointerdef) or
  937. ((def.typ=orddef) and
  938. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,bool8bit,bool16bit,bool32bit]))) then
  939. begin
  940. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  941. ai.SetCondition(C_NO);
  942. list.Concat(ai);
  943. { Delay slot }
  944. list.Concat(TAiCpu.Op_none(A_NOP));
  945. end
  946. else
  947. a_jmp_cond(list,OC_AE,hl);
  948. end;
  949. LOC_FLAGS:
  950. begin
  951. hflags:=ovloc.resflags;
  952. inverse_flags(hflags);
  953. cg.a_jmp_flags(list,hflags,hl);
  954. end;
  955. else
  956. internalerror(200409281);
  957. end;
  958. a_call_name(list,'FPC_OVERFLOW');
  959. a_label(list,hl);
  960. end;
  961. { *********** entry/exit code and address loading ************ }
  962. procedure TCgSparc.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  963. begin
  964. if nostackframe then
  965. exit;
  966. { Althogh the SPARC architecture require only word alignment, software
  967. convention and the operating system require every stack frame to be double word
  968. aligned }
  969. LocalSize:=align(LocalSize,8);
  970. { Execute the SAVE instruction to get a new register window and create a new
  971. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  972. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  973. after execution of that instruction is the called function stack pointer}
  974. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  975. if LocalSize>4096 then
  976. begin
  977. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  978. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  979. end
  980. else
  981. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  982. if (cs_create_pic in current_settings.moduleswitches) and
  983. (pi_needs_got in current_procinfo.flags) then
  984. begin
  985. current_procinfo.got:=NR_L7;
  986. end;
  987. end;
  988. procedure TCgSparc.g_restore_standard_registers(list:TAsmList);
  989. begin
  990. { The sparc port uses the sparc standard calling convetions so this function has no used }
  991. end;
  992. procedure TCgSparc.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  993. var
  994. hr : treference;
  995. begin
  996. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef.proccalloption) then
  997. begin
  998. reference_reset(hr);
  999. hr.offset:=12;
  1000. hr.refaddr:=addr_full;
  1001. if nostackframe then
  1002. begin
  1003. hr.base:=NR_O7;
  1004. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  1005. list.concat(Taicpu.op_none(A_NOP))
  1006. end
  1007. else
  1008. begin
  1009. { We use trivial restore in the delay slot of the JMPL instruction, as we
  1010. already set result onto %i0 }
  1011. hr.base:=NR_I7;
  1012. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  1013. list.concat(Taicpu.op_none(A_RESTORE));
  1014. end;
  1015. end
  1016. else
  1017. begin
  1018. if nostackframe then
  1019. begin
  1020. { Here we need to use RETL instead of RET so it uses %o7 }
  1021. list.concat(Taicpu.op_none(A_RETL));
  1022. list.concat(Taicpu.op_none(A_NOP))
  1023. end
  1024. else
  1025. begin
  1026. { We use trivial restore in the delay slot of the JMPL instruction, as we
  1027. already set result onto %i0 }
  1028. list.concat(Taicpu.op_none(A_RET));
  1029. list.concat(Taicpu.op_none(A_RESTORE));
  1030. end;
  1031. end;
  1032. end;
  1033. procedure TCgSparc.g_save_standard_registers(list : TAsmList);
  1034. begin
  1035. { The sparc port uses the sparc standard calling convetions so this function has no used }
  1036. end;
  1037. { ************* concatcopy ************ }
  1038. procedure tcgsparc.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  1039. var
  1040. paraloc1,paraloc2,paraloc3 : TCGPara;
  1041. begin
  1042. paraloc1.init;
  1043. paraloc2.init;
  1044. paraloc3.init;
  1045. paramanager.getintparaloc(pocall_default,1,paraloc1);
  1046. paramanager.getintparaloc(pocall_default,2,paraloc2);
  1047. paramanager.getintparaloc(pocall_default,3,paraloc3);
  1048. paramanager.allocparaloc(list,paraloc3);
  1049. a_param_const(list,OS_INT,len,paraloc3);
  1050. paramanager.allocparaloc(list,paraloc2);
  1051. a_paramaddr_ref(list,dest,paraloc2);
  1052. paramanager.allocparaloc(list,paraloc2);
  1053. a_paramaddr_ref(list,source,paraloc1);
  1054. paramanager.freeparaloc(list,paraloc3);
  1055. paramanager.freeparaloc(list,paraloc2);
  1056. paramanager.freeparaloc(list,paraloc1);
  1057. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1058. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1059. a_call_name(list,'FPC_MOVE');
  1060. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1061. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1062. paraloc3.done;
  1063. paraloc2.done;
  1064. paraloc1.done;
  1065. end;
  1066. procedure TCgSparc.g_concatcopy(list:TAsmList;const source,dest:treference;len:aint);
  1067. var
  1068. tmpreg1,
  1069. hreg,
  1070. countreg: TRegister;
  1071. src, dst: TReference;
  1072. lab: tasmlabel;
  1073. count, count2: aint;
  1074. begin
  1075. if len>high(longint) then
  1076. internalerror(2002072704);
  1077. { anybody wants to determine a good value here :)? }
  1078. if len>100 then
  1079. g_concatcopy_move(list,source,dest,len)
  1080. else
  1081. begin
  1082. reference_reset(src);
  1083. reference_reset(dst);
  1084. { load the address of source into src.base }
  1085. src.base:=GetAddressRegister(list);
  1086. a_loadaddr_ref_reg(list,source,src.base);
  1087. { load the address of dest into dst.base }
  1088. dst.base:=GetAddressRegister(list);
  1089. a_loadaddr_ref_reg(list,dest,dst.base);
  1090. { generate a loop }
  1091. count:=len div 4;
  1092. if count>4 then
  1093. begin
  1094. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1095. { have to be set to 8. I put an Inc there so debugging may be }
  1096. { easier (should offset be different from zero here, it will be }
  1097. { easy to notice in the generated assembler }
  1098. countreg:=GetIntRegister(list,OS_INT);
  1099. tmpreg1:=GetIntRegister(list,OS_INT);
  1100. a_load_const_reg(list,OS_INT,count,countreg);
  1101. { explicitely allocate R_O0 since it can be used safely here }
  1102. { (for holding date that's being copied) }
  1103. current_asmdata.getjumplabel(lab);
  1104. a_label(list, lab);
  1105. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1106. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1107. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  1108. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  1109. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1110. a_jmp_cond(list,OC_NE,lab);
  1111. list.concat(taicpu.op_none(A_NOP));
  1112. { keep the registers alive }
  1113. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1114. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1115. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1116. len := len mod 4;
  1117. end;
  1118. { unrolled loop }
  1119. count:=len div 4;
  1120. if count>0 then
  1121. begin
  1122. tmpreg1:=GetIntRegister(list,OS_INT);
  1123. for count2 := 1 to count do
  1124. begin
  1125. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1126. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1127. inc(src.offset,4);
  1128. inc(dst.offset,4);
  1129. end;
  1130. len := len mod 4;
  1131. end;
  1132. if (len and 4) <> 0 then
  1133. begin
  1134. hreg:=GetIntRegister(list,OS_INT);
  1135. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  1136. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  1137. inc(src.offset,4);
  1138. inc(dst.offset,4);
  1139. end;
  1140. { copy the leftovers }
  1141. if (len and 2) <> 0 then
  1142. begin
  1143. hreg:=GetIntRegister(list,OS_INT);
  1144. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1145. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1146. inc(src.offset,2);
  1147. inc(dst.offset,2);
  1148. end;
  1149. if (len and 1) <> 0 then
  1150. begin
  1151. hreg:=GetIntRegister(list,OS_INT);
  1152. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1153. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1154. end;
  1155. end;
  1156. end;
  1157. procedure tcgsparc.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);
  1158. var
  1159. src, dst: TReference;
  1160. tmpreg1,
  1161. countreg: TRegister;
  1162. i : aint;
  1163. lab: tasmlabel;
  1164. begin
  1165. if len>31 then
  1166. g_concatcopy_move(list,source,dest,len)
  1167. else
  1168. begin
  1169. reference_reset(src);
  1170. reference_reset(dst);
  1171. { load the address of source into src.base }
  1172. src.base:=GetAddressRegister(list);
  1173. a_loadaddr_ref_reg(list,source,src.base);
  1174. { load the address of dest into dst.base }
  1175. dst.base:=GetAddressRegister(list);
  1176. a_loadaddr_ref_reg(list,dest,dst.base);
  1177. { generate a loop }
  1178. if len>4 then
  1179. begin
  1180. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1181. { have to be set to 8. I put an Inc there so debugging may be }
  1182. { easier (should offset be different from zero here, it will be }
  1183. { easy to notice in the generated assembler }
  1184. countreg:=GetIntRegister(list,OS_INT);
  1185. tmpreg1:=GetIntRegister(list,OS_INT);
  1186. a_load_const_reg(list,OS_INT,len,countreg);
  1187. { explicitely allocate R_O0 since it can be used safely here }
  1188. { (for holding date that's being copied) }
  1189. current_asmdata.getjumplabel(lab);
  1190. a_label(list, lab);
  1191. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1192. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1193. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1194. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1195. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1196. a_jmp_cond(list,OC_NE,lab);
  1197. list.concat(taicpu.op_none(A_NOP));
  1198. { keep the registers alive }
  1199. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1200. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1201. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1202. end
  1203. else
  1204. begin
  1205. { unrolled loop }
  1206. tmpreg1:=GetIntRegister(list,OS_INT);
  1207. for i:=1 to len do
  1208. begin
  1209. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1210. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1211. inc(src.offset);
  1212. inc(dst.offset);
  1213. end;
  1214. end;
  1215. end;
  1216. end;
  1217. procedure tcgsparc.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1218. var
  1219. make_global : boolean;
  1220. href : treference;
  1221. begin
  1222. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1223. Internalerror(200006137);
  1224. if not assigned(procdef._class) or
  1225. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1226. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1227. Internalerror(200006138);
  1228. if procdef.owner.symtabletype<>ObjectSymtable then
  1229. Internalerror(200109191);
  1230. make_global:=false;
  1231. if (not current_module.is_unit) or
  1232. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1233. make_global:=true;
  1234. if make_global then
  1235. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1236. else
  1237. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1238. { set param1 interface to self }
  1239. g_adjust_self_value(list,procdef,ioffset);
  1240. if po_virtualmethod in procdef.procoptions then
  1241. begin
  1242. if (procdef.extnumber=$ffff) then
  1243. Internalerror(200006139);
  1244. { mov 0(%rdi),%rax ; load vmt}
  1245. reference_reset_base(href,NR_O0,0);
  1246. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_L0);
  1247. { jmp *vmtoffs(%eax) ; method offs }
  1248. reference_reset_base(href,NR_L0,procdef._class.vmtmethodoffset(procdef.extnumber));
  1249. list.concat(taicpu.op_ref_reg(A_LD,href,NR_L1));
  1250. list.concat(taicpu.op_reg(A_JMP,NR_L1));
  1251. end
  1252. else
  1253. list.concat(taicpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  1254. { Delay slot }
  1255. list.Concat(TAiCpu.Op_none(A_NOP));
  1256. List.concat(Tai_symbol_end.Createname(labelname));
  1257. end;
  1258. {****************************************************************************
  1259. TCG64Sparc
  1260. ****************************************************************************}
  1261. procedure tcg64sparc.a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);
  1262. var
  1263. tmpref: treference;
  1264. begin
  1265. { Override this function to prevent loading the reference twice }
  1266. tmpref:=ref;
  1267. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  1268. inc(tmpref.offset,4);
  1269. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  1270. end;
  1271. procedure tcg64sparc.a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);
  1272. var
  1273. tmpref: treference;
  1274. begin
  1275. { Override this function to prevent loading the reference twice }
  1276. tmpref:=ref;
  1277. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  1278. inc(tmpref.offset,4);
  1279. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  1280. end;
  1281. procedure tcg64sparc.a_param64_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);
  1282. var
  1283. hreg64 : tregister64;
  1284. begin
  1285. { Override this function to prevent loading the reference twice.
  1286. Use here some extra registers, but those are optimized away by the RA }
  1287. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  1288. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  1289. a_load64_ref_reg(list,r,hreg64);
  1290. a_param64_reg(list,hreg64,paraloc);
  1291. end;
  1292. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  1293. begin
  1294. case op of
  1295. OP_ADD :
  1296. begin
  1297. op1:=A_ADDCC;
  1298. if checkoverflow then
  1299. op2:=A_ADDXCC
  1300. else
  1301. op2:=A_ADDX;
  1302. end;
  1303. OP_SUB :
  1304. begin
  1305. op1:=A_SUBCC;
  1306. if checkoverflow then
  1307. op2:=A_SUBXCC
  1308. else
  1309. op2:=A_SUBX;
  1310. end;
  1311. OP_XOR :
  1312. begin
  1313. op1:=A_XOR;
  1314. op2:=A_XOR;
  1315. end;
  1316. OP_OR :
  1317. begin
  1318. op1:=A_OR;
  1319. op2:=A_OR;
  1320. end;
  1321. OP_AND :
  1322. begin
  1323. op1:=A_AND;
  1324. op2:=A_AND;
  1325. end;
  1326. else
  1327. internalerror(200203241);
  1328. end;
  1329. end;
  1330. procedure TCg64Sparc.a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);
  1331. var
  1332. op1,op2 : TAsmOp;
  1333. begin
  1334. case op of
  1335. OP_NEG :
  1336. begin
  1337. { Use the simple code: y=0-z }
  1338. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1339. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1340. exit;
  1341. end;
  1342. OP_NOT :
  1343. begin
  1344. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1345. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1346. exit;
  1347. end;
  1348. end;
  1349. get_64bit_ops(op,op1,op2,false);
  1350. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1351. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1352. end;
  1353. procedure TCg64Sparc.a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);
  1354. var
  1355. op1,op2:TAsmOp;
  1356. begin
  1357. case op of
  1358. OP_NEG,
  1359. OP_NOT :
  1360. internalerror(200306017);
  1361. end;
  1362. get_64bit_ops(op,op1,op2,false);
  1363. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,aint(lo(value)),regdst.reglo);
  1364. tcgsparc(cg).handle_reg_const_reg(list,op2,regdst.reghi,aint(hi(value)),regdst.reghi);
  1365. end;
  1366. procedure tcg64sparc.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64; regsrc,regdst : tregister64);
  1367. var
  1368. l : tlocation;
  1369. begin
  1370. a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,l);
  1371. end;
  1372. procedure tcg64sparc.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  1373. var
  1374. l : tlocation;
  1375. begin
  1376. a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,l);
  1377. end;
  1378. procedure tcg64sparc.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1379. var
  1380. op1,op2:TAsmOp;
  1381. begin
  1382. case op of
  1383. OP_NEG,
  1384. OP_NOT :
  1385. internalerror(200306017);
  1386. end;
  1387. get_64bit_ops(op,op1,op2,setflags);
  1388. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,aint(lo(value)),regdst.reglo);
  1389. tcgsparc(cg).handle_reg_const_reg(list,op2,regsrc.reghi,aint(hi(value)),regdst.reghi);
  1390. end;
  1391. procedure tcg64sparc.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1392. var
  1393. op1,op2:TAsmOp;
  1394. begin
  1395. case op of
  1396. OP_NEG,
  1397. OP_NOT :
  1398. internalerror(200306017);
  1399. end;
  1400. get_64bit_ops(op,op1,op2,setflags);
  1401. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1402. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1403. end;
  1404. begin
  1405. cg:=TCgSparc.Create;
  1406. cg64:=TCg64Sparc.Create;
  1407. end.