cgcpu.pas 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369
  1. {
  2. Copyright (c) 2014 by Jonas Maebe
  3. This unit implements the code generator for Xtensa
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu,
  27. cg64f32;
  28. type
  29. tcgcpu=class(tcg)
  30. private
  31. procedure fixref(list : TAsmList; var ref : treference);
  32. procedure g_concatcopy_move(list : tasmlist; const Source,dest : treference; len : tcgint);
  33. public
  34. procedure init_register_allocators;override;
  35. procedure done_register_allocators;override;
  36. { move instructions }
  37. procedure a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);override;
  38. procedure a_load_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister;const ref: TReference);override;
  39. procedure a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister);override;
  40. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: tcgint; reg: tregister);override;
  41. procedure a_loadaddr_ref_reg(list: TAsmList; const ref: TReference; r: tregister);override;
  42. procedure a_op_reg_reg(list: TAsmList; op: topcg; size: tcgsize; src, dst: tregister);override;
  43. procedure a_op_const_reg(list: TAsmList; op: topcg; size: tcgsize; a: tcgint; reg: tregister);override;
  44. procedure a_op_reg_reg_reg(list: TAsmList; op: topcg; size: tcgsize; src1, src2, dst: tregister);override;
  45. procedure a_op_const_reg_reg(list : TAsmList; op : TOpCg; size : tcgsize; a : tcgint; src,dst : tregister);override;
  46. procedure a_call_name(list:TAsmList;const s:string; weak: boolean);override;
  47. procedure a_call_reg(list:TAsmList;Reg:tregister);override;
  48. procedure a_jmp_name(list: TAsmList; const s: string);override;
  49. procedure a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);override;
  50. procedure g_proc_entry(list: TAsmList; localsize: longint; nostackframe: boolean);override;
  51. procedure g_proc_exit(list: TAsmList; parasize: longint; nostackframe: boolean);override;
  52. { comparison operations }
  53. procedure a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel); override;
  54. procedure a_cmp_reg_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);override;
  55. procedure a_jmp_always(list: TAsmList; l: TAsmLabel);override;
  56. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);override;
  57. procedure g_concatcopy(list : TAsmList; const source,dest : treference; len : tcgint);override;
  58. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);override;
  59. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);override;
  60. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference);override;
  61. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  62. procedure g_overflowcheck(list: TAsmList; const Loc:tlocation; def:tdef);override;
  63. end;
  64. tcg64fxtensa = class(tcg64f32)
  65. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  66. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  67. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  68. procedure a_op64_reg_reg_reg(list : TAsmList; op : TOpCG;size : tcgsize; regsrc1,regsrc2,regdst : tregister64);override;
  69. //procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  70. //procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  71. //procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  72. //procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  73. //procedure a_loadmm_intreg64_reg(list: TAsmList; mmsize: tcgsize; intreg: tregister64; mmreg: tregister);override;
  74. //procedure a_loadmm_reg_intreg64(list: TAsmList; mmsize: tcgsize; mmreg: tregister; intreg: tregister64);override;
  75. end;
  76. procedure create_codegen;
  77. const
  78. TOpCG2AsmOp: array[topcg] of TAsmOp = (
  79. A_NONE,A_MOV,A_ADD,A_AND,A_NONE,A_NONE,A_MULL,A_MULL,A_NEG,A_NONE,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR,A_NONE,A_NONE
  80. );
  81. {
  82. );TOpCG2AsmOpReg: array[topcg] of TAsmOp = (
  83. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MUL,A_MUL,A_NEG,A_MVN,A_ORR,A_ASRV,A_LSLV,A_LSRV,A_SUB,A_EOR,A_NONE,A_RORV
  84. );
  85. TOpCG2AsmOpImm: array[topcg] of TAsmOp = (
  86. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MUL,A_MUL,A_NEG,A_MVN,A_ORR,A_ASR,A_LSL,A_LSR,A_SUB,A_EOR,A_NONE,A_ROR
  87. );
  88. TOpCmp2AsmCond: array[topcmp] of TAsmCond = (C_NONE,C_EQ,C_GT,
  89. C_LT,C_GE,C_LE,C_NE,C_LS,C_CC,C_CS,C_HI
  90. );
  91. }
  92. implementation
  93. uses
  94. globals,verbose,systems,cutils,
  95. paramgr,fmodule,
  96. symtable,symsym,
  97. tgobj,
  98. procinfo,cpupi;
  99. const
  100. TOpCmp2AsmCond: array[TOpCmp] of TAsmCond = (
  101. C_None,
  102. C_EQ,
  103. C_None,
  104. C_LT,
  105. C_GE,
  106. C_None,
  107. C_NE,
  108. C_None,
  109. C_LTU,
  110. C_GEU,
  111. C_None
  112. );
  113. procedure tcgcpu.init_register_allocators;
  114. begin
  115. inherited init_register_allocators;
  116. if target_info.abi = abi_xtensa_call0 then
  117. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  118. [RS_A2,RS_A3,RS_A4,RS_A5,RS_A6,RS_A7,{RS_A8,}RS_A9,
  119. RS_A10,RS_A11,RS_A12,RS_A13,RS_A14{,RS_A15}],first_int_imreg,[])
  120. else
  121. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  122. [RS_A2,RS_A3,RS_A4,RS_A5,RS_A6,RS_A7,RS_A8,RS_A9,
  123. RS_A10,RS_A11,RS_A12,RS_A13,RS_A14,RS_A15],first_int_imreg,[]);
  124. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  125. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,RS_F8,RS_F9,
  126. RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15],first_fpu_imreg,[]);
  127. rg[R_SPECIALREGISTER]:=trgcpu.create(R_SPECIALREGISTER,R_SUBNONE,
  128. [RS_B0,RS_B1,RS_B2,RS_B3,RS_B4,RS_B5,RS_B6,RS_B7,RS_B8,RS_B9,
  129. RS_B10,RS_B11,RS_B12,RS_B13,RS_B14,RS_B15],first_flag_imreg,[]);
  130. end;
  131. procedure tcgcpu.done_register_allocators;
  132. begin
  133. rg[R_INTREGISTER].free;
  134. rg[R_FPUREGISTER].free;
  135. rg[R_SPECIALREGISTER].free;
  136. inherited done_register_allocators;
  137. end;
  138. procedure tcgcpu.a_load_reg_reg(list : TAsmList; fromsize,tosize : tcgsize;
  139. reg1,reg2 : tregister);
  140. var
  141. conv_done : Boolean;
  142. instr : taicpu;
  143. begin
  144. if (tcgsize2size[fromsize]>32) or (tcgsize2size[tosize]>32) or (fromsize=OS_NO) or (tosize=OS_NO) then
  145. internalerror(2020030710);
  146. conv_done:=false;
  147. if tosize<>fromsize then
  148. begin
  149. conv_done:=true;
  150. if tcgsize2size[tosize]<=tcgsize2size[fromsize] then
  151. fromsize:=tosize;
  152. case fromsize of
  153. OS_8:
  154. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg1,0,8));
  155. OS_S8:
  156. begin
  157. if CPUXTENSA_HAS_SEXT in cpu_capabilities[current_settings.cputype] then
  158. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg2,reg1,7))
  159. else
  160. begin
  161. list.concat(taicpu.op_reg_reg_const(A_SLLI,reg2,reg1,24));
  162. list.concat(taicpu.op_reg_reg_const(A_SRAI,reg2,reg2,24));
  163. end;
  164. if tosize=OS_16 then
  165. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg2,0,16));
  166. end;
  167. OS_16:
  168. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg1,0,16));
  169. OS_S16:
  170. if CPUXTENSA_HAS_SEXT in cpu_capabilities[current_settings.cputype] then
  171. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg2,reg1,15))
  172. else
  173. begin
  174. list.concat(taicpu.op_reg_reg_const(A_SLLI,reg2,reg1,16));
  175. list.concat(taicpu.op_reg_reg_const(A_SRAI,reg2,reg2,16));
  176. end;
  177. else
  178. conv_done:=false;
  179. end;
  180. end;
  181. if not conv_done and (reg1<>reg2) then
  182. begin
  183. { same size, only a register mov required }
  184. instr:=taicpu.op_reg_reg(A_MOV,reg2,reg1);
  185. list.Concat(instr);
  186. { Notify the register allocator that we have written a move instruction so
  187. it can try to eliminate it. }
  188. add_move_instruction(instr);
  189. end;
  190. end;
  191. procedure tcgcpu.a_load_reg_ref(list : TAsmList; fromsize,tosize : tcgsize;
  192. reg : tregister; const ref : TReference);
  193. var
  194. op: TAsmOp;
  195. href : treference;
  196. begin
  197. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  198. FromSize := ToSize;
  199. case tosize of
  200. { signed integer registers }
  201. OS_8,
  202. OS_S8:
  203. op:=A_S8I;
  204. OS_16,
  205. OS_S16:
  206. op:=A_S16I;
  207. OS_32,
  208. OS_S32:
  209. op:=A_S32I;
  210. else
  211. InternalError(2020030804);
  212. end;
  213. href:=ref;
  214. if assigned(href.symbol) or
  215. (href.index<>NR_NO) or
  216. ((op=A_S8I) and ((href.offset<0) or (href.offset>255))) or
  217. ((op=A_S16I) and ((href.offset<0) or (href.offset>510) or (href.offset mod 2<>0))) or
  218. ((op=A_S32I) and ((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  219. fixref(list,href);
  220. list.concat(taicpu.op_reg_ref(op,reg,href));
  221. end;
  222. procedure tcgcpu.a_load_ref_reg(list : TAsmList; fromsize,tosize : tcgsize;
  223. const ref : TReference; reg : tregister);
  224. var
  225. href: treference;
  226. op: TAsmOp;
  227. tmpreg: TRegister;
  228. begin
  229. case fromsize of
  230. OS_8: op:=A_L8UI;
  231. OS_16: op:=A_L16UI;
  232. OS_S8: op:=A_L8UI;
  233. OS_S16: op:=A_L16SI;
  234. OS_64,OS_S64, { This only happens if tosize is smaller than fromsize }
  235. { We can therefore only consider the low 32-bit of the 64bit value }
  236. OS_32,
  237. OS_S32: op:=A_L32I;
  238. else
  239. internalerror(2020030801);
  240. end;
  241. href:=ref;
  242. if assigned(href.symbol) or
  243. (href.index<>NR_NO) or
  244. ((op=A_L8UI) and ((href.offset<0) or (href.offset>255))) or
  245. ((op in [A_L16SI,A_L16UI]) and ((href.offset<0) or (href.offset>510) or (href.offset mod 2<>0))) or
  246. ((op=A_L32I) and ((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  247. fixref(list,href);
  248. list.concat(taicpu.op_reg_ref(op,reg,href));
  249. if (fromsize=OS_S8) and not(tosize in [OS_S8,OS_8]) then
  250. if CPUXTENSA_HAS_SEXT in cpu_capabilities[current_settings.cputype] then
  251. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg,reg,7))
  252. else
  253. begin
  254. list.concat(taicpu.op_reg_reg_const(A_SLLI,reg,reg,24));
  255. list.concat(taicpu.op_reg_reg_const(A_SRAI,reg,reg,24));
  256. end;
  257. if (fromsize<>tosize) and (not (tosize in [OS_SINT,OS_INT])) then
  258. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  259. end;
  260. procedure tcgcpu.a_load_const_reg(list : TAsmList; size : tcgsize;
  261. a : tcgint; reg : tregister);
  262. var
  263. hr : treference;
  264. l : TAsmLabel;
  265. begin
  266. if (a>=-2048) and (a<=2047) then
  267. list.Concat(taicpu.op_reg_const(A_MOVI,reg,a))
  268. else
  269. begin
  270. reference_reset(hr,4,[]);
  271. current_asmdata.getjumplabel(l);
  272. cg.a_label(current_procinfo.aktlocaldata,l);
  273. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
  274. hr.symbol:=l;
  275. list.concat(taicpu.op_reg_ref(A_L32R,reg,hr));
  276. end;
  277. end;
  278. procedure tcgcpu.fixref(list : TAsmList;var ref : treference);
  279. var
  280. tmpreg, tmpreg2 : tregister;
  281. tmpref : treference;
  282. l : tasmlabel;
  283. begin
  284. { create consts entry }
  285. if assigned(ref.symbol) or (ref.offset<-2048) or (ref.offset>2047) then
  286. begin
  287. reference_reset(tmpref,4,[]);
  288. current_asmdata.getjumplabel(l);
  289. cg.a_label(current_procinfo.aktlocaldata,l);
  290. tmpreg:=NR_NO;
  291. if assigned(ref.symbol) then
  292. current_procinfo.aktlocaldata.concat(tai_const.create_sym_offset(ref.symbol,ref.offset))
  293. else if ref.offset<>0 then
  294. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ref.offset));
  295. { load consts entry }
  296. tmpreg:=getintregister(list,OS_INT);
  297. tmpref.symbol:=l;
  298. list.concat(taicpu.op_reg_ref(A_L32R,tmpreg,tmpref));
  299. if ref.base<>NR_NO then
  300. begin
  301. if ref.index<>NR_NO then
  302. begin
  303. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  304. ref.base:=tmpreg;
  305. end
  306. else
  307. ref.index:=tmpreg;
  308. end
  309. else
  310. ref.base:=tmpreg;
  311. end
  312. else if ref.offset<>0 then
  313. begin
  314. tmpreg:=getintregister(list,OS_INT);
  315. if (ref.offset>=-128) and (ref.offset<=127) then
  316. begin
  317. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmpreg,ref.base,ref.offset));
  318. ref.base:=tmpreg;
  319. end
  320. else
  321. begin
  322. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,ref.offset));
  323. if ref.base<>NR_NO then
  324. begin
  325. if ref.index<>NR_NO then
  326. begin
  327. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  328. ref.base:=tmpreg;
  329. end
  330. else
  331. ref.index:=tmpreg;
  332. end
  333. else
  334. ref.base:=tmpreg;
  335. end;
  336. end;
  337. if ref.index<>NR_NO then
  338. begin
  339. if ref.base<>NR_NO then
  340. begin
  341. tmpreg:=getintregister(list,OS_INT);
  342. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,ref.index));
  343. ref.base:=tmpreg;
  344. end
  345. else
  346. ref.base:=ref.index;
  347. ref.index:=NR_NO;
  348. end;
  349. ref.offset:=0;
  350. ref.symbol:=nil;
  351. end;
  352. procedure tcgcpu.a_loadaddr_ref_reg(list : TAsmList;
  353. const ref : TReference; r : tregister);
  354. var
  355. b : byte;
  356. tmpref : treference;
  357. instr : taicpu;
  358. begin
  359. tmpref:=ref;
  360. { Be sure to have a base register }
  361. if tmpref.base=NR_NO then
  362. begin
  363. tmpref.base:=tmpref.index;
  364. tmpref.index:=NR_NO;
  365. end;
  366. if assigned(tmpref.symbol) then
  367. fixref(list,tmpref);
  368. { expect a base here if there is an index }
  369. if (tmpref.base=NR_NO) and (tmpref.index<>NR_NO) then
  370. internalerror(200312022);
  371. if tmpref.index<>NR_NO then
  372. begin
  373. a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,tmpref.base,tmpref.index,r);
  374. if tmpref.offset<>0 then
  375. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,r,r);
  376. end
  377. else
  378. begin
  379. if tmpref.base=NR_NO then
  380. a_load_const_reg(list,OS_ADDR,tmpref.offset,r)
  381. else
  382. if tmpref.offset<>0 then
  383. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,tmpref.base,r)
  384. else
  385. begin
  386. instr:=taicpu.op_reg_reg(A_MOV,r,tmpref.base);
  387. list.concat(instr);
  388. add_move_instruction(instr);
  389. end;
  390. end;
  391. end;
  392. procedure tcgcpu.a_op_reg_reg(list : TAsmList; op : topcg; size : tcgsize; src,dst : tregister);
  393. var
  394. tmpreg : TRegister;
  395. begin
  396. if op = OP_NEG then
  397. begin
  398. list.concat(taicpu.op_reg_reg(A_NEG,dst,src));
  399. maybeadjustresult(list,OP_NEG,size,dst);
  400. end
  401. else if op = OP_NOT then
  402. begin
  403. tmpreg:=getintregister(list,size);
  404. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,-1));
  405. list.concat(taicpu.op_reg_reg_reg(A_XOR,dst,tmpreg,src));
  406. maybeadjustresult(list,OP_NOT,size,dst);
  407. end
  408. else
  409. a_op_reg_reg_reg(list,op,size,src,dst,dst);
  410. end;
  411. procedure tcgcpu.a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  412. var
  413. l1 : longint;
  414. tmpreg : TRegister;
  415. begin
  416. optimize_op_const(size, op, a);
  417. case op of
  418. OP_NONE:
  419. begin
  420. if src <> dst then
  421. a_load_reg_reg(list, size, size, src, dst);
  422. exit;
  423. end;
  424. OP_MOVE:
  425. begin
  426. a_load_const_reg(list, size, a, dst);
  427. exit;
  428. end;
  429. else
  430. ;
  431. end;
  432. { there could be added some more sophisticated optimizations }
  433. if (op in [OP_IMUL,OP_IDIV]) and (a=-1) then
  434. a_op_reg_reg(list,OP_NEG,size,src,dst)
  435. { we do this here instead in the peephole optimizer because
  436. it saves us a register }
  437. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) then
  438. a_op_const_reg_reg(list,OP_SHL,size,l1,src,dst)
  439. else if (op=OP_ADD) and (a>=-128) and (a<=127) then
  440. list.concat(taicpu.op_reg_reg_const(A_ADDI,dst,src,a))
  441. else if (op=OP_ADD) and (a>=-128-32768) and (a<=127+32512) then
  442. begin
  443. {$ifdef EXTDEBUG}
  444. list.concat(tai_comment.Create(strpnew('Value: '+tostr(a))));
  445. {$endif EXTDEBUG}
  446. list.concat(taicpu.op_reg_reg_const(A_ADDMI,dst,src,Smallint((a+128) and $ff00)));
  447. list.concat(taicpu.op_reg_reg_const(A_ADDI,dst,dst,Shortint(a and $ff)));
  448. end
  449. else if (op=OP_SUB) and (a>=-127) and (a<=128) then
  450. list.concat(taicpu.op_reg_reg_const(A_ADDI,dst,src,-a))
  451. else if (op=OP_SUB) and (a>=-127-32512) and (a<=128+32768) then
  452. begin
  453. {$ifdef EXTDEBUG}
  454. list.concat(tai_comment.Create(strpnew('Value: '+tostr(a))));
  455. {$endif EXTDEBUG}
  456. a:=-a;
  457. list.concat(taicpu.op_reg_reg_const(A_ADDMI,dst,src,Smallint((a+128) and $ff00)));
  458. list.concat(taicpu.op_reg_reg_const(A_ADDI,dst,dst,Shortint(a and $ff)));
  459. end
  460. else if (op=OP_SHL) and (a>=1) and (a<=31) then
  461. list.concat(taicpu.op_reg_reg_const(A_SLLI,dst,src,a))
  462. else if (op=OP_SAR) and (a>=0) and (a<=31) then
  463. list.concat(taicpu.op_reg_reg_const(A_SRAI,dst,src,a))
  464. else if (op=OP_SHR) and (a>=0) and (a<=15) then
  465. list.concat(taicpu.op_reg_reg_const(A_SRLI,dst,src,a))
  466. else if (op=OP_SHR) and (a>15) and (a<=31) then
  467. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,dst,src,a,32-a))
  468. else if (op=OP_AND) and (63-BsrQWord(a)+PopCnt(QWord(a))=64) and (PopCnt(QWord(a))<=16) then
  469. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,dst,src,0,PopCnt(QWord(a))))
  470. else
  471. begin
  472. tmpreg:=getintregister(list,size);
  473. a_load_const_reg(list,size,a,tmpreg);
  474. a_op_reg_reg_reg(list,op,size,tmpreg,src,dst);
  475. end;
  476. maybeadjustresult(list,op,size,dst);
  477. end;
  478. procedure tcgcpu.a_op_const_reg(list : TAsmList; op : topcg; size : tcgsize; a : tcgint; reg : tregister);
  479. begin
  480. a_op_const_reg_reg(list,op,size,a,reg,reg);
  481. end;
  482. procedure tcgcpu.a_op_reg_reg_reg(list : TAsmList; op : topcg;
  483. size : tcgsize; src1,src2,dst : tregister);
  484. var
  485. tmpreg : TRegister;
  486. begin
  487. if op=OP_NOT then
  488. begin
  489. tmpreg:=getintregister(list,size);
  490. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,-1));
  491. maybeadjustresult(list,op,size,dst);
  492. end
  493. else if op=OP_NEG then
  494. begin
  495. list.concat(taicpu.op_reg_reg(A_NEG,dst,src1));
  496. maybeadjustresult(list,op,size,dst);
  497. end
  498. else if op in [OP_SAR,OP_SHL,OP_SHR] then
  499. begin
  500. if op=OP_SHL then
  501. list.concat(taicpu.op_reg(A_SSL,src1))
  502. else
  503. list.concat(taicpu.op_reg(A_SSR,src1));
  504. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],dst,src2));
  505. maybeadjustresult(list,op,size,dst);
  506. end
  507. else
  508. case op of
  509. OP_MOVE:
  510. a_load_reg_reg(list,size,size,src1,dst);
  511. else
  512. begin
  513. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src2,src1));
  514. maybeadjustresult(list,op,size,dst);
  515. end;
  516. end;
  517. end;
  518. procedure tcgcpu.a_call_name(list : TAsmList; const s : string;
  519. weak : boolean);
  520. begin
  521. if not weak then
  522. list.concat(taicpu.op_sym(txtensaprocinfo(current_procinfo).callins,current_asmdata.RefAsmSymbol(s,AT_FUNCTION)))
  523. else
  524. list.concat(taicpu.op_sym(txtensaprocinfo(current_procinfo).callins,current_asmdata.WeakRefAsmSymbol(s,AT_FUNCTION)));
  525. end;
  526. procedure tcgcpu.a_call_reg(list : TAsmList; Reg : tregister);
  527. begin
  528. list.concat(taicpu.op_reg(txtensaprocinfo(current_procinfo).callxins,reg));
  529. end;
  530. procedure tcgcpu.a_jmp_name(list : TAsmList; const s : string);
  531. var
  532. ai : taicpu;
  533. tmpreg: TRegister;
  534. begin
  535. { for now, we use A15 here, however, this is not save as it might contain an argument }
  536. ai:=TAiCpu.op_sym_reg(A_J,current_asmdata.RefAsmSymbol(s,AT_FUNCTION),NR_A15);
  537. ai.oppostfix := PF_L; // if destination is too far for J then assembler can convert to JX
  538. ai.is_jmp:=true;
  539. list.Concat(ai);
  540. end;
  541. procedure tcgcpu.a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);
  542. var
  543. instr: taicpu;
  544. begin
  545. if CPUXTENSA_HAS_BOOLEAN_OPTION in cpu_capabilities[current_settings.cputype] then
  546. begin
  547. instr:=taicpu.op_reg_sym(A_B,f.register,l);
  548. instr.condition:=flags_to_cond(f.flag);
  549. list.concat(instr);
  550. end
  551. else
  552. Internalerror(2020070401);
  553. end;
  554. procedure tcgcpu.g_proc_entry(list : TAsmList; localsize : longint;
  555. nostackframe : boolean);
  556. var
  557. ref : treference;
  558. r : byte;
  559. regs : tcpuregisterset;
  560. stackmisalignment : pint;
  561. regoffset : LongInt;
  562. stack_parameters : Boolean;
  563. registerarea : PtrInt;
  564. l : TAsmLabel;
  565. begin
  566. LocalSize:=align(LocalSize,4);
  567. stack_parameters:=current_procinfo.procdef.stack_tainting_parameter(calleeside);
  568. { call instruction does not put anything on the stack }
  569. registerarea:=0;
  570. if not(nostackframe) then
  571. begin
  572. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  573. a_reg_alloc(list,NR_STACK_POINTER_REG);
  574. case target_info.abi of
  575. abi_xtensa_call0:
  576. begin
  577. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  578. Include(regs,RS_A15);
  579. if pi_do_call in current_procinfo.flags then
  580. Include(regs,RS_A0);
  581. if regs<>[] then
  582. begin
  583. for r:=RS_A0 to RS_A15 do
  584. if r in regs then
  585. inc(registerarea,4);
  586. end;
  587. inc(localsize,registerarea);
  588. if LocalSize<>0 then
  589. begin
  590. localsize:=align(localsize,current_settings.alignment.localalignmax);
  591. a_reg_alloc(list,NR_STACK_POINTER_REG);
  592. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-localsize));
  593. end;
  594. reference_reset(ref,4,[]);
  595. ref.base:=NR_STACK_POINTER_REG;
  596. ref.offset:=localsize;
  597. if ref.offset>1024 then
  598. begin
  599. if ref.offset<=1024+32512 then
  600. begin
  601. list.concat(taicpu.op_reg_reg_const(A_ADDMI,NR_A8,NR_STACK_POINTER_REG,ref.offset and $fffffc00));
  602. ref.offset:=ref.offset and $3ff;
  603. ref.base:=NR_A8;
  604. end
  605. else
  606. { fix me! }
  607. Internalerror(2020031101);
  608. end;
  609. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  610. begin
  611. dec(ref.offset,4);
  612. list.concat(taicpu.op_reg_ref(A_S32I,NR_A15,ref));
  613. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  614. list.concat(taicpu.op_reg_reg(A_MOV,NR_A15,NR_STACK_POINTER_REG));
  615. end;
  616. if regs<>[] then
  617. begin
  618. for r:=RS_A14 downto RS_A0 do
  619. if r in regs then
  620. begin
  621. dec(ref.offset,4);
  622. list.concat(taicpu.op_reg_ref(A_S32I,newreg(R_INTREGISTER,r,R_SUBWHOLE),ref));
  623. end;
  624. end;
  625. end;
  626. abi_xtensa_windowed:
  627. begin
  628. if stack_parameters and (pi_estimatestacksize in current_procinfo.flags) then
  629. begin
  630. if localsize>txtensaprocinfo(current_procinfo).stackframesize then
  631. internalerror(2020031402)
  632. else
  633. localsize:=txtensaprocinfo(current_procinfo).stackframesize-registerarea;
  634. end
  635. else
  636. begin
  637. { default spill area }
  638. inc(localsize,4*4);
  639. { additional spill area? }
  640. if pi_do_call in current_procinfo.flags then
  641. inc(localsize,txtensaprocinfo(current_procinfo).maxcall*4);
  642. localsize:=align(localsize,current_settings.alignment.localalignmax);
  643. end;
  644. if localsize>32760 then
  645. begin
  646. list.concat(taicpu.op_reg_const(A_ENTRY,NR_STACK_POINTER_REG,32));
  647. reference_reset(ref,4,[]);
  648. current_asmdata.getjumplabel(l);
  649. cg.a_label(current_procinfo.aktlocaldata,l);
  650. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(localsize-32)));
  651. ref.symbol:=l;
  652. list.concat(taicpu.op_reg_ref(A_L32R,NR_A8,ref));
  653. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_A8,NR_STACK_POINTER_REG,NR_A8));
  654. list.concat(taicpu.op_reg_reg(A_MOVSP,NR_STACK_POINTER_REG,NR_A8));
  655. end
  656. else
  657. list.concat(taicpu.op_reg_const(A_ENTRY,NR_STACK_POINTER_REG,localsize));
  658. end;
  659. else
  660. Internalerror(2020031401);
  661. end;
  662. end;
  663. end;
  664. procedure tcgcpu.g_proc_exit(list : TAsmList; parasize : longint;
  665. nostackframe : boolean);
  666. var
  667. ref : treference;
  668. r : byte;
  669. regs : tcpuregisterset;
  670. stackmisalignment : pint;
  671. regoffset : LongInt;
  672. stack_parameters : Boolean;
  673. registerarea : PtrInt;
  674. l : TAsmLabel;
  675. LocalSize: longint;
  676. begin
  677. case target_info.abi of
  678. abi_xtensa_windowed:
  679. list.Concat(taicpu.op_none(A_RETW));
  680. abi_xtensa_call0:
  681. begin
  682. if not(nostackframe) then
  683. begin
  684. LocalSize:=current_procinfo.calc_stackframe_size;
  685. LocalSize:=align(LocalSize,4);
  686. stack_parameters:=current_procinfo.procdef.stack_tainting_parameter(calleeside);
  687. registerarea:=0;
  688. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  689. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  690. Include(regs,RS_A15);
  691. if pi_do_call in current_procinfo.flags then
  692. Include(regs,RS_A0);
  693. if regs<>[] then
  694. begin
  695. for r:=RS_A0 to RS_A15 do
  696. if r in regs then
  697. inc(registerarea,4);
  698. end;
  699. inc(localsize,registerarea);
  700. if LocalSize<>0 then
  701. begin
  702. localsize:=align(localsize,current_settings.alignment.localalignmax);
  703. // Determine reference mode required to access stack
  704. reference_reset(ref,4,[]);
  705. ref.base:=NR_STACK_POINTER_REG;
  706. ref.offset:=localsize;
  707. if ref.offset>1024 then
  708. begin
  709. if ref.offset<=1024+32512 then
  710. begin
  711. // allocation done in proc_entry
  712. //list.concat(taicpu.op_reg_reg_const(A_ADDMI,NR_A8,NR_STACK_POINTER_REG,ref.offset and $fffffc00));
  713. ref.offset:=ref.offset and $3ff;
  714. ref.base:=NR_A8;
  715. end
  716. else
  717. { fix me! }
  718. Internalerror(2020031102);
  719. end;
  720. // restore a15 if used
  721. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  722. begin
  723. dec(ref.offset,4);
  724. list.concat(taicpu.op_reg_ref(A_L32I,NR_A15,ref));
  725. a_reg_dealloc(list,NR_FRAME_POINTER_REG);
  726. end;
  727. // restore rest of registers
  728. if regs<>[] then
  729. begin
  730. for r:=RS_A14 downto RS_A0 do
  731. if r in regs then
  732. begin
  733. dec(ref.offset,4);
  734. list.concat(taicpu.op_reg_ref(A_L32I,newreg(R_INTREGISTER,r,R_SUBWHOLE),ref));
  735. end;
  736. end;
  737. // restore stack pointer
  738. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,localsize));
  739. a_reg_dealloc(list,NR_STACK_POINTER_REG);
  740. end;
  741. end;
  742. list.Concat(taicpu.op_none(A_RET));
  743. end
  744. else
  745. Internalerror(2020031403);
  746. end;
  747. end;
  748. procedure tcgcpu.a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  749. function is_b4const(v: tcgint): boolean;
  750. begin
  751. case v of
  752. -1,1,2,3,4,5,6,7,8,
  753. 10,12,16,32,64,128,256:
  754. result:=true;
  755. else
  756. result:=false;
  757. end;
  758. end;
  759. function is_b4constu(v: tcgint): boolean;
  760. begin
  761. case v of
  762. 32768,65536,
  763. 2,3,4,5,6,7,8,
  764. 10,12,16,32,64,128,256:
  765. result:=true;
  766. else
  767. result:=false;
  768. end;
  769. end;
  770. var
  771. op: TAsmCond;
  772. instr: taicpu;
  773. begin
  774. if (a=0) and (cmp_op in [OC_EQ,OC_NE,OC_LT,OC_GTE]) then
  775. begin
  776. case cmp_op of
  777. OC_EQ: op:=C_EQZ;
  778. OC_NE: op:=C_NEZ;
  779. OC_LT: op:=C_LTZ;
  780. OC_GTE: op:=C_GEZ;
  781. else
  782. Internalerror(2020030801);
  783. end;
  784. instr:=taicpu.op_reg_sym(A_B,reg,l);
  785. instr.condition:=op;
  786. list.concat(instr);
  787. end
  788. else if is_b4const(a) and
  789. (cmp_op in [OC_EQ,OC_NE,OC_LT,OC_GTE]) then
  790. begin
  791. case cmp_op of
  792. OC_EQ: op:=C_EQI;
  793. OC_NE: op:=C_NEI;
  794. OC_LT: op:=C_LTI;
  795. OC_GTE: op:=C_GEI;
  796. else
  797. Internalerror(2020030801);
  798. end;
  799. instr:=taicpu.op_reg_const_sym(A_B,reg,a,l);
  800. instr.condition:=op;
  801. list.concat(instr);
  802. end
  803. else if is_b4constu(a) and
  804. (cmp_op in [OC_B,OC_AE]) then
  805. begin
  806. case cmp_op of
  807. OC_B: op:=C_LTUI;
  808. OC_AE: op:=C_GEUI;
  809. else
  810. Internalerror(2020030801);
  811. end;
  812. instr:=taicpu.op_reg_const_sym(A_B,reg,a,l);
  813. instr.condition:=op;
  814. list.concat(instr);
  815. end
  816. else
  817. inherited a_cmp_const_reg_label(list, size, cmp_op, a, reg, l);
  818. end;
  819. procedure tcgcpu.a_cmp_reg_reg_label(list : TAsmList; size : tcgsize;
  820. cmp_op : topcmp; reg1,reg2 : tregister; l : tasmlabel);
  821. var
  822. tmpreg: TRegister;
  823. instr: taicpu;
  824. begin
  825. if TOpCmp2AsmCond[cmp_op]=C_None then
  826. begin
  827. cmp_op:=swap_opcmp(cmp_op);
  828. tmpreg:=reg1;
  829. reg1:=reg2;
  830. reg2:=tmpreg;
  831. end;
  832. instr:=taicpu.op_reg_reg_sym(A_B,reg2,reg1,l);
  833. instr.condition:=TOpCmp2AsmCond[cmp_op];
  834. list.concat(instr);
  835. end;
  836. procedure tcgcpu.a_jmp_always(list : TAsmList; l : TAsmLabel);
  837. var
  838. ai : taicpu;
  839. begin
  840. if l.bind in [AB_GLOBAL] then
  841. begin
  842. { for now, we use A15 here, however, this is not save as it might contain an argument, I have not figured out a
  843. solution yet }
  844. ai:=taicpu.op_sym_reg(A_J,l,NR_A15);
  845. ai.oppostfix := PF_L;
  846. end
  847. else
  848. ai:=taicpu.op_sym(A_J,l);
  849. ai.is_jmp:=true;
  850. list.concat(ai);
  851. end;
  852. procedure tcgcpu.g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);
  853. var
  854. hregister: TRegister;
  855. instr: taicpu;
  856. begin
  857. a_load_const_reg(list,size,0,reg);
  858. hregister:=getintregister(list,size);
  859. a_load_const_reg(list,size,1,hregister);
  860. instr:=taicpu.op_reg_reg_reg(A_MOV,reg,hregister,f.register);
  861. instr.condition:=flags_to_cond(f.flag);
  862. list.concat(instr);
  863. end;
  864. procedure tcgcpu.g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  865. var
  866. paraloc1, paraloc2, paraloc3: TCGPara;
  867. pd: tprocdef;
  868. begin
  869. pd:=search_system_proc('MOVE');
  870. paraloc1.init;
  871. paraloc2.init;
  872. paraloc3.init;
  873. paramanager.getcgtempparaloc(list, pd, 1, paraloc1);
  874. paramanager.getcgtempparaloc(list, pd, 2, paraloc2);
  875. paramanager.getcgtempparaloc(list, pd, 3, paraloc3);
  876. a_load_const_cgpara(list, OS_SINT, len, paraloc3);
  877. a_loadaddr_ref_cgpara(list, dest, paraloc2);
  878. a_loadaddr_ref_cgpara(list, Source, paraloc1);
  879. paramanager.freecgpara(list, paraloc3);
  880. paramanager.freecgpara(list, paraloc2);
  881. paramanager.freecgpara(list, paraloc1);
  882. alloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  883. alloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  884. a_call_name(list, 'FPC_MOVE', false);
  885. dealloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  886. dealloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  887. paraloc3.done;
  888. paraloc2.done;
  889. paraloc1.done;
  890. end;
  891. procedure tcgcpu.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  892. var
  893. tmpreg1, hreg, countreg: TRegister;
  894. src, dst, src2, dst2: TReference;
  895. lab: tasmlabel;
  896. Count, count2: aint;
  897. function reference_is_reusable(const ref: treference): boolean;
  898. begin
  899. result:=(ref.base<>NR_NO) and (ref.index=NR_NO) and
  900. (ref.symbol=nil);
  901. end;
  902. begin
  903. src2:=source;
  904. fixref(list,src2);
  905. dst2:=dest;
  906. fixref(list,dst2);
  907. if len > high(longint) then
  908. internalerror(2002072704);
  909. { A call (to FPC_MOVE) requires the outgoing parameter area to be properly
  910. allocated on stack. This can only be done before tmipsprocinfo.set_first_temp_offset,
  911. i.e. before secondpass. Other internal procedures request correct stack frame
  912. by setting pi_do_call during firstpass, but for this particular one it is impossible.
  913. Therefore, if the current procedure is a leaf one, we have to leave it that way. }
  914. { anybody wants to determine a good value here :)? }
  915. if (len > 100) and
  916. assigned(current_procinfo) and
  917. (pi_do_call in current_procinfo.flags) then
  918. g_concatcopy_move(list, src2, dst2, len)
  919. else
  920. begin
  921. Count := len div 4;
  922. if (count<=4) and reference_is_reusable(src2) then
  923. src:=src2
  924. else
  925. begin
  926. reference_reset(src,sizeof(aint),[]);
  927. { load the address of src2 into src.base }
  928. src.base := GetAddressRegister(list);
  929. a_loadaddr_ref_reg(list, src2, src.base);
  930. end;
  931. if (count<=4) and reference_is_reusable(dst2) then
  932. dst:=dst2
  933. else
  934. begin
  935. reference_reset(dst,sizeof(aint),[]);
  936. { load the address of dst2 into dst.base }
  937. dst.base := GetAddressRegister(list);
  938. a_loadaddr_ref_reg(list, dst2, dst.base);
  939. end;
  940. { generate a loop }
  941. if Count > 4 then
  942. begin
  943. countreg := GetIntRegister(list, OS_INT);
  944. tmpreg1 := GetIntRegister(list, OS_INT);
  945. a_load_const_reg(list, OS_INT, Count, countreg);
  946. current_asmdata.getjumplabel(lab);
  947. a_label(list, lab);
  948. list.concat(taicpu.op_reg_ref(A_L32I, tmpreg1, src));
  949. list.concat(taicpu.op_reg_ref(A_S32I, tmpreg1, dst));
  950. list.concat(taicpu.op_reg_reg_const(A_ADDI, src.base, src.base, 4));
  951. list.concat(taicpu.op_reg_reg_const(A_ADDI, dst.base, dst.base, 4));
  952. list.concat(taicpu.op_reg_reg_const(A_ADDI, countreg, countreg, -1));
  953. a_cmp_const_reg_label(list,OS_INT,OC_GT,0,countreg,lab);
  954. { keep the registers alive }
  955. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  956. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  957. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  958. len := len mod 4;
  959. end;
  960. { unrolled loop }
  961. Count := len div 4;
  962. if Count > 0 then
  963. begin
  964. tmpreg1 := GetIntRegister(list, OS_INT);
  965. for count2 := 1 to Count do
  966. begin
  967. list.concat(taicpu.op_reg_ref(A_L32I, tmpreg1, src));
  968. list.concat(taicpu.op_reg_ref(A_S32I, tmpreg1, dst));
  969. Inc(src.offset, 4);
  970. Inc(dst.offset, 4);
  971. end;
  972. len := len mod 4;
  973. end;
  974. if (len and 4) <> 0 then
  975. begin
  976. hreg := GetIntRegister(list, OS_INT);
  977. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  978. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  979. Inc(src.offset, 4);
  980. Inc(dst.offset, 4);
  981. end;
  982. { copy the leftovers }
  983. if (len and 2) <> 0 then
  984. begin
  985. hreg := GetIntRegister(list, OS_INT);
  986. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  987. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  988. Inc(src.offset, 2);
  989. Inc(dst.offset, 2);
  990. end;
  991. if (len and 1) <> 0 then
  992. begin
  993. hreg := GetIntRegister(list, OS_INT);
  994. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  995. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  996. end;
  997. end;
  998. end;
  999. procedure tcgcpu.a_loadfpu_reg_reg(list: TAsmList; fromsize,tosize: tcgsize; reg1, reg2: tregister);
  1000. var
  1001. ai: taicpu;
  1002. begin
  1003. if not(fromsize in [OS_32,OS_F32]) then
  1004. InternalError(2020032603);
  1005. ai := taicpu.op_reg_reg(A_MOV,reg2,reg1);
  1006. ai.oppostfix := PF_S;
  1007. list.concat(ai);
  1008. end;
  1009. procedure tcgcpu.a_loadfpu_ref_reg(list: TAsmList; fromsize,tosize: tcgsize; const ref: treference; reg: tregister);
  1010. var
  1011. href: treference;
  1012. begin
  1013. if not(fromsize in [OS_32,OS_F32]) then
  1014. InternalError(2020032602);
  1015. href:=ref;
  1016. if assigned(href.symbol) or
  1017. (href.index<>NR_NO) or
  1018. (((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  1019. fixref(list,href);
  1020. list.concat(taicpu.op_reg_ref(A_LSI,reg,href));
  1021. if fromsize<>tosize then
  1022. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  1023. end;
  1024. procedure tcgcpu.a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference);
  1025. var
  1026. href: treference;
  1027. begin
  1028. if not(fromsize in [OS_32,OS_F32]) then
  1029. InternalError(2020032604);
  1030. href:=ref;
  1031. if assigned(href.symbol) or
  1032. (href.index<>NR_NO) or
  1033. (((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  1034. fixref(list,href);
  1035. list.concat(taicpu.op_reg_ref(A_SSI,reg,href));
  1036. end;
  1037. procedure tcgcpu.maybeadjustresult(list : TAsmList; op : TOpCg; size : tcgsize; dst : tregister);
  1038. const
  1039. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NEG];
  1040. begin
  1041. if (op in overflowops) and
  1042. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  1043. a_load_reg_reg(list,OS_32,size,dst,dst);
  1044. end;
  1045. procedure tcgcpu.g_overflowcheck(list: TAsmList; const Loc: tlocation; def: tdef);
  1046. begin
  1047. { no overflow checking yet }
  1048. end;
  1049. procedure tcg64fxtensa.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  1050. var
  1051. instr: taicpu;
  1052. no_carry: TAsmLabel;
  1053. tmpreg: TRegister;
  1054. begin
  1055. case op of
  1056. OP_NEG,
  1057. OP_NOT :
  1058. internalerror(2020030810);
  1059. else
  1060. ;
  1061. end;
  1062. case op of
  1063. OP_AND,OP_OR,OP_XOR:
  1064. begin
  1065. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  1066. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  1067. end;
  1068. OP_ADD:
  1069. begin
  1070. if (regsrc1.reglo=regdst.reglo) or (regsrc1.reghi=regdst.reghi) then
  1071. Internalerror(2020082205);
  1072. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1073. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1074. current_asmdata.getjumplabel(no_carry);
  1075. cg.a_cmp_reg_reg_label(list,OS_INT,OC_AE, regsrc1.reglo, regdst.reglo, no_carry);
  1076. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, 1));
  1077. cg.a_label(list,no_carry);
  1078. end;
  1079. OP_SUB:
  1080. begin
  1081. if (regsrc1.reglo=regdst.reglo) or (regsrc1.reghi=regdst.reghi) then
  1082. Internalerror(2020082206);
  1083. { we need the original src2 value for the comparison, do not overwrite it }
  1084. if regsrc2.reglo=regdst.reglo then
  1085. begin
  1086. tmpreg:=cg.GetIntRegister(list,OS_S32);
  1087. cg.a_load_reg_reg(list,OS_INT,OS_INT,regsrc2.reglo,tmpreg);
  1088. regsrc2.reglo:=tmpreg;
  1089. end;
  1090. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1091. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1092. current_asmdata.getjumplabel(no_carry);
  1093. cg.a_cmp_reg_reg_label(list,OS_INT,OC_AE, regsrc1.reglo, regsrc2.reglo, no_carry);
  1094. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, -1));
  1095. cg.a_label(list,no_carry);
  1096. end;
  1097. else
  1098. internalerror(2020030813);
  1099. end;
  1100. end;
  1101. procedure tcg64fxtensa.a_op64_reg_reg(list : TAsmList; op : TOpCG; size : tcgsize; regsrc,regdst : tregister64);
  1102. var
  1103. tmpreg : TRegister;
  1104. instr : taicpu;
  1105. begin
  1106. case op of
  1107. OP_NEG:
  1108. begin
  1109. tmpreg:=cg.GetIntRegister(list, OS_INT);
  1110. list.concat(taicpu.op_reg_reg(A_NEG,regdst.reglo,regsrc.reglo));
  1111. list.concat(taicpu.op_reg_reg(A_NEG,regdst.reghi,regsrc.reghi));
  1112. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmpreg,regdst.reghi,-1));
  1113. instr:=taicpu.op_reg_reg_reg(A_MOV,regdst.reghi,tmpreg,regdst.reglo);
  1114. instr.condition:=C_EQZ;
  1115. list.concat(instr);
  1116. end;
  1117. OP_NOT:
  1118. begin
  1119. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reglo,regdst.reglo);
  1120. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reghi,regdst.reghi);
  1121. end;
  1122. else
  1123. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  1124. end;
  1125. end;
  1126. procedure tcg64fxtensa.a_op64_const_reg_reg(list : TAsmList; op : TOpCG; size : tcgsize; value : int64; regsrc,regdst : tregister64);
  1127. var
  1128. tmpreg64 : tregister64;
  1129. no_carry : TAsmLabel;
  1130. tmpreg: tregister;
  1131. begin
  1132. case op of
  1133. OP_NEG,
  1134. OP_NOT :
  1135. internalerror(2020030904);
  1136. else
  1137. ;
  1138. end;
  1139. case op of
  1140. OP_AND,OP_OR,OP_XOR:
  1141. begin
  1142. cg.a_op_const_reg_reg(list,op,OS_32,aint(lo(value)),regsrc.reglo,regdst.reglo);
  1143. cg.a_op_const_reg_reg(list,op,OS_32,aint(hi(value)),regsrc.reghi,regdst.reghi);
  1144. end;
  1145. OP_ADD:
  1146. begin
  1147. { could do better here (hi(value) in 248..2047), for now we support only the simple cases }
  1148. if (value>=-2048) and (value<=2047) then
  1149. begin
  1150. { we need the original src value for the comparison, do not overwrite it }
  1151. if regsrc.reglo=regdst.reglo then
  1152. begin
  1153. tmpreg:=cg.GetIntRegister(list,OS_S32);
  1154. cg.a_load_reg_reg(list,OS_INT,OS_INT,regsrc.reglo,tmpreg);
  1155. regsrc.reglo:=tmpreg;
  1156. end;
  1157. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reglo, regsrc.reglo, value));
  1158. list.concat(taicpu.op_reg_reg(A_MOV, regdst.reghi, regsrc.reghi));
  1159. current_asmdata.getjumplabel(no_carry);
  1160. cg.a_cmp_reg_reg_label(list,OS_INT,OC_AE, regsrc.reglo, regdst.reglo, no_carry);
  1161. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, 1));
  1162. cg.a_label(list,no_carry);
  1163. end
  1164. else
  1165. begin
  1166. tmpreg64.reglo := cg.GetIntRegister(list,OS_S32);
  1167. tmpreg64.reghi := cg.GetIntRegister(list,OS_S32);
  1168. a_load64_const_reg(list,value,tmpreg64);
  1169. a_op64_reg_reg_reg(list,op,size,tmpreg64,regsrc,regdst);
  1170. end;
  1171. end;
  1172. OP_SHL:
  1173. begin
  1174. if (value>0) and (value<=16) then
  1175. begin
  1176. tmpreg:=cg.GetIntRegister(list,OS_32);
  1177. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI, tmpreg, regsrc.reglo, 32-value, value));
  1178. list.concat(taicpu.op_reg_reg_const(A_SLLI, regdst.reglo, regsrc.reglo, value));
  1179. list.concat(taicpu.op_reg_reg_const(A_SLLI, regdst.reghi, regsrc.reghi, value));
  1180. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reghi, tmpreg, regdst.reghi));
  1181. end
  1182. else if value=32 then
  1183. begin
  1184. cg.a_load_reg_reg(list,OS_INT,OS_INT,regsrc.reglo,regdst.reghi);
  1185. cg.a_load_const_reg(list,OS_INT,0,regdst.reglo);
  1186. end
  1187. else
  1188. Internalerror(2020082209);
  1189. end;
  1190. OP_SHR:
  1191. begin
  1192. if (value>0) and (value<=15) then
  1193. begin
  1194. tmpreg:=cg.GetIntRegister(list,OS_32);
  1195. list.concat(taicpu.op_reg_reg_const(A_SLLI, tmpreg, regsrc.reghi, 32-value));
  1196. list.concat(taicpu.op_reg_reg_const(A_SRLI, regdst.reglo, regsrc.reglo, value));
  1197. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reglo, tmpreg, regdst.reglo));
  1198. list.concat(taicpu.op_reg_reg_const(A_SRLI, regdst.reghi, regsrc.reghi, value));
  1199. end
  1200. else if value=32 then
  1201. begin
  1202. cg.a_load_reg_reg(list,OS_INT,OS_INT,regsrc.reghi,regdst.reglo);
  1203. cg.a_load_const_reg(list,OS_INT,0,regdst.reghi);
  1204. end
  1205. else
  1206. Internalerror(2020082210);
  1207. end;
  1208. OP_SUB:
  1209. begin
  1210. { for now, we take the simple approach }
  1211. tmpreg64.reglo := cg.GetIntRegister(list,OS_S32);
  1212. tmpreg64.reghi := cg.GetIntRegister(list,OS_S32);
  1213. a_load64_const_reg(list,value,tmpreg64);
  1214. a_op64_reg_reg_reg(list,op,size,tmpreg64,regsrc,regdst);
  1215. end;
  1216. else
  1217. internalerror(2020030901);
  1218. end;
  1219. end;
  1220. procedure tcg64fxtensa.a_op64_const_reg(list : TAsmList; op : TOpCG; size : tcgsize; value : int64; reg : tregister64);
  1221. begin
  1222. a_op64_const_reg_reg(list,op,size,value,reg,reg);
  1223. end;
  1224. {$warnings off}
  1225. procedure create_codegen;
  1226. begin
  1227. cg:=tcgcpu.Create;
  1228. cg64:=tcg64fxtensa.Create;
  1229. end;
  1230. end.