cgcpu.pas 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257
  1. {
  2. Copyright (c) 2014 by Jonas Maebe
  3. This unit implements the code generator for Xtensa
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu,
  27. cg64f32;
  28. type
  29. tcgcpu=class(tcg)
  30. private
  31. procedure fixref(list : TAsmList; var ref : treference);
  32. procedure g_concatcopy_move(list : tasmlist; const Source,dest : treference; len : tcgint);
  33. public
  34. procedure init_register_allocators;override;
  35. procedure done_register_allocators;override;
  36. { move instructions }
  37. procedure a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);override;
  38. procedure a_load_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister;const ref: TReference);override;
  39. procedure a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister);override;
  40. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: tcgint; reg: tregister);override;
  41. procedure a_loadaddr_ref_reg(list: TAsmList; const ref: TReference; r: tregister);override;
  42. procedure a_op_reg_reg(list: TAsmList; op: topcg; size: tcgsize; src, dst: tregister);override;
  43. procedure a_op_const_reg(list: TAsmList; op: topcg; size: tcgsize; a: tcgint; reg: tregister);override;
  44. procedure a_op_reg_reg_reg(list: TAsmList; op: topcg; size: tcgsize; src1, src2, dst: tregister);override;
  45. procedure a_op_const_reg_reg(list : TAsmList; op : TOpCg; size : tcgsize; a : tcgint; src,dst : tregister);override;
  46. procedure a_call_name(list:TAsmList;const s:string; weak: boolean);override;
  47. procedure a_call_reg(list:TAsmList;Reg:tregister);override;
  48. procedure a_jmp_name(list: TAsmList; const s: string);override;
  49. procedure a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);override;
  50. procedure g_proc_entry(list: TAsmList; localsize: longint; nostackframe: boolean);override;
  51. procedure g_proc_exit(list: TAsmList; parasize: longint; nostackframe: boolean);override;
  52. { comparison operations }
  53. procedure a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel); override;
  54. procedure a_cmp_reg_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);override;
  55. procedure a_jmp_always(list: TAsmList; l: TAsmLabel);override;
  56. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);override;
  57. procedure g_concatcopy(list : TAsmList; const source,dest : treference; len : tcgint);override;
  58. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);override;
  59. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);override;
  60. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  61. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  62. end;
  63. tcg64fxtensa = class(tcg64f32)
  64. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  65. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  66. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  67. procedure a_op64_reg_reg_reg(list : TAsmList; op : TOpCG;size : tcgsize; regsrc1,regsrc2,regdst : tregister64);override;
  68. //procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  69. //procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  70. //procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  71. //procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  72. //procedure a_loadmm_intreg64_reg(list: TAsmList; mmsize: tcgsize; intreg: tregister64; mmreg: tregister);override;
  73. //procedure a_loadmm_reg_intreg64(list: TAsmList; mmsize: tcgsize; mmreg: tregister; intreg: tregister64);override;
  74. end;
  75. procedure create_codegen;
  76. const
  77. TOpCG2AsmOp: array[topcg] of TAsmOp = (
  78. A_NONE,A_MOV,A_ADD,A_AND,A_NONE,A_NONE,A_MULL,A_MULL,A_NEG,A_NONE,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR,A_NONE,A_NONE
  79. );
  80. {
  81. );TOpCG2AsmOpReg: array[topcg] of TAsmOp = (
  82. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MUL,A_MUL,A_NEG,A_MVN,A_ORR,A_ASRV,A_LSLV,A_LSRV,A_SUB,A_EOR,A_NONE,A_RORV
  83. );
  84. TOpCG2AsmOpImm: array[topcg] of TAsmOp = (
  85. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MUL,A_MUL,A_NEG,A_MVN,A_ORR,A_ASR,A_LSL,A_LSR,A_SUB,A_EOR,A_NONE,A_ROR
  86. );
  87. TOpCmp2AsmCond: array[topcmp] of TAsmCond = (C_NONE,C_EQ,C_GT,
  88. C_LT,C_GE,C_LE,C_NE,C_LS,C_CC,C_CS,C_HI
  89. );
  90. }
  91. implementation
  92. uses
  93. globals,verbose,systems,cutils,
  94. paramgr,fmodule,
  95. symtable,symsym,
  96. tgobj,
  97. procinfo,cpupi;
  98. const
  99. TOpCmp2AsmCond: array[TOpCmp] of TAsmCond = (
  100. C_None,
  101. C_EQ,
  102. C_None,
  103. C_LT,
  104. C_GE,
  105. C_None,
  106. C_NE,
  107. C_None,
  108. C_LTU,
  109. C_GEU,
  110. C_None
  111. );
  112. procedure tcgcpu.init_register_allocators;
  113. begin
  114. inherited init_register_allocators;
  115. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  116. [RS_A2,RS_A3,RS_A4,RS_A5,RS_A6,RS_A7,RS_A8,RS_A9,
  117. RS_A10,RS_A11,RS_A12,RS_A13,RS_A14,RS_A15],first_int_imreg,[]);
  118. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  119. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,RS_F8,RS_F9,
  120. RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15],first_fpu_imreg,[]);
  121. end;
  122. procedure tcgcpu.done_register_allocators;
  123. begin
  124. rg[R_INTREGISTER].free;
  125. rg[R_FPUREGISTER].free;
  126. inherited done_register_allocators;
  127. end;
  128. procedure tcgcpu.a_load_reg_reg(list : TAsmList; fromsize,tosize : tcgsize;
  129. reg1,reg2 : tregister);
  130. var
  131. conv_done : Boolean;
  132. instr : taicpu;
  133. begin
  134. if (tcgsize2size[fromsize]>32) or (tcgsize2size[tosize]>32) or (fromsize=OS_NO) or (tosize=OS_NO) then
  135. internalerror(2020030710);
  136. conv_done:=false;
  137. if tosize<>fromsize then
  138. begin
  139. conv_done:=true;
  140. if tcgsize2size[tosize]<=tcgsize2size[fromsize] then
  141. fromsize:=tosize;
  142. case fromsize of
  143. OS_8:
  144. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg1,0,8));
  145. OS_S8:
  146. begin
  147. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg2,reg1,7));
  148. if tosize=OS_16 then
  149. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg2,0,16));
  150. end;
  151. OS_16:
  152. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg1,0,16));
  153. OS_S16:
  154. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg2,reg1,15));
  155. else
  156. conv_done:=false;
  157. end;
  158. end;
  159. if not conv_done and (reg1<>reg2) then
  160. begin
  161. { same size, only a register mov required }
  162. instr:=taicpu.op_reg_reg(A_MOV,reg2,reg1);
  163. list.Concat(instr);
  164. { Notify the register allocator that we have written a move instruction so
  165. it can try to eliminate it. }
  166. add_move_instruction(instr);
  167. end;
  168. end;
  169. procedure tcgcpu.a_load_reg_ref(list : TAsmList; fromsize,tosize : tcgsize;
  170. reg : tregister; const ref : TReference);
  171. var
  172. op: TAsmOp;
  173. href : treference;
  174. begin
  175. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  176. FromSize := ToSize;
  177. case tosize of
  178. { signed integer registers }
  179. OS_8,
  180. OS_S8:
  181. op:=A_S8I;
  182. OS_16,
  183. OS_S16:
  184. op:=A_S16I;
  185. OS_32,
  186. OS_S32:
  187. op:=A_S32I;
  188. else
  189. InternalError(2020030804);
  190. end;
  191. href:=ref;
  192. if assigned(href.symbol) or
  193. (href.index<>NR_NO) or
  194. ((op=A_S8I) and ((href.offset<0) or (href.offset>255))) or
  195. ((op=A_S16I) and ((href.offset<0) or (href.offset>510) or (href.offset mod 2<>0))) or
  196. ((op=A_S32I) and ((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  197. fixref(list,href);
  198. list.concat(taicpu.op_reg_ref(op,reg,href));
  199. end;
  200. procedure tcgcpu.a_load_ref_reg(list : TAsmList; fromsize,tosize : tcgsize;
  201. const ref : TReference; reg : tregister);
  202. var
  203. href: treference;
  204. op: TAsmOp;
  205. tmpreg: TRegister;
  206. begin
  207. case fromsize of
  208. OS_8: op:=A_L8UI;
  209. OS_16: op:=A_L16UI;
  210. OS_S8: op:=A_L8UI;
  211. OS_S16: op:=A_L16SI;
  212. OS_64,OS_S64, { This only happens if tosize is smaller than fromsize }
  213. { We can therefore only consider the low 32-bit of the 64bit value }
  214. OS_32,
  215. OS_S32: op:=A_L32I;
  216. else
  217. internalerror(2020030801);
  218. end;
  219. href:=ref;
  220. if assigned(href.symbol) or
  221. (href.index<>NR_NO) or
  222. ((op=A_L8UI) and ((href.offset<0) or (href.offset>255))) or
  223. ((op in [A_L16SI,A_L16UI]) and ((href.offset<0) or (href.offset>510) or (href.offset mod 2<>0))) or
  224. ((op=A_L32I) and ((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  225. fixref(list,href);
  226. list.concat(taicpu.op_reg_ref(op,reg,href));
  227. if (fromsize=OS_S8) and not(tosize in [OS_S8,OS_8]) then
  228. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg,reg,7));
  229. if (fromsize<>tosize) and (not (tosize in [OS_SINT,OS_INT])) then
  230. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  231. end;
  232. procedure tcgcpu.a_load_const_reg(list : TAsmList; size : tcgsize;
  233. a : tcgint; reg : tregister);
  234. var
  235. hr : treference;
  236. l : TAsmLabel;
  237. begin
  238. if (a>=-2048) and (a<=2047) then
  239. list.Concat(taicpu.op_reg_const(A_MOVI,reg,a))
  240. else
  241. begin
  242. reference_reset(hr,4,[]);
  243. current_asmdata.getjumplabel(l);
  244. cg.a_label(current_procinfo.aktlocaldata,l);
  245. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
  246. hr.symbol:=l;
  247. list.concat(taicpu.op_reg_ref(A_L32R,reg,hr));
  248. end;
  249. end;
  250. procedure tcgcpu.fixref(list : TAsmList;var ref : treference);
  251. var
  252. tmpreg, tmpreg2 : tregister;
  253. tmpref : treference;
  254. l : tasmlabel;
  255. begin
  256. { create consts entry }
  257. if assigned(ref.symbol) or (ref.offset<-2048) or (ref.offset>2047) then
  258. begin
  259. reference_reset(tmpref,4,[]);
  260. current_asmdata.getjumplabel(l);
  261. cg.a_label(current_procinfo.aktlocaldata,l);
  262. tmpreg:=NR_NO;
  263. if assigned(ref.symbol) then
  264. current_procinfo.aktlocaldata.concat(tai_const.create_sym_offset(ref.symbol,ref.offset))
  265. else if ref.offset<>0 then
  266. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ref.offset));
  267. { load consts entry }
  268. tmpreg:=getintregister(list,OS_INT);
  269. tmpref.symbol:=l;
  270. list.concat(taicpu.op_reg_ref(A_L32R,tmpreg,tmpref));
  271. if ref.base<>NR_NO then
  272. begin
  273. if ref.index<>NR_NO then
  274. begin
  275. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  276. ref.base:=tmpreg;
  277. end
  278. else
  279. ref.index:=tmpreg;
  280. end
  281. else
  282. ref.base:=tmpreg;
  283. end
  284. else if ref.offset<>0 then
  285. begin
  286. tmpreg:=getintregister(list,OS_INT);
  287. if (ref.offset>=-128) and (ref.offset<=127) then
  288. begin
  289. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmpreg,ref.base,ref.offset));
  290. ref.base:=tmpreg;
  291. end
  292. else
  293. begin
  294. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,ref.offset));
  295. if ref.base<>NR_NO then
  296. begin
  297. if ref.index<>NR_NO then
  298. begin
  299. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  300. ref.base:=tmpreg;
  301. end
  302. else
  303. ref.index:=tmpreg;
  304. end
  305. else
  306. ref.base:=tmpreg;
  307. end;
  308. end;
  309. if ref.index<>NR_NO then
  310. begin
  311. if ref.base<>NR_NO then
  312. begin
  313. tmpreg:=getintregister(list,OS_INT);
  314. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,ref.index));
  315. ref.base:=tmpreg;
  316. end
  317. else
  318. ref.base:=ref.index;
  319. ref.index:=NR_NO;
  320. end;
  321. ref.offset:=0;
  322. ref.symbol:=nil;
  323. end;
  324. procedure tcgcpu.a_loadaddr_ref_reg(list : TAsmList;
  325. const ref : TReference; r : tregister);
  326. var
  327. b : byte;
  328. tmpref : treference;
  329. instr : taicpu;
  330. begin
  331. tmpref:=ref;
  332. { Be sure to have a base register }
  333. if tmpref.base=NR_NO then
  334. begin
  335. tmpref.base:=tmpref.index;
  336. tmpref.index:=NR_NO;
  337. end;
  338. if assigned(tmpref.symbol) then
  339. fixref(list,tmpref);
  340. { expect a base here if there is an index }
  341. if (tmpref.base=NR_NO) and (tmpref.index<>NR_NO) then
  342. internalerror(200312022);
  343. if tmpref.index<>NR_NO then
  344. begin
  345. a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,tmpref.base,tmpref.index,r);
  346. if tmpref.offset<>0 then
  347. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,r,r);
  348. end
  349. else
  350. begin
  351. if tmpref.base=NR_NO then
  352. a_load_const_reg(list,OS_ADDR,tmpref.offset,r)
  353. else
  354. if tmpref.offset<>0 then
  355. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,tmpref.base,r)
  356. else
  357. begin
  358. instr:=taicpu.op_reg_reg(A_MOV,r,tmpref.base);
  359. list.concat(instr);
  360. add_move_instruction(instr);
  361. end;
  362. end;
  363. end;
  364. procedure tcgcpu.a_op_reg_reg(list : TAsmList; op : topcg; size : tcgsize; src,dst : tregister);
  365. var
  366. tmpreg : TRegister;
  367. begin
  368. if op = OP_NEG then
  369. begin
  370. list.concat(taicpu.op_reg_reg(A_NEG,dst,src));
  371. maybeadjustresult(list,OP_NEG,size,dst);
  372. end
  373. else if op = OP_NOT then
  374. begin
  375. tmpreg:=getintregister(list,size);
  376. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,-1));
  377. list.concat(taicpu.op_reg_reg_reg(A_XOR,dst,tmpreg,src));
  378. maybeadjustresult(list,OP_NOT,size,dst);
  379. end
  380. else
  381. a_op_reg_reg_reg(list,op,size,src,dst,dst);
  382. end;
  383. procedure tcgcpu.a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  384. var
  385. l1 : longint;
  386. tmpreg : TRegister;
  387. begin
  388. optimize_op_const(size, op, a);
  389. case op of
  390. OP_NONE:
  391. begin
  392. if src <> dst then
  393. a_load_reg_reg(list, size, size, src, dst);
  394. exit;
  395. end;
  396. OP_MOVE:
  397. begin
  398. a_load_const_reg(list, size, a, dst);
  399. exit;
  400. end;
  401. else
  402. ;
  403. end;
  404. { there could be added some more sophisticated optimizations }
  405. if (op in [OP_IMUL,OP_IDIV]) and (a=-1) then
  406. a_op_reg_reg(list,OP_NEG,size,src,dst)
  407. { we do this here instead in the peephole optimizer because
  408. it saves us a register }
  409. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) then
  410. a_op_const_reg_reg(list,OP_SHL,size,l1,src,dst)
  411. else if (op=OP_ADD) and (a>=-128) and (a<=127) then
  412. list.concat(taicpu.op_reg_reg_const(A_ADDI,dst,src,a))
  413. else if (op=OP_SUB) and (a>=-127) and (a<=128) then
  414. list.concat(taicpu.op_reg_reg_const(A_ADDI,dst,src,-a))
  415. else if (op=OP_SHL) and (a>=1) and (a<=31) then
  416. list.concat(taicpu.op_reg_reg_const(A_SLLI,dst,src,a))
  417. else if (op=OP_SHR) and (a>=0) and (a<=15) then
  418. list.concat(taicpu.op_reg_reg_const(A_SRLI,dst,src,a))
  419. else
  420. begin
  421. tmpreg:=getintregister(list,size);
  422. a_load_const_reg(list,size,a,tmpreg);
  423. a_op_reg_reg_reg(list,op,size,tmpreg,src,dst);
  424. end;
  425. maybeadjustresult(list,op,size,dst);
  426. end;
  427. procedure tcgcpu.a_op_const_reg(list : TAsmList; op : topcg; size : tcgsize; a : tcgint; reg : tregister);
  428. begin
  429. a_op_const_reg_reg(list,op,size,a,reg,reg);
  430. end;
  431. procedure tcgcpu.a_op_reg_reg_reg(list : TAsmList; op : topcg;
  432. size : tcgsize; src1,src2,dst : tregister);
  433. var
  434. tmpreg : TRegister;
  435. begin
  436. if op=OP_NOT then
  437. begin
  438. tmpreg:=getintregister(list,size);
  439. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,-1));
  440. maybeadjustresult(list,op,size,dst);
  441. end
  442. else if op=OP_NEG then
  443. begin
  444. list.concat(taicpu.op_reg_reg(A_NEG,dst,src1));
  445. maybeadjustresult(list,op,size,dst);
  446. end
  447. else if op in [OP_SAR,OP_SHL,OP_SHR] then
  448. begin
  449. if op=OP_SHL then
  450. list.concat(taicpu.op_reg(A_SSL,src1))
  451. else
  452. list.concat(taicpu.op_reg(A_SSR,src1));
  453. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],dst,src2));
  454. maybeadjustresult(list,op,size,dst);
  455. end
  456. else
  457. case op of
  458. OP_MOVE:
  459. a_load_reg_reg(list,size,size,src1,dst);
  460. else
  461. begin
  462. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src2,src1));
  463. maybeadjustresult(list,op,size,dst);
  464. end;
  465. end;
  466. end;
  467. procedure tcgcpu.a_call_name(list : TAsmList; const s : string;
  468. weak : boolean);
  469. begin
  470. if not weak then
  471. list.concat(taicpu.op_sym(txtensaprocinfo(current_procinfo).callins,current_asmdata.RefAsmSymbol(s,AT_FUNCTION)))
  472. else
  473. list.concat(taicpu.op_sym(txtensaprocinfo(current_procinfo).callins,current_asmdata.WeakRefAsmSymbol(s,AT_FUNCTION)));
  474. end;
  475. procedure tcgcpu.a_call_reg(list : TAsmList; Reg : tregister);
  476. begin
  477. list.concat(taicpu.op_reg(txtensaprocinfo(current_procinfo).callxins,reg));
  478. end;
  479. procedure tcgcpu.a_jmp_name(list : TAsmList; const s : string);
  480. var
  481. ai : taicpu;
  482. begin
  483. ai:=TAiCpu.op_sym(A_J,current_asmdata.RefAsmSymbol(s,AT_FUNCTION));
  484. ai.is_jmp:=true;
  485. list.Concat(ai);
  486. end;
  487. procedure tcgcpu.a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);
  488. var
  489. instr: taicpu;
  490. begin
  491. instr:=taicpu.op_reg_sym(A_Bcc,f.register,l);
  492. instr.condition:=flags_to_cond(f.flag);
  493. list.concat(instr);
  494. end;
  495. procedure tcgcpu.g_proc_entry(list : TAsmList; localsize : longint;
  496. nostackframe : boolean);
  497. var
  498. ref : treference;
  499. r : byte;
  500. regs : tcpuregisterset;
  501. stackmisalignment : pint;
  502. regoffset : LongInt;
  503. stack_parameters : Boolean;
  504. registerarea : PtrInt;
  505. begin
  506. LocalSize:=align(LocalSize,4);
  507. stack_parameters:=current_procinfo.procdef.stack_tainting_parameter(calleeside);
  508. { call instruction does not put anything on the stack }
  509. registerarea:=0;
  510. if not(nostackframe) then
  511. begin
  512. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  513. a_reg_alloc(list,NR_STACK_POINTER_REG);
  514. case target_info.abi of
  515. abi_xtensa_call0:
  516. begin
  517. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  518. Include(regs,RS_A15);
  519. if pi_do_call in current_procinfo.flags then
  520. Include(regs,RS_A0);
  521. if regs<>[] then
  522. begin
  523. for r:=RS_A0 to RS_A15 do
  524. if r in regs then
  525. inc(registerarea,4);
  526. end;
  527. inc(localsize,registerarea);
  528. if LocalSize<>0 then
  529. begin
  530. localsize:=align(localsize,current_settings.alignment.localalignmax);
  531. a_reg_alloc(list,NR_STACK_POINTER_REG);
  532. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-localsize));
  533. end;
  534. reference_reset(ref,4,[]);
  535. ref.base:=NR_STACK_POINTER_REG;
  536. ref.offset:=localsize;
  537. if ref.offset>1024 then
  538. begin
  539. if ref.offset<=1024+32512 then
  540. begin
  541. list.concat(taicpu.op_reg_reg_const(A_ADDMI,NR_A8,NR_STACK_POINTER_REG,ref.offset and $fffffc00));
  542. ref.offset:=ref.offset and $3ff;
  543. ref.base:=NR_A8;
  544. end
  545. else
  546. { fix me! }
  547. Internalerror(2020031101);
  548. end;
  549. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  550. begin
  551. dec(ref.offset,4);
  552. list.concat(taicpu.op_reg_ref(A_S32I,NR_A15,ref));
  553. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  554. list.concat(taicpu.op_reg_reg(A_MOV,NR_A15,NR_STACK_POINTER_REG));
  555. end;
  556. if regs<>[] then
  557. begin
  558. for r:=RS_A14 downto RS_A0 do
  559. if r in regs then
  560. begin
  561. dec(ref.offset,4);
  562. list.concat(taicpu.op_reg_ref(A_S32I,newreg(R_INTREGISTER,r,R_SUBWHOLE),ref));
  563. end;
  564. end;
  565. end;
  566. abi_xtensa_windowed:
  567. begin
  568. if stack_parameters and (pi_estimatestacksize in current_procinfo.flags) then
  569. begin
  570. if localsize>txtensaprocinfo(current_procinfo).stackframesize then
  571. internalerror(2020031402)
  572. else
  573. localsize:=txtensaprocinfo(current_procinfo).stackframesize-registerarea;
  574. end
  575. else
  576. begin
  577. { default spill area }
  578. inc(localsize,4*4);
  579. { additional spill area? }
  580. if pi_do_call in current_procinfo.flags then
  581. inc(localsize,txtensaprocinfo(current_procinfo).maxcall*4);
  582. localsize:=align(localsize,current_settings.alignment.localalignmax);
  583. end;
  584. list.concat(taicpu.op_reg_const(A_ENTRY,NR_STACK_POINTER_REG,localsize));
  585. end;
  586. else
  587. Internalerror(2020031401);
  588. end;
  589. end;
  590. end;
  591. procedure tcgcpu.g_proc_exit(list : TAsmList; parasize : longint;
  592. nostackframe : boolean);
  593. begin
  594. case target_info.abi of
  595. abi_xtensa_windowed:
  596. list.Concat(taicpu.op_none(A_RETW));
  597. abi_xtensa_call0:
  598. list.Concat(taicpu.op_none(A_RET));
  599. else
  600. Internalerror(2020031403);
  601. end;
  602. end;
  603. procedure tcgcpu.a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  604. function is_b4const(v: tcgint): boolean;
  605. begin
  606. case v of
  607. -1,1,2,3,4,5,6,7,8,
  608. 10,12,16,32,64,128,256:
  609. result:=true;
  610. else
  611. result:=false;
  612. end;
  613. end;
  614. function is_b4constu(v: tcgint): boolean;
  615. begin
  616. case v of
  617. 32768,65536,
  618. 2,3,4,5,6,7,8,
  619. 10,12,16,32,64,128,256:
  620. result:=true;
  621. else
  622. result:=false;
  623. end;
  624. end;
  625. var
  626. op: TAsmCond;
  627. instr: taicpu;
  628. begin
  629. if (a=0) and (cmp_op in [OC_EQ,OC_NE,OC_LT,OC_GTE]) then
  630. begin
  631. case cmp_op of
  632. OC_EQ: op:=C_EQZ;
  633. OC_NE: op:=C_NEZ;
  634. OC_LT: op:=C_LTZ;
  635. OC_GTE: op:=C_GEZ;
  636. else
  637. Internalerror(2020030801);
  638. end;
  639. instr:=taicpu.op_reg_sym(A_Bcc,reg,l);
  640. instr.condition:=op;
  641. list.concat(instr);
  642. end
  643. else if is_b4const(a) and
  644. (cmp_op in [OC_EQ,OC_NE,OC_LT,OC_GTE]) then
  645. begin
  646. case cmp_op of
  647. OC_EQ: op:=C_EQI;
  648. OC_NE: op:=C_NEI;
  649. OC_LT: op:=C_LTI;
  650. OC_GTE: op:=C_GEI;
  651. else
  652. Internalerror(2020030801);
  653. end;
  654. instr:=taicpu.op_reg_const_sym(A_Bcc,reg,a,l);
  655. instr.condition:=op;
  656. list.concat(instr);
  657. end
  658. else if is_b4constu(a) and
  659. (cmp_op in [OC_B,OC_AE]) then
  660. begin
  661. case cmp_op of
  662. OC_B: op:=C_LTUI;
  663. OC_AE: op:=C_GEUI;
  664. else
  665. Internalerror(2020030801);
  666. end;
  667. instr:=taicpu.op_reg_const_sym(A_Bcc,reg,a,l);
  668. instr.condition:=op;
  669. list.concat(instr);
  670. end
  671. else
  672. inherited a_cmp_const_reg_label(list, size, cmp_op, a, reg, l);
  673. end;
  674. procedure tcgcpu.a_cmp_reg_reg_label(list : TAsmList; size : tcgsize;
  675. cmp_op : topcmp; reg1,reg2 : tregister; l : tasmlabel);
  676. var
  677. tmpreg: TRegister;
  678. instr: taicpu;
  679. begin
  680. if TOpCmp2AsmCond[cmp_op]=C_None then
  681. begin
  682. cmp_op:=swap_opcmp(cmp_op);
  683. tmpreg:=reg1;
  684. reg1:=reg2;
  685. reg2:=tmpreg;
  686. end;
  687. instr:=taicpu.op_reg_reg_sym(A_Bcc,reg2,reg1,l);
  688. instr.condition:=TOpCmp2AsmCond[cmp_op];
  689. list.concat(instr);
  690. end;
  691. procedure tcgcpu.a_jmp_always(list : TAsmList; l : TAsmLabel);
  692. var
  693. ai : taicpu;
  694. begin
  695. ai:=taicpu.op_sym(A_J,l);
  696. ai.is_jmp:=true;
  697. list.concat(ai);
  698. end;
  699. procedure tcgcpu.g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);
  700. var
  701. hregister: TRegister;
  702. instr: taicpu;
  703. begin
  704. a_load_const_reg(list,size,0,reg);
  705. hregister:=getintregister(list,size);
  706. a_load_const_reg(list,size,1,hregister);
  707. instr:=taicpu.op_reg_reg_reg(A_MOV,reg,hregister,f.register);
  708. instr.condition:=flags_to_cond(f.flag);
  709. list.concat(instr);
  710. end;
  711. procedure tcgcpu.g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  712. var
  713. paraloc1, paraloc2, paraloc3: TCGPara;
  714. pd: tprocdef;
  715. begin
  716. pd:=search_system_proc('MOVE');
  717. paraloc1.init;
  718. paraloc2.init;
  719. paraloc3.init;
  720. paramanager.getcgtempparaloc(list, pd, 1, paraloc1);
  721. paramanager.getcgtempparaloc(list, pd, 2, paraloc2);
  722. paramanager.getcgtempparaloc(list, pd, 3, paraloc3);
  723. a_load_const_cgpara(list, OS_SINT, len, paraloc3);
  724. a_loadaddr_ref_cgpara(list, dest, paraloc2);
  725. a_loadaddr_ref_cgpara(list, Source, paraloc1);
  726. paramanager.freecgpara(list, paraloc3);
  727. paramanager.freecgpara(list, paraloc2);
  728. paramanager.freecgpara(list, paraloc1);
  729. alloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  730. alloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  731. a_call_name(list, 'FPC_MOVE', false);
  732. dealloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  733. dealloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  734. paraloc3.done;
  735. paraloc2.done;
  736. paraloc1.done;
  737. end;
  738. procedure tcgcpu.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  739. var
  740. tmpreg1, hreg, countreg: TRegister;
  741. src, dst, src2, dst2: TReference;
  742. lab: tasmlabel;
  743. Count, count2: aint;
  744. function reference_is_reusable(const ref: treference): boolean;
  745. begin
  746. result:=(ref.base<>NR_NO) and (ref.index=NR_NO) and
  747. (ref.symbol=nil);
  748. end;
  749. begin
  750. src2:=source;
  751. fixref(list,src2);
  752. dst2:=dest;
  753. fixref(list,dst2);
  754. if len > high(longint) then
  755. internalerror(2002072704);
  756. { A call (to FPC_MOVE) requires the outgoing parameter area to be properly
  757. allocated on stack. This can only be done before tmipsprocinfo.set_first_temp_offset,
  758. i.e. before secondpass. Other internal procedures request correct stack frame
  759. by setting pi_do_call during firstpass, but for this particular one it is impossible.
  760. Therefore, if the current procedure is a leaf one, we have to leave it that way. }
  761. { anybody wants to determine a good value here :)? }
  762. if (len > 100) and
  763. assigned(current_procinfo) and
  764. (pi_do_call in current_procinfo.flags) then
  765. g_concatcopy_move(list, src2, dst2, len)
  766. else
  767. begin
  768. Count := len div 4;
  769. if (count<=4) and reference_is_reusable(src2) then
  770. src:=src2
  771. else
  772. begin
  773. reference_reset(src,sizeof(aint),[]);
  774. { load the address of src2 into src.base }
  775. src.base := GetAddressRegister(list);
  776. a_loadaddr_ref_reg(list, src2, src.base);
  777. end;
  778. if (count<=4) and reference_is_reusable(dst2) then
  779. dst:=dst2
  780. else
  781. begin
  782. reference_reset(dst,sizeof(aint),[]);
  783. { load the address of dst2 into dst.base }
  784. dst.base := GetAddressRegister(list);
  785. a_loadaddr_ref_reg(list, dst2, dst.base);
  786. end;
  787. { generate a loop }
  788. if Count > 4 then
  789. begin
  790. countreg := GetIntRegister(list, OS_INT);
  791. tmpreg1 := GetIntRegister(list, OS_INT);
  792. a_load_const_reg(list, OS_INT, Count, countreg);
  793. current_asmdata.getjumplabel(lab);
  794. a_label(list, lab);
  795. list.concat(taicpu.op_reg_ref(A_L32I, tmpreg1, src));
  796. list.concat(taicpu.op_reg_ref(A_S32I, tmpreg1, dst));
  797. list.concat(taicpu.op_reg_reg_const(A_ADDI, src.base, src.base, 4));
  798. list.concat(taicpu.op_reg_reg_const(A_ADDI, dst.base, dst.base, 4));
  799. list.concat(taicpu.op_reg_reg_const(A_ADDI, countreg, countreg, -1));
  800. a_cmp_const_reg_label(list,OS_INT,OC_GT,0,countreg,lab);
  801. { keep the registers alive }
  802. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  803. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  804. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  805. len := len mod 4;
  806. end;
  807. { unrolled loop }
  808. Count := len div 4;
  809. if Count > 0 then
  810. begin
  811. tmpreg1 := GetIntRegister(list, OS_INT);
  812. for count2 := 1 to Count do
  813. begin
  814. list.concat(taicpu.op_reg_ref(A_L32I, tmpreg1, src));
  815. list.concat(taicpu.op_reg_ref(A_S32I, tmpreg1, dst));
  816. Inc(src.offset, 4);
  817. Inc(dst.offset, 4);
  818. end;
  819. len := len mod 4;
  820. end;
  821. if (len and 4) <> 0 then
  822. begin
  823. hreg := GetIntRegister(list, OS_INT);
  824. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  825. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  826. Inc(src.offset, 4);
  827. Inc(dst.offset, 4);
  828. end;
  829. { copy the leftovers }
  830. if (len and 2) <> 0 then
  831. begin
  832. hreg := GetIntRegister(list, OS_INT);
  833. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  834. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  835. Inc(src.offset, 2);
  836. Inc(dst.offset, 2);
  837. end;
  838. if (len and 1) <> 0 then
  839. begin
  840. hreg := GetIntRegister(list, OS_INT);
  841. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  842. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  843. end;
  844. end;
  845. end;
  846. procedure tcgcpu.a_loadfpu_reg_reg(list: TAsmList; fromsize,tosize: tcgsize; reg1, reg2: tregister);
  847. begin
  848. if not(fromsize in [OS_32,OS_F32]) then
  849. InternalError(2020032603);
  850. list.concat(taicpu.op_reg_reg(A_MOV_S,reg2,reg1));
  851. end;
  852. procedure tcgcpu.a_loadfpu_ref_reg(list: TAsmList; fromsize,tosize: tcgsize; const ref: treference; reg: tregister);
  853. var
  854. href: treference;
  855. begin
  856. if not(fromsize in [OS_32,OS_F32]) then
  857. InternalError(2020032602);
  858. href:=ref;
  859. if assigned(href.symbol) or
  860. (href.index<>NR_NO) or
  861. (((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  862. fixref(list,href);
  863. list.concat(taicpu.op_reg_ref(A_LSI,reg,href));
  864. if fromsize<>tosize then
  865. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  866. end;
  867. procedure tcgcpu.a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference);
  868. var
  869. href: treference;
  870. begin
  871. if not(fromsize in [OS_32,OS_F32]) then
  872. InternalError(2020032604);
  873. href:=ref;
  874. if assigned(href.symbol) or
  875. (href.index<>NR_NO) or
  876. (((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  877. fixref(list,href);
  878. list.concat(taicpu.op_reg_ref(A_SSI,reg,href));
  879. end;
  880. procedure tcgcpu.maybeadjustresult(list : TAsmList; op : TOpCg; size : tcgsize; dst : tregister);
  881. const
  882. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NEG];
  883. begin
  884. if (op in overflowops) and
  885. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  886. a_load_reg_reg(list,OS_32,size,dst,dst);
  887. end;
  888. procedure tcg64fxtensa.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  889. var
  890. signed: Boolean;
  891. tmplo, carry, tmphi, hreg: TRegister;
  892. instr: taicpu;
  893. no_carry: TAsmLabel;
  894. begin
  895. case op of
  896. OP_NEG,
  897. OP_NOT :
  898. internalerror(2020030810);
  899. else
  900. ;
  901. end;
  902. case op of
  903. OP_AND,OP_OR,OP_XOR:
  904. begin
  905. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  906. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  907. end;
  908. OP_ADD:
  909. begin
  910. signed:=(size in [OS_S64]);
  911. tmplo := cg.GetIntRegister(list,OS_S32);
  912. carry := cg.GetIntRegister(list,OS_S32);
  913. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmplo, regsrc2.reglo, regsrc1.reglo));
  914. if signed then
  915. begin
  916. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  917. current_asmdata.getjumplabel(no_carry);
  918. instr:=taicpu.op_reg_reg_sym(A_Bcc,tmplo, regsrc2.reglo, no_carry);
  919. instr.condition:=C_GEU;
  920. list.concat(instr);
  921. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, 1));
  922. cg.a_label(list,no_carry);
  923. end
  924. else
  925. begin
  926. cg.a_load_const_reg(list,OS_INT,1,carry);
  927. current_asmdata.getjumplabel(no_carry);
  928. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmplo, regsrc2.reglo,no_carry);
  929. cg.a_load_const_reg(list,OS_INT,0,carry);
  930. cg.a_label(list,no_carry);
  931. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  932. tmphi:=cg.GetIntRegister(list,OS_INT);
  933. hreg:=cg.GetIntRegister(list,OS_INT);
  934. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  935. // first add carry to one of the addends
  936. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmphi, regsrc2.reghi, carry));
  937. cg.a_load_const_reg(list,OS_INT,1,carry);
  938. current_asmdata.getjumplabel(no_carry);
  939. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmphi, regsrc2.reghi,no_carry);
  940. cg.a_load_const_reg(list,OS_INT,0,carry);
  941. cg.a_label(list,no_carry);
  942. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  943. // then add another addend
  944. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, tmphi, regsrc1.reghi));
  945. end;
  946. end;
  947. OP_SUB:
  948. begin
  949. signed:=(size in [OS_S64]);
  950. tmplo := cg.GetIntRegister(list,OS_S32);
  951. carry := cg.GetIntRegister(list,OS_S32);
  952. list.concat(taicpu.op_reg_reg_reg(A_SUB, tmplo, regsrc2.reglo, regsrc1.reglo));
  953. if signed then
  954. begin
  955. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  956. current_asmdata.getjumplabel(no_carry);
  957. instr:=taicpu.op_reg_reg_sym(A_Bcc, regsrc2.reglo, tmplo, no_carry);
  958. instr.condition:=C_GEU;
  959. list.concat(instr);
  960. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, -1));
  961. cg.a_label(list,no_carry);
  962. end
  963. else
  964. begin
  965. cg.a_load_const_reg(list,OS_INT,1,carry);
  966. current_asmdata.getjumplabel(no_carry);
  967. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B, regsrc2.reglo, tmplo, no_carry);
  968. cg.a_load_const_reg(list,OS_INT,0,carry);
  969. cg.a_label(list,no_carry);
  970. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  971. tmphi:=cg.GetIntRegister(list,OS_INT);
  972. hreg:=cg.GetIntRegister(list,OS_INT);
  973. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  974. // first add carry to one of the addends
  975. list.concat(taicpu.op_reg_reg_reg(A_SUB, regsrc2.reghi, tmplo, carry));
  976. cg.a_load_const_reg(list,OS_INT,1,carry);
  977. current_asmdata.getjumplabel(no_carry);
  978. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmphi, regsrc2.reghi,no_carry);
  979. cg.a_load_const_reg(list,OS_INT,0,carry);
  980. cg.a_label(list,no_carry);
  981. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  982. // then add another addend
  983. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, tmphi, regsrc1.reghi));
  984. end;
  985. end;
  986. else
  987. internalerror(2020030813);
  988. end;
  989. end;
  990. procedure tcg64fxtensa.a_op64_reg_reg(list : TAsmList; op : TOpCG; size : tcgsize; regsrc,regdst : tregister64);
  991. var
  992. tmpreg : TRegister;
  993. instr : taicpu;
  994. begin
  995. case op of
  996. OP_NEG:
  997. begin
  998. tmpreg:=cg.GetIntRegister(list, OS_INT);
  999. list.concat(taicpu.op_reg_reg(A_NEG,regdst.reglo,regsrc.reglo));
  1000. list.concat(taicpu.op_reg_reg(A_NEG,regdst.reghi,regsrc.reghi));
  1001. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmpreg,regdst.reghi,-1));
  1002. instr:=taicpu.op_reg_reg_reg(A_MOV,regdst.reghi,tmpreg,regdst.reglo);
  1003. instr.condition:=C_EQZ;
  1004. list.concat(instr);
  1005. end;
  1006. OP_NOT:
  1007. begin
  1008. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reglo,regdst.reglo);
  1009. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reghi,regdst.reghi);
  1010. end;
  1011. else
  1012. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  1013. end;
  1014. end;
  1015. procedure tcg64fxtensa.a_op64_const_reg_reg(list : TAsmList; op : TOpCG; size : tcgsize; value : int64; regsrc,regdst : tregister64);
  1016. var
  1017. tmpreg,tmplo,carry,tmphi,hreg: tregister;
  1018. tmpreg64 : tregister64;
  1019. b : byte;
  1020. signed : Boolean;
  1021. no_carry : TAsmLabel;
  1022. instr : taicpu;
  1023. begin
  1024. case op of
  1025. OP_NEG,
  1026. OP_NOT :
  1027. internalerror(2020030904);
  1028. else
  1029. ;
  1030. end;
  1031. case op of
  1032. OP_AND,OP_OR,OP_XOR:
  1033. begin
  1034. cg.a_op_const_reg_reg(list,op,OS_32,aint(lo(value)),regsrc.reglo,regdst.reglo);
  1035. cg.a_op_const_reg_reg(list,op,OS_32,aint(hi(value)),regsrc.reghi,regdst.reghi);
  1036. end;
  1037. OP_ADD:
  1038. begin
  1039. { could do better here (hi(value) in 248..2047), for now we support only the simple cases }
  1040. if (value>=-2048) and (value<=2047) then
  1041. begin
  1042. signed:=(size in [OS_S64]);
  1043. tmplo := cg.GetIntRegister(list,OS_S32);
  1044. carry := cg.GetIntRegister(list,OS_S32);
  1045. list.concat(taicpu.op_reg_reg_const(A_ADDI, tmplo, regsrc.reglo, value));
  1046. if signed then
  1047. begin
  1048. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regsrc.reghi, 0));
  1049. current_asmdata.getjumplabel(no_carry);
  1050. instr:=taicpu.op_reg_reg_sym(A_Bcc,tmplo, regsrc.reglo, no_carry);
  1051. instr.condition:=C_GEU;
  1052. list.concat(instr);
  1053. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, 1));
  1054. cg.a_label(list,no_carry);
  1055. end
  1056. else
  1057. begin
  1058. cg.a_load_const_reg(list,OS_INT,1,carry);
  1059. current_asmdata.getjumplabel(no_carry);
  1060. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmplo, regsrc.reglo,no_carry);
  1061. cg.a_load_const_reg(list,OS_INT,0,carry);
  1062. cg.a_label(list,no_carry);
  1063. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  1064. tmphi:=cg.GetIntRegister(list,OS_INT);
  1065. hreg:=cg.GetIntRegister(list,OS_INT);
  1066. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  1067. // first add carry to one of the addends
  1068. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmphi, regsrc.reghi, carry));
  1069. cg.a_load_const_reg(list,OS_INT,1,carry);
  1070. current_asmdata.getjumplabel(no_carry);
  1071. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmphi, regsrc.reghi,no_carry);
  1072. cg.a_load_const_reg(list,OS_INT,0,carry);
  1073. cg.a_label(list,no_carry);
  1074. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1075. // then add another addend
  1076. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, tmphi, 0));
  1077. end
  1078. end
  1079. else
  1080. begin
  1081. tmpreg64.reglo := cg.GetIntRegister(list,OS_S32);
  1082. tmpreg64.reghi := cg.GetIntRegister(list,OS_S32);
  1083. a_load64_const_reg(list,value,tmpreg64);
  1084. a_op64_reg_reg_reg(list,op,size,tmpreg64,regsrc,regdst);
  1085. end;
  1086. end;
  1087. OP_SUB:
  1088. begin
  1089. { for now, we take the simple approach }
  1090. tmpreg64.reglo := cg.GetIntRegister(list,OS_S32);
  1091. tmpreg64.reghi := cg.GetIntRegister(list,OS_S32);
  1092. a_load64_const_reg(list,value,tmpreg64);
  1093. a_op64_reg_reg_reg(list,op,size,tmpreg64,regsrc,regdst);
  1094. end;
  1095. else
  1096. internalerror(2020030901);
  1097. end;
  1098. end;
  1099. procedure tcg64fxtensa.a_op64_const_reg(list : TAsmList; op : TOpCG; size : tcgsize; value : int64; reg : tregister64);
  1100. begin
  1101. a_op64_const_reg_reg(list,op,size,value,reg,reg);
  1102. end;
  1103. {$warnings off}
  1104. procedure create_codegen;
  1105. begin
  1106. cg:=tcgcpu.Create;
  1107. cg64:=tcg64fxtensa.Create;
  1108. end;
  1109. end.