agarmgas.pas 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400
  1. {
  2. Copyright (c) 2003 by Florian Klaempfl
  3. This unit implements an asm for the ARM
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. { This unit implements the GNU Assembler writer for the ARM
  18. }
  19. unit agarmgas;
  20. {$i fpcdefs.inc}
  21. interface
  22. uses
  23. globtype,
  24. aasmtai,
  25. aggas,
  26. cpubase,cpuinfo;
  27. type
  28. TARMGNUAssembler=class(TGNUassembler)
  29. constructor create(smart: boolean); override;
  30. function MakeCmdLine: TCmdStr; override;
  31. procedure WriteExtraHeader; override;
  32. end;
  33. TArmInstrWriter=class(TCPUInstrWriter)
  34. procedure WriteInstruction(hp : tai);override;
  35. end;
  36. TArmAppleGNUAssembler=class(TAppleGNUassembler)
  37. constructor create(smart: boolean); override;
  38. end;
  39. const
  40. gas_shiftmode2str : array[tshiftmode] of string[3] = (
  41. '','lsl','lsr','asr','ror','rrx');
  42. const
  43. cputype_to_gas_march : array[tcputype] of string = (
  44. '', // cpu_none
  45. 'armv3',
  46. 'armv4',
  47. 'armv4t',
  48. 'armv5',
  49. 'armv5t',
  50. 'armv5te',
  51. 'armv5tej',
  52. 'armv6',
  53. 'armv6k',
  54. 'armv6t2',
  55. 'armv6z',
  56. 'armv6-m',
  57. 'armv7',
  58. 'armv7-a',
  59. 'armv7-r',
  60. 'armv7-m',
  61. 'armv7e-m');
  62. implementation
  63. uses
  64. cutils,globals,verbose,
  65. systems,
  66. assemble,
  67. aasmcpu,
  68. itcpugas,
  69. cgbase,cgutils;
  70. {****************************************************************************}
  71. { GNU Arm Assembler writer }
  72. {****************************************************************************}
  73. constructor TArmGNUAssembler.create(smart: boolean);
  74. begin
  75. inherited create(smart);
  76. InstrWriter := TArmInstrWriter.create(self);
  77. end;
  78. function TArmGNUAssembler.MakeCmdLine: TCmdStr;
  79. begin
  80. result:=inherited MakeCmdLine;
  81. if (current_settings.fputype = fpu_soft) then
  82. result:='-mfpu=softvfp '+result;
  83. if (current_settings.fputype = fpu_vfpv2) then
  84. result:='-mfpu=vfpv2 '+result;
  85. if (current_settings.fputype = fpu_vfpv3) then
  86. result:='-mfpu=vfpv3 '+result;
  87. if (current_settings.fputype = fpu_vfpv3_d16) then
  88. result:='-mfpu=vfpv3-d16 '+result;
  89. if (current_settings.fputype = fpu_fpv4_s16) then
  90. result:='-mfpu=fpv4-sp-d16 '+result;
  91. if GenerateThumb2Code then
  92. result:='-march='+cputype_to_gas_march[current_settings.cputype]+' -mthumb -mthumb-interwork '+result
  93. else if GenerateThumbCode then
  94. result:='-march='+cputype_to_gas_march[current_settings.cputype]+' -mthumb -mthumb-interwork '+result
  95. // EDSP instructions in RTL require armv5te at least to not generate error
  96. else if current_settings.cputype >= cpu_armv5te then
  97. result:='-march='+cputype_to_gas_march[current_settings.cputype]+' '+result;
  98. if target_info.abi = abi_eabihf then
  99. { options based on what gcc uses on debian armhf }
  100. result:='-mfloat-abi=hard -meabi=5 '+result;
  101. end;
  102. procedure TArmGNUAssembler.WriteExtraHeader;
  103. begin
  104. inherited WriteExtraHeader;
  105. if GenerateThumb2Code then
  106. AsmWriteLn(#9'.syntax unified');
  107. end;
  108. {****************************************************************************}
  109. { GNU/Apple ARM Assembler writer }
  110. {****************************************************************************}
  111. constructor TArmAppleGNUAssembler.create(smart: boolean);
  112. begin
  113. inherited create(smart);
  114. InstrWriter := TArmInstrWriter.create(self);
  115. end;
  116. {****************************************************************************}
  117. { Helper routines for Instruction Writer }
  118. {****************************************************************************}
  119. function getreferencestring(var ref : treference) : string;
  120. var
  121. s : string;
  122. begin
  123. with ref do
  124. begin
  125. {$ifdef extdebug}
  126. // if base=NR_NO then
  127. // internalerror(200308292);
  128. // if ((index<>NR_NO) or (shiftmode<>SM_None)) and ((offset<>0) or (symbol<>nil)) then
  129. // internalerror(200308293);
  130. {$endif extdebug}
  131. if assigned(symbol) then
  132. begin
  133. if (base<>NR_NO) and not(is_pc(base)) then
  134. internalerror(200309011);
  135. s:=symbol.name;
  136. if offset<>0 then
  137. s:=s+tostr_with_plus(offset);
  138. if refaddr=addr_pic then
  139. s:=s+'(PLT)';
  140. end
  141. else
  142. begin
  143. s:='['+gas_regname(base);
  144. if addressmode=AM_POSTINDEXED then
  145. s:=s+']';
  146. if index<>NR_NO then
  147. begin
  148. if signindex<0 then
  149. s:=s+', -'
  150. else
  151. s:=s+', ';
  152. s:=s+gas_regname(index);
  153. {RRX always rotates by 1 bit and does not take an imm}
  154. if shiftmode = SM_RRX then
  155. s:=s+', rrx'
  156. else if shiftmode <> SM_None then
  157. s:=s+', '+gas_shiftmode2str[shiftmode]+' #'+tostr(shiftimm);
  158. end
  159. else if offset<>0 then
  160. s:=s+', #'+tostr(offset);
  161. case addressmode of
  162. AM_OFFSET:
  163. s:=s+']';
  164. AM_PREINDEXED:
  165. s:=s+']!';
  166. end;
  167. end;
  168. end;
  169. getreferencestring:=s;
  170. end;
  171. function getopstr(const o:toper) : string;
  172. var
  173. hs : string;
  174. first : boolean;
  175. r : tsuperregister;
  176. begin
  177. case o.typ of
  178. top_reg:
  179. getopstr:=gas_regname(o.reg);
  180. top_shifterop:
  181. begin
  182. {RRX is special, it only rotates by 1 and does not take any shiftervalue}
  183. if o.shifterop^.shiftmode=SM_RRX then
  184. getopstr:='rrx'
  185. else if (o.shifterop^.rs<>NR_NO) and (o.shifterop^.shiftimm=0) then
  186. getopstr:=gas_shiftmode2str[o.shifterop^.shiftmode]+' '+gas_regname(o.shifterop^.rs)
  187. else if (o.shifterop^.rs=NR_NO) then
  188. getopstr:=gas_shiftmode2str[o.shifterop^.shiftmode]+' #'+tostr(o.shifterop^.shiftimm)
  189. else internalerror(200308282);
  190. end;
  191. top_const:
  192. getopstr:='#'+tostr(longint(o.val));
  193. top_regset:
  194. begin
  195. getopstr:='{';
  196. first:=true;
  197. for r:=RS_R0 to RS_R15 do
  198. if r in o.regset^ then
  199. begin
  200. if not(first) then
  201. getopstr:=getopstr+',';
  202. getopstr:=getopstr+gas_regname(newreg(o.regtyp,r,o.subreg));
  203. first:=false;
  204. end;
  205. getopstr:=getopstr+'}';
  206. if o.usermode then
  207. getopstr:=getopstr+'^';
  208. end;
  209. top_conditioncode:
  210. getopstr:=cond2str[o.cc];
  211. top_modeflags:
  212. begin
  213. getopstr:='';
  214. if mfA in o.modeflags then getopstr:=getopstr+'a';
  215. if mfI in o.modeflags then getopstr:=getopstr+'i';
  216. if mfF in o.modeflags then getopstr:=getopstr+'f';
  217. end;
  218. top_ref:
  219. if o.ref^.refaddr=addr_full then
  220. begin
  221. hs:=o.ref^.symbol.name;
  222. if o.ref^.offset>0 then
  223. hs:=hs+'+'+tostr(o.ref^.offset)
  224. else
  225. if o.ref^.offset<0 then
  226. hs:=hs+tostr(o.ref^.offset);
  227. getopstr:=hs;
  228. end
  229. else
  230. getopstr:=getreferencestring(o.ref^);
  231. top_specialreg:
  232. begin
  233. getopstr:=gas_regname(o.specialreg);
  234. if o.specialflags<>[] then
  235. begin
  236. getopstr:=getopstr+'_';
  237. if srC in o.specialflags then getopstr:=getopstr+'c';
  238. if srX in o.specialflags then getopstr:=getopstr+'x';
  239. if srF in o.specialflags then getopstr:=getopstr+'f';
  240. if srS in o.specialflags then getopstr:=getopstr+'s';
  241. end;
  242. end
  243. else
  244. internalerror(2002070604);
  245. end;
  246. end;
  247. Procedure TArmInstrWriter.WriteInstruction(hp : tai);
  248. var op: TAsmOp;
  249. postfix,s: string;
  250. i: byte;
  251. sep: string[3];
  252. begin
  253. op:=taicpu(hp).opcode;
  254. if GenerateThumb2Code then
  255. begin
  256. postfix:='';
  257. if taicpu(hp).wideformat then
  258. postfix:='.w';
  259. if taicpu(hp).ops = 0 then
  260. s:=#9+gas_op2str[op]+cond2str[taicpu(hp).condition]+oppostfix2str[taicpu(hp).oppostfix]
  261. else if (taicpu(hp).opcode>=A_VABS) and (taicpu(hp).opcode<=A_VSUB) then
  262. s:=#9+gas_op2str[op]+cond2str[taicpu(hp).condition]+oppostfix2str[taicpu(hp).oppostfix]
  263. else
  264. s:=#9+gas_op2str[op]+oppostfix2str[taicpu(hp).oppostfix]+cond2str[taicpu(hp).condition]+postfix; // Conditional infixes are deprecated in unified syntax
  265. end
  266. else
  267. s:=#9+gas_op2str[op]+cond2str[taicpu(hp).condition]+oppostfix2str[taicpu(hp).oppostfix];
  268. if taicpu(hp).ops<>0 then
  269. begin
  270. sep:=#9;
  271. for i:=0 to taicpu(hp).ops-1 do
  272. begin
  273. // debug code
  274. // writeln(s);
  275. // writeln(taicpu(hp).fileinfo.line);
  276. { LDM and STM use references as first operand but they are written like a register }
  277. if (i=0) and (op in [A_LDM,A_STM,A_FSTM,A_FLDM]) then
  278. begin
  279. case taicpu(hp).oper[0]^.typ of
  280. top_ref:
  281. begin
  282. s:=s+sep+gas_regname(taicpu(hp).oper[0]^.ref^.index);
  283. if taicpu(hp).oper[0]^.ref^.addressmode=AM_PREINDEXED then
  284. s:=s+'!';
  285. end;
  286. top_reg:
  287. s:=s+sep+gas_regname(taicpu(hp).oper[0]^.reg);
  288. else
  289. internalerror(200311292);
  290. end;
  291. end
  292. { register count of SFM and LFM is written without # }
  293. else if (i=1) and (op in [A_SFM,A_LFM]) then
  294. begin
  295. case taicpu(hp).oper[1]^.typ of
  296. top_const:
  297. s:=s+sep+tostr(taicpu(hp).oper[1]^.val);
  298. else
  299. internalerror(200311292);
  300. end;
  301. end
  302. else
  303. s:=s+sep+getopstr(taicpu(hp).oper[i]^);
  304. sep:=',';
  305. end;
  306. end;
  307. owner.AsmWriteLn(s);
  308. end;
  309. const
  310. as_arm_gas_info : tasminfo =
  311. (
  312. id : as_gas;
  313. idtxt : 'AS';
  314. asmbin : 'as';
  315. asmcmd : '-o $OBJ $EXTRAOPT $ASM';
  316. supported_targets : [system_arm_linux,system_arm_wince,system_arm_gba,system_arm_palmos,system_arm_nds,
  317. system_arm_embedded,system_arm_symbian,system_arm_android];
  318. flags : [af_needar,af_smartlink_sections];
  319. labelprefix : '.L';
  320. comment : '# ';
  321. dollarsign: '$';
  322. );
  323. as_arm_gas_darwin_info : tasminfo =
  324. (
  325. id : as_darwin;
  326. idtxt : 'AS-DARWIN';
  327. asmbin : 'as';
  328. asmcmd : '-o $OBJ $EXTRAOPT $ASM -arch $ARCH';
  329. supported_targets : [system_arm_darwin];
  330. flags : [af_needar,af_smartlink_sections,af_supports_dwarf,af_stabs_use_function_absolute_addresses];
  331. labelprefix : 'L';
  332. comment : '# ';
  333. dollarsign: '$';
  334. );
  335. as_arm_clang_darwin_info : tasminfo =
  336. (
  337. id : as_clang;
  338. idtxt : 'CLANG';
  339. asmbin : 'clang';
  340. asmcmd : '-c -o $OBJ $EXTRAOPT -arch $ARCH $DARWINVERSION -x assembler $ASM';
  341. supported_targets : [system_arm_darwin];
  342. flags : [af_needar,af_smartlink_sections,af_supports_dwarf];
  343. labelprefix : 'L';
  344. comment : '# ';
  345. dollarsign: '$';
  346. );
  347. begin
  348. RegisterAssembler(as_arm_gas_info,TARMGNUAssembler);
  349. RegisterAssembler(as_arm_gas_darwin_info,TArmAppleGNUAssembler);
  350. RegisterAssembler(as_arm_clang_darwin_info,TArmAppleGNUAssembler);
  351. end.