cgcpu.pas 86 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208
  1. {
  2. Copyright (c) 1998-2002 by the FPC team
  3. This unit implements the code generator for the 680x0
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. {$WARNINGS OFF}
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. cgbase,cgobj,globtype,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. parabase,cpupara,
  26. node,symconst,symtype,symdef,
  27. cgutils,cg64f32;
  28. type
  29. tcg68k = class(tcg)
  30. procedure init_register_allocators;override;
  31. procedure done_register_allocators;override;
  32. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  33. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);override;
  34. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  35. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  36. procedure a_call_name(list : TAsmList;const s : string; weak: boolean);override;
  37. procedure a_call_reg(list : TAsmList;reg : tregister);override;
  38. procedure a_load_const_reg(list : TAsmList;size : tcgsize;a : tcgint;register : tregister);override;
  39. procedure a_load_const_ref(list : TAsmList; tosize: tcgsize; a : tcgint;const ref : treference);override;
  40. procedure a_load_reg_ref(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);override;
  41. procedure a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);override;
  42. procedure a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);override;
  43. procedure a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);override;
  44. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);override;
  45. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  46. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  47. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  48. procedure a_loadfpu_ref_cgpara(list : TAsmList; size : tcgsize;const ref : treference;const cgpara : TCGPara);override;
  49. procedure a_loadmm_reg_reg(list: TAsmList;fromsize,tosize : tcgsize; reg1, reg2: tregister;shuffle : pmmshuffle); override;
  50. procedure a_loadmm_ref_reg(list: TAsmList;fromsize,tosize : tcgsize; const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  51. procedure a_loadmm_reg_ref(list: TAsmList;fromsize,tosize : tcgsize; reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  52. procedure a_loadmm_reg_cgpara(list: TAsmList; size: tcgsize; reg: tregister;const locpara : TCGPara;shuffle : pmmshuffle); override;
  53. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister); override;
  54. procedure a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference); override;
  55. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; reg1, reg2: TRegister); override;
  56. procedure a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize; reg: TRegister; const ref: TReference); override;
  57. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister; l : tasmlabel);override;
  58. procedure a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;const ref : treference; l : tasmlabel); override;
  59. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  60. procedure a_jmp_name(list : TAsmList;const s : string); override;
  61. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  62. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); override;
  63. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister); override;
  64. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  65. { generates overflow checking code for a node }
  66. procedure g_overflowcheck(list: TAsmList; const l:tlocation; def:tdef); override;
  67. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  68. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  69. procedure g_save_registers(list:TAsmList);override;
  70. procedure g_restore_registers(list:TAsmList);override;
  71. procedure g_adjust_self_value(list:TAsmList;procdef:tprocdef;ioffset:tcgint);override;
  72. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  73. { # Sign or zero extend the register to a full 32-bit value.
  74. The new value is left in the same register.
  75. }
  76. procedure sign_extend(list: TAsmList;_oldsize : tcgsize; reg: tregister);
  77. procedure sign_extend(list: TAsmList;_oldsize : tcgsize; _newsize : tcgsize; reg: tregister);
  78. procedure g_stackpointer_alloc(list : TAsmList;localsize : longint);override;
  79. protected
  80. function fixref(list: TAsmList; var ref: treference): boolean;
  81. procedure call_rtl_mul_const_reg(list:tasmlist;size:tcgsize;a:tcgint;reg:tregister;const name:string);
  82. procedure call_rtl_mul_reg_reg(list:tasmlist;reg1,reg2:tregister;const name:string);
  83. private
  84. procedure a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  85. function force_to_dataregister(list: TAsmList; size: TCGSize; reg: TRegister): TRegister;
  86. procedure move_if_needed(list: TAsmList; size: TCGSize; src: TRegister; dest: TRegister);
  87. end;
  88. tcg64f68k = class(tcg64f32)
  89. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG; size: tcgsize; regsrc,regdst : tregister64);override;
  90. procedure a_op64_const_reg(list : TAsmList;op:TOpCG; size: tcgsize; value : int64;regdst : tregister64);override;
  91. end;
  92. { This function returns true if the reference+offset is valid.
  93. Otherwise extra code must be generated to solve the reference.
  94. On the m68k, this verifies that the reference is valid
  95. (e.g : if index register is used, then the max displacement
  96. is 256 bytes, if only base is used, then max displacement
  97. is 32K
  98. }
  99. function isvalidrefoffset(const ref: treference): boolean;
  100. function isvalidreference(const ref: treference): boolean;
  101. procedure create_codegen;
  102. implementation
  103. uses
  104. globals,verbose,systems,cutils,
  105. symsym,symtable,defutil,paramgr,procinfo,
  106. rgobj,tgobj,rgcpu,fmodule;
  107. const
  108. { opcode table lookup }
  109. topcg2tasmop: Array[topcg] of tasmop =
  110. (
  111. A_NONE,
  112. A_MOVE,
  113. A_ADD,
  114. A_AND,
  115. A_DIVU,
  116. A_DIVS,
  117. A_MULS,
  118. A_MULU,
  119. A_NEG,
  120. A_NOT,
  121. A_OR,
  122. A_ASR,
  123. A_LSL,
  124. A_LSR,
  125. A_SUB,
  126. A_EOR,
  127. A_NONE,
  128. A_NONE
  129. );
  130. { opcode with extend bits table lookup, used by 64bit cg }
  131. topcg2tasmopx: Array[topcg] of tasmop =
  132. (
  133. A_NONE,
  134. A_NONE,
  135. A_ADDX,
  136. A_NONE,
  137. A_NONE,
  138. A_NONE,
  139. A_NONE,
  140. A_NONE,
  141. A_NEGX,
  142. A_NONE,
  143. A_NONE,
  144. A_NONE,
  145. A_NONE,
  146. A_NONE,
  147. A_SUBX,
  148. A_NONE,
  149. A_NONE,
  150. A_NONE
  151. );
  152. TOpCmp2AsmCond: Array[topcmp] of TAsmCond =
  153. (
  154. C_NONE,
  155. C_EQ,
  156. C_GT,
  157. C_LT,
  158. C_GE,
  159. C_LE,
  160. C_NE,
  161. C_LS,
  162. C_CS,
  163. C_CC,
  164. C_HI
  165. );
  166. function isvalidreference(const ref: treference): boolean;
  167. begin
  168. isvalidreference:=isvalidrefoffset(ref) and
  169. { don't try to generate addressing with symbol and base reg and offset
  170. it might fail in linking stage if the symbol is more than 32k away (KB) }
  171. not (assigned(ref.symbol) and (ref.base <> NR_NO) and (ref.offset <> 0)) and
  172. { coldfire and 68000 cannot handle non-addressregs as bases }
  173. not ((current_settings.cputype in cpu_coldfire+[cpu_mc68000]) and
  174. not isaddressregister(ref.base));
  175. end;
  176. function isvalidrefoffset(const ref: treference): boolean;
  177. begin
  178. isvalidrefoffset := true;
  179. if ref.index <> NR_NO then
  180. begin
  181. // if ref.base <> NR_NO then
  182. // internalerror(2002081401);
  183. if (ref.offset < low(shortint)) or (ref.offset > high(shortint)) then
  184. isvalidrefoffset := false
  185. end
  186. else
  187. begin
  188. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  189. isvalidrefoffset := false;
  190. end;
  191. end;
  192. {****************************************************************************}
  193. { TCG68K }
  194. {****************************************************************************}
  195. function use_push(const cgpara:tcgpara):boolean;
  196. begin
  197. result:=(not paramanager.use_fixed_stack) and
  198. assigned(cgpara.location) and
  199. (cgpara.location^.loc=LOC_REFERENCE) and
  200. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  201. end;
  202. procedure tcg68k.init_register_allocators;
  203. var
  204. reg: TSuperRegister;
  205. address_regs: array of TSuperRegister;
  206. begin
  207. inherited init_register_allocators;
  208. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,
  209. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7],
  210. first_int_imreg,[]);
  211. { set up the array of address registers to use }
  212. for reg:=RS_A0 to RS_A6 do
  213. begin
  214. { don't hardwire the frame pointer register, because it can vary between target OS }
  215. if assigned(current_procinfo) and (current_procinfo.framepointer = NR_FRAME_POINTER_REG)
  216. and (reg = RS_FRAME_POINTER_REG) then
  217. continue;
  218. setlength(address_regs,length(address_regs)+1);
  219. address_regs[length(address_regs)-1]:=reg;
  220. end;
  221. rg[R_ADDRESSREGISTER]:=trgcpu.create(R_ADDRESSREGISTER,R_SUBWHOLE,
  222. address_regs, first_addr_imreg, []);
  223. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  224. [RS_FP0,RS_FP1,RS_FP2,RS_FP3,RS_FP4,RS_FP5,RS_FP6,RS_FP7],
  225. first_fpu_imreg,[]);
  226. end;
  227. procedure tcg68k.done_register_allocators;
  228. begin
  229. rg[R_INTREGISTER].free;
  230. rg[R_FPUREGISTER].free;
  231. rg[R_ADDRESSREGISTER].free;
  232. inherited done_register_allocators;
  233. end;
  234. procedure tcg68k.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  235. var
  236. pushsize : tcgsize;
  237. ref : treference;
  238. begin
  239. { it's probably necessary to port this from x86 later, or provide an m68k solution (KB) }
  240. { TODO: FIX ME! check_register_size()}
  241. // check_register_size(size,r);
  242. if use_push(cgpara) then
  243. begin
  244. cgpara.check_simple_location;
  245. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  246. pushsize:=cgpara.location^.size
  247. else
  248. pushsize:=int_cgsize(cgpara.alignment);
  249. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, cgpara.alignment);
  250. ref.direction := dir_dec;
  251. list.concat(taicpu.op_reg_ref(A_MOVE,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize),ref));
  252. end
  253. else
  254. inherited a_load_reg_cgpara(list,size,r,cgpara);
  255. end;
  256. procedure tcg68k.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);
  257. var
  258. pushsize : tcgsize;
  259. ref : treference;
  260. begin
  261. if use_push(cgpara) then
  262. begin
  263. cgpara.check_simple_location;
  264. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  265. pushsize:=cgpara.location^.size
  266. else
  267. pushsize:=int_cgsize(cgpara.alignment);
  268. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, cgpara.alignment);
  269. ref.direction := dir_dec;
  270. list.concat(taicpu.op_const_ref(A_MOVE,tcgsize2opsize[pushsize],a,ref));
  271. end
  272. else
  273. inherited a_load_const_cgpara(list,size,a,cgpara);
  274. end;
  275. procedure tcg68k.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  276. procedure pushdata(paraloc:pcgparalocation;ofs:tcgint);
  277. var
  278. pushsize : tcgsize;
  279. tmpreg : tregister;
  280. href : treference;
  281. ref : treference;
  282. begin
  283. if not assigned(paraloc) then
  284. exit;
  285. { TODO: FIX ME!!! this also triggers location bug }
  286. {if (paraloc^.loc<>LOC_REFERENCE) or
  287. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  288. (tcgsize2size[paraloc^.size]>sizeof(tcgint)) then
  289. internalerror(200501162);}
  290. { Pushes are needed in reverse order, add the size of the
  291. current location to the offset where to load from. This
  292. prevents wrong calculations for the last location when
  293. the size is not a power of 2 }
  294. if assigned(paraloc^.next) then
  295. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  296. { Push the data starting at ofs }
  297. href:=r;
  298. inc(href.offset,ofs);
  299. fixref(list,href);
  300. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  301. pushsize:=paraloc^.size
  302. else
  303. pushsize:=int_cgsize(cgpara.alignment);
  304. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, tcgsize2size[pushsize]);
  305. ref.direction := dir_dec;
  306. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  307. begin
  308. tmpreg:=getintregister(list,pushsize);
  309. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  310. list.concat(taicpu.op_reg_ref(A_MOVE,tcgsize2opsize[pushsize],tmpreg,ref));
  311. end
  312. else
  313. list.concat(taicpu.op_ref_ref(A_MOVE,tcgsize2opsize[pushsize],href,ref));
  314. end;
  315. var
  316. len : tcgint;
  317. href : treference;
  318. begin
  319. { cgpara.size=OS_NO requires a copy on the stack }
  320. if use_push(cgpara) then
  321. begin
  322. { Record copy? }
  323. if (cgpara.size in [OS_NO,OS_F64]) or (size=OS_NO) then
  324. begin
  325. cgpara.check_simple_location;
  326. len:=align(cgpara.intsize,cgpara.alignment);
  327. g_stackpointer_alloc(list,len);
  328. reference_reset_base(href,NR_STACK_POINTER_REG,0,cgpara.alignment);
  329. g_concatcopy(list,r,href,len);
  330. end
  331. else
  332. begin
  333. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  334. internalerror(200501161);
  335. { We need to push the data in reverse order,
  336. therefor we use a recursive algorithm }
  337. pushdata(cgpara.location,0);
  338. end
  339. end
  340. else
  341. inherited a_load_ref_cgpara(list,size,r,cgpara);
  342. end;
  343. procedure tcg68k.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  344. var
  345. tmpref : treference;
  346. begin
  347. { 68k always passes arguments on the stack }
  348. if use_push(cgpara) then
  349. begin
  350. //list.concat(tai_comment.create(strpnew('a_loadaddr_ref_cgpara: PEA')));
  351. cgpara.check_simple_location;
  352. tmpref:=r;
  353. fixref(list,tmpref);
  354. list.concat(taicpu.op_ref(A_PEA,S_NO,tmpref));
  355. end
  356. else
  357. inherited a_loadaddr_ref_cgpara(list,r,cgpara);
  358. end;
  359. function tcg68k.fixref(list: TAsmList; var ref: treference): boolean;
  360. var
  361. hreg,idxreg : tregister;
  362. href : treference;
  363. instr : taicpu;
  364. scale : aint;
  365. begin
  366. result:=false;
  367. { The MC68020+ has extended
  368. addressing capabilities with a 32-bit
  369. displacement.
  370. }
  371. { first ensure that base is an address register }
  372. if ((ref.base<>NR_NO) and (ref.index<>NR_NO)) and
  373. (not isaddressregister(ref.base) and isaddressregister(ref.index)) and
  374. (ref.scalefactor < 2) then
  375. begin
  376. { if we have both base and index registers, but base is data and index
  377. is address, we can just swap them, as FPC always uses long index.
  378. but we can only do this, if the index has no scalefactor }
  379. hreg:=ref.base;
  380. ref.base:=ref.index;
  381. ref.index:=hreg;
  382. //list.concat(tai_comment.create(strpnew('fixref: base and index swapped')));
  383. end;
  384. if (not assigned (ref.symbol) and (current_settings.cputype<>cpu_MC68000)) and
  385. (ref.base<>NR_NO) and not isaddressregister(ref.base) then
  386. begin
  387. hreg:=getaddressregister(list);
  388. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  389. add_move_instruction(instr);
  390. list.concat(instr);
  391. fixref:=true;
  392. ref.base:=hreg;
  393. end;
  394. if (current_settings.cputype=cpu_MC68020) then
  395. exit;
  396. { ToDo: check which constraints of Coldfire also apply to MC68000 }
  397. case current_settings.cputype of
  398. cpu_MC68000:
  399. begin
  400. if (ref.base<>NR_NO) then
  401. begin
  402. if (ref.index<>NR_NO) and assigned(ref.symbol) then
  403. begin
  404. hreg:=getaddressregister(list);
  405. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg));
  406. list.concat(taicpu.op_reg_reg(A_ADD,S_L,ref.index,hreg));
  407. ref.index:=NR_NO;
  408. ref.base:=hreg;
  409. end;
  410. { base + reg }
  411. if ref.index <> NR_NO then
  412. begin
  413. { base + reg + offset }
  414. if (ref.offset < low(shortint)) or (ref.offset > high(shortint)) then
  415. begin
  416. hreg:=getaddressregister(list);
  417. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg));
  418. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  419. fixref:=true;
  420. ref.offset:=0;
  421. ref.base:=hreg;
  422. exit;
  423. end;
  424. end
  425. else
  426. { base + offset }
  427. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  428. begin
  429. hreg:=getaddressregister(list);
  430. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg));
  431. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  432. fixref:=true;
  433. ref.offset:=0;
  434. ref.base:=hreg;
  435. exit;
  436. end;
  437. if assigned(ref.symbol) then
  438. begin
  439. hreg:=getaddressregister(list);
  440. idxreg:=ref.base;
  441. ref.base:=NR_NO;
  442. list.concat(taicpu.op_ref_reg(A_LEA,S_L,ref,hreg));
  443. reference_reset_base(ref,hreg,0,ref.alignment);
  444. fixref:=true;
  445. ref.index:=idxreg;
  446. end
  447. else if not isaddressregister(ref.base) then
  448. begin
  449. hreg:=getaddressregister(list);
  450. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  451. //add_move_instruction(instr);
  452. list.concat(instr);
  453. fixref:=true;
  454. ref.base:=hreg;
  455. end;
  456. end
  457. else
  458. { Note: symbol -> ref would be supported as long as ref does not
  459. contain a offset or index... (maybe something for the
  460. optimizer) }
  461. if Assigned(ref.symbol) and (ref.index<>NR_NO) then
  462. begin
  463. hreg:=cg.getaddressregister(list);
  464. idxreg:=ref.index;
  465. ref.index:=NR_NO;
  466. list.concat(taicpu.op_ref_reg(A_LEA,S_L,ref,hreg));
  467. reference_reset_base(ref,hreg,0,ref.alignment);
  468. ref.index:=idxreg;
  469. fixref:=true;
  470. end;
  471. end;
  472. cpu_isa_a,
  473. cpu_isa_a_p,
  474. cpu_isa_b,
  475. cpu_isa_c:
  476. begin
  477. if (ref.base<>NR_NO) then
  478. begin
  479. if assigned(ref.symbol) then
  480. begin
  481. //list.concat(tai_comment.create(strpnew('fixref: symbol')));
  482. hreg:=cg.getaddressregister(list);
  483. reference_reset_symbol(href,ref.symbol,ref.offset,ref.alignment);
  484. list.concat(taicpu.op_ref_reg(A_LEA,S_L,href,hreg));
  485. if ref.index<>NR_NO then
  486. begin
  487. { fold the symbol + offset into the base, not the base into the index,
  488. because that might screw up the scalefactor of the reference }
  489. //list.concat(tai_comment.create(strpnew('fixref: symbol + offset (index + base)')));
  490. idxreg:=getaddressregister(list);
  491. reference_reset_base(href,ref.base,0,ref.alignment);
  492. href.index:=hreg;
  493. hreg:=getaddressregister(list);
  494. list.concat(taicpu.op_ref_reg(A_LEA,S_L,href,hreg));
  495. ref.base:=hreg;
  496. end
  497. else
  498. ref.index:=hreg;
  499. ref.offset:=0;
  500. ref.symbol:=nil;
  501. fixref:=true;
  502. end
  503. else
  504. { base + reg }
  505. if ref.index <> NR_NO then
  506. begin
  507. { base + reg + offset }
  508. if (ref.offset < low(shortint)) or (ref.offset > high(shortint)) then
  509. begin
  510. hreg:=getaddressregister(list);
  511. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  512. begin
  513. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  514. //add_move_instruction(instr);
  515. list.concat(instr);
  516. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  517. end
  518. else
  519. begin
  520. //list.concat(tai_comment.create(strpnew('fixref: base + reg + offset lea')));
  521. reference_reset_base(href,ref.base,ref.offset,ref.alignment);
  522. list.concat(taicpu.op_ref_reg(A_LEA,S_NO,href,hreg));
  523. end;
  524. fixref:=true;
  525. ref.base:=hreg;
  526. ref.offset:=0;
  527. exit;
  528. end;
  529. end
  530. else
  531. { base + offset }
  532. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  533. begin
  534. hreg:=getaddressregister(list);
  535. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  536. //add_move_instruction(instr);
  537. list.concat(instr);
  538. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  539. fixref:=true;
  540. ref.offset:=0;
  541. ref.base:=hreg;
  542. exit;
  543. end;
  544. end
  545. else
  546. { Note: symbol -> ref would be supported as long as ref does not
  547. contain a offset or index... (maybe something for the
  548. optimizer) }
  549. if Assigned(ref.symbol) {and (ref.index<>NR_NO)} then
  550. begin
  551. hreg:=cg.getaddressregister(list);
  552. idxreg:=ref.index;
  553. scale:=ref.scalefactor;
  554. ref.index:=NR_NO;
  555. list.concat(taicpu.op_ref_reg(A_LEA,S_L,ref,hreg));
  556. reference_reset_base(ref,hreg,0,ref.alignment);
  557. ref.index:=idxreg;
  558. ref.scalefactor:=scale;
  559. fixref:=true;
  560. end;
  561. end;
  562. end;
  563. end;
  564. procedure tcg68k.call_rtl_mul_const_reg(list:tasmlist;size:tcgsize;a:tcgint;reg:tregister;const name:string);
  565. var
  566. paraloc1,paraloc2,paraloc3 : tcgpara;
  567. pd : tprocdef;
  568. begin
  569. pd:=search_system_proc(name);
  570. paraloc1.init;
  571. paraloc2.init;
  572. paraloc3.init;
  573. paramanager.getintparaloc(pd,1,paraloc1);
  574. paramanager.getintparaloc(pd,2,paraloc2);
  575. paramanager.getintparaloc(pd,3,paraloc3);
  576. a_load_const_cgpara(list,OS_8,0,paraloc3);
  577. a_load_const_cgpara(list,size,a,paraloc2);
  578. a_load_reg_cgpara(list,OS_32,reg,paraloc1);
  579. paramanager.freecgpara(list,paraloc3);
  580. paramanager.freecgpara(list,paraloc2);
  581. paramanager.freecgpara(list,paraloc1);
  582. alloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  583. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  584. a_call_name(list,name,false);
  585. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  586. dealloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  587. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  588. cg.a_load_reg_reg(list,OS_32,OS_32,NR_FUNCTION_RESULT_REG,reg);
  589. paraloc3.done;
  590. paraloc2.done;
  591. paraloc1.done;
  592. end;
  593. procedure tcg68k.call_rtl_mul_reg_reg(list:tasmlist;reg1,reg2:tregister;const name:string);
  594. var
  595. paraloc1,paraloc2,paraloc3 : tcgpara;
  596. pd : tprocdef;
  597. begin
  598. pd:=search_system_proc(name);
  599. paraloc1.init;
  600. paraloc2.init;
  601. paraloc3.init;
  602. paramanager.getintparaloc(pd,1,paraloc1);
  603. paramanager.getintparaloc(pd,2,paraloc2);
  604. paramanager.getintparaloc(pd,3,paraloc3);
  605. a_load_const_cgpara(list,OS_8,0,paraloc3);
  606. a_load_reg_cgpara(list,OS_32,reg1,paraloc2);
  607. a_load_reg_cgpara(list,OS_32,reg2,paraloc1);
  608. paramanager.freecgpara(list,paraloc3);
  609. paramanager.freecgpara(list,paraloc2);
  610. paramanager.freecgpara(list,paraloc1);
  611. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  612. alloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  613. a_call_name(list,name,false);
  614. dealloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  615. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  616. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  617. cg.a_load_reg_reg(list,OS_32,OS_32,NR_FUNCTION_RESULT_REG,reg2);
  618. paraloc3.done;
  619. paraloc2.done;
  620. paraloc1.done;
  621. end;
  622. procedure tcg68k.a_call_name(list : TAsmList;const s : string; weak: boolean);
  623. var
  624. sym: tasmsymbol;
  625. begin
  626. if not(weak) then
  627. sym:=current_asmdata.RefAsmSymbol(s)
  628. else
  629. sym:=current_asmdata.WeakRefAsmSymbol(s);
  630. list.concat(taicpu.op_sym(A_JSR,S_NO,sym));
  631. end;
  632. procedure tcg68k.a_call_reg(list : TAsmList;reg: tregister);
  633. var
  634. tmpref : treference;
  635. tmpreg : tregister;
  636. instr : taicpu;
  637. begin
  638. if isaddressregister(reg) then
  639. begin
  640. { if we have an address register, we can jump to the address directly }
  641. reference_reset_base(tmpref,reg,0,4);
  642. end
  643. else
  644. begin
  645. { if we have a data register, we need to move it to an address register first }
  646. tmpreg:=getaddressregister(list);
  647. reference_reset_base(tmpref,tmpreg,0,4);
  648. instr:=taicpu.op_reg_reg(A_MOVE,S_L,reg,tmpreg);
  649. add_move_instruction(instr);
  650. list.concat(instr);
  651. end;
  652. list.concat(taicpu.op_ref(A_JSR,S_NO,tmpref));
  653. end;
  654. procedure tcg68k.a_load_const_reg(list : TAsmList;size : tcgsize;a : tcgint;register : tregister);
  655. var
  656. opsize: topsize;
  657. begin
  658. opsize:=tcgsize2opsize[size];
  659. if isaddressregister(register) then
  660. begin
  661. { an m68k manual I have recommends SUB Ax,Ax to be used instead of CLR for address regs }
  662. if a = 0 then
  663. list.concat(taicpu.op_reg_reg(A_SUB,S_L,register,register))
  664. else
  665. { ISA B/C Coldfire has MOV3Q which can move -1 or 1..7 to any reg }
  666. if (current_settings.cputype in [cpu_isa_b,cpu_isa_c]) and
  667. ((longint(a) = -1) or ((longint(a) > 0) and (longint(a) < 8))) then
  668. list.concat(taicpu.op_const_reg(A_MOV3Q,S_L,longint(a),register))
  669. else
  670. { We don't have to specify the size here, the assembler will decide the size of
  671. the operand it needs. If this ends up as a MOVEA.W, that will sign extend the
  672. value in the dest. reg to full 32 bits (specific to Ax regs only) }
  673. list.concat(taicpu.op_const_reg(A_MOVEA,S_NO,longint(a),register));
  674. end
  675. else
  676. if a = 0 then
  677. list.concat(taicpu.op_reg(A_CLR,S_L,register))
  678. else
  679. begin
  680. if (longint(a) >= low(shortint)) and (longint(a) <= high(shortint)) then
  681. list.concat(taicpu.op_const_reg(A_MOVEQ,S_L,longint(a),register))
  682. else
  683. begin
  684. { ISA B/C Coldfire has sign extend/zero extend moves }
  685. if (current_settings.cputype in [cpu_isa_b,cpu_isa_c]) and
  686. (size in [OS_16, OS_8, OS_S16, OS_S8]) and
  687. ((longint(a) >= low(smallint)) and (longint(a) <= high(smallint))) then
  688. begin
  689. if size in [OS_16, OS_8] then
  690. list.concat(taicpu.op_const_reg(A_MVZ,opsize,longint(a),register))
  691. else
  692. list.concat(taicpu.op_const_reg(A_MVS,opsize,longint(a),register));
  693. end
  694. else
  695. begin
  696. { clear the register first, for unsigned and positive values, so
  697. we don't need to zero extend after }
  698. if (size in [OS_16,OS_8]) or
  699. ((size in [OS_S16,OS_S8]) and (a > 0)) then
  700. list.concat(taicpu.op_reg(A_CLR,S_L,register));
  701. list.concat(taicpu.op_const_reg(A_MOVE,opsize,longint(a),register));
  702. { only sign extend if we need to, zero extension is not necessary because the CLR.L above }
  703. if (size in [OS_S16,OS_S8]) and (a < 0) then
  704. sign_extend(list,size,register);
  705. end;
  706. end;
  707. end;
  708. end;
  709. procedure tcg68k.a_load_const_ref(list : TAsmList; tosize: tcgsize; a : tcgint;const ref : treference);
  710. var
  711. hreg : tregister;
  712. href : treference;
  713. begin
  714. href:=ref;
  715. fixref(list,href);
  716. { for coldfire we need to go through a temporary register if we have a
  717. offset, index or symbol given }
  718. if (current_settings.cputype in cpu_coldfire) and
  719. (
  720. (href.offset<>0) or
  721. { TODO : check whether we really need this second condition }
  722. (href.index<>NR_NO) or
  723. assigned(href.symbol)
  724. ) then
  725. begin
  726. hreg:=getintregister(list,tosize);
  727. a_load_const_reg(list,tosize,a,hreg);
  728. list.concat(taicpu.op_reg_ref(A_MOVE,tcgsize2opsize[tosize],hreg,href));
  729. end
  730. else
  731. list.concat(taicpu.op_const_ref(A_MOVE,tcgsize2opsize[tosize],longint(a),href));
  732. end;
  733. procedure tcg68k.a_load_reg_ref(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);
  734. var
  735. href : treference;
  736. size : tcgsize;
  737. begin
  738. href := ref;
  739. fixref(list,href);
  740. if tcgsize2size[fromsize]<tcgsize2size[tosize] then
  741. size:=fromsize
  742. else
  743. size:=tosize;
  744. { move to destination reference }
  745. list.concat(taicpu.op_reg_ref(A_MOVE,TCGSize2OpSize[size],register,href));
  746. end;
  747. procedure tcg68k.a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);
  748. var
  749. aref: treference;
  750. bref: treference;
  751. tmpref : treference;
  752. dofix : boolean;
  753. hreg: TRegister;
  754. begin
  755. aref := sref;
  756. bref := dref;
  757. fixref(list,aref);
  758. fixref(list,bref);
  759. if TCGSize2OpSize[fromsize]<>TCGSize2OpSize[tosize] then
  760. begin
  761. { if we need to change the size then always use a temporary
  762. register }
  763. hreg:=getintregister(list,fromsize);
  764. list.concat(taicpu.op_ref_reg(A_MOVE,TCGSize2OpSize[fromsize],aref,hreg));
  765. sign_extend(list,fromsize,tosize,hreg);
  766. list.concat(taicpu.op_reg_ref(A_MOVE,TCGSize2OpSize[tosize],hreg,bref));
  767. exit;
  768. end;
  769. { Coldfire dislikes certain move combinations }
  770. if current_settings.cputype in cpu_coldfire then
  771. begin
  772. { TODO : move.b/w only allowed in newer coldfires... (ISA_B+) }
  773. dofix:=false;
  774. if { (d16,Ax) and (d8,Ax,Xi) }
  775. (
  776. (aref.base<>NR_NO) and
  777. (
  778. (aref.index<>NR_NO) or
  779. (aref.offset<>0)
  780. )
  781. ) or
  782. { (xxx) }
  783. assigned(aref.symbol) then
  784. begin
  785. if aref.index<>NR_NO then
  786. begin
  787. dofix:={ (d16,Ax) and (d8,Ax,Xi) }
  788. (
  789. (bref.base<>NR_NO) and
  790. (
  791. (bref.index<>NR_NO) or
  792. (bref.offset<>0)
  793. )
  794. ) or
  795. { (xxx) }
  796. assigned(bref.symbol);
  797. end
  798. else
  799. { offset <> 0, but no index }
  800. begin
  801. dofix:={ (d8,Ax,Xi) }
  802. (
  803. (bref.base<>NR_NO) and
  804. (bref.index<>NR_NO)
  805. ) or
  806. { (xxx) }
  807. assigned(bref.symbol);
  808. end;
  809. end;
  810. if dofix then
  811. begin
  812. hreg:=getaddressregister(list);
  813. reference_reset_base(tmpref,hreg,0,0);
  814. list.concat(taicpu.op_ref_reg(A_LEA,S_L,aref,hreg));
  815. list.concat(taicpu.op_ref_ref(A_MOVE,TCGSize2OpSize[fromsize],tmpref,bref));
  816. exit;
  817. end;
  818. end;
  819. list.concat(taicpu.op_ref_ref(A_MOVE,TCGSize2OpSize[fromsize],aref,bref));
  820. end;
  821. procedure tcg68k.a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);
  822. var
  823. instr : taicpu;
  824. begin
  825. { move to destination register }
  826. instr:=taicpu.op_reg_reg(A_MOVE,TCGSize2OpSize[fromsize],reg1,reg2);
  827. add_move_instruction(instr);
  828. list.concat(instr);
  829. sign_extend(list, fromsize, reg2);
  830. end;
  831. procedure tcg68k.a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);
  832. var
  833. href : treference;
  834. size : tcgsize;
  835. begin
  836. href:=ref;
  837. fixref(list,href);
  838. if tcgsize2size[fromsize]<tcgsize2size[tosize] then
  839. size:=fromsize
  840. else
  841. size:=tosize;
  842. list.concat(taicpu.op_ref_reg(A_MOVE,TCGSize2OpSize[size],href,register));
  843. { extend the value in the register }
  844. sign_extend(list, fromsize, register);
  845. end;
  846. procedure tcg68k.a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);
  847. var
  848. href : treference;
  849. begin
  850. href:=ref;
  851. fixref(list, href);
  852. list.concat(taicpu.op_ref_reg(A_LEA,S_L,href,r));
  853. end;
  854. procedure tcg68k.a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  855. var
  856. instr : taicpu;
  857. begin
  858. { in emulation mode, only 32-bit single is supported }
  859. if (cs_fp_emulation in current_settings.moduleswitches) or (current_settings.fputype=fpu_soft) then
  860. instr:=taicpu.op_reg_reg(A_MOVE,S_L,reg1,reg2)
  861. else
  862. instr:=taicpu.op_reg_reg(A_FMOVE,tcgsize2opsize[tosize],reg1,reg2);
  863. add_move_instruction(instr);
  864. list.concat(instr);
  865. end;
  866. procedure tcg68k.a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);
  867. var
  868. opsize : topsize;
  869. href : treference;
  870. begin
  871. opsize := tcgsize2opsize[fromsize];
  872. { extended is not supported, since it is not available on Coldfire }
  873. if opsize = S_FX then
  874. internalerror(20020729);
  875. href := ref;
  876. fixref(list,href);
  877. { in emulation mode, only 32-bit single is supported }
  878. if (cs_fp_emulation in current_settings.moduleswitches) or (current_settings.fputype=fpu_soft) then
  879. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,href,reg))
  880. else
  881. begin
  882. list.concat(taicpu.op_ref_reg(A_FMOVE,opsize,href,reg));
  883. if (tosize < fromsize) then
  884. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  885. end;
  886. end;
  887. procedure tcg68k.a_loadfpu_reg_ref(list: TAsmList; fromsize,tosize: tcgsize; reg: tregister; const ref: treference);
  888. var
  889. opsize : topsize;
  890. begin
  891. opsize := tcgsize2opsize[tosize];
  892. { extended is not supported, since it is not available on Coldfire }
  893. if opsize = S_FX then
  894. internalerror(20020729);
  895. { in emulation mode, only 32-bit single is supported }
  896. if (cs_fp_emulation in current_settings.moduleswitches) or (current_settings.fputype=fpu_soft) then
  897. list.concat(taicpu.op_reg_ref(A_MOVE,S_L,reg, ref))
  898. else
  899. list.concat(taicpu.op_reg_ref(A_FMOVE,opsize,reg, ref));
  900. end;
  901. procedure tcg68k.a_loadfpu_ref_cgpara(list : TAsmList; size : tcgsize;const ref : treference;const cgpara : TCGPara);
  902. begin
  903. case cgpara.location^.loc of
  904. LOC_REFERENCE,LOC_CREFERENCE:
  905. begin
  906. case size of
  907. OS_F64:
  908. cg64.a_load64_ref_cgpara(list,ref,cgpara);
  909. OS_F32:
  910. a_load_ref_cgpara(list,size,ref,cgpara);
  911. else
  912. internalerror(2013021201);
  913. end;
  914. end;
  915. else
  916. inherited a_loadfpu_ref_cgpara(list,size,ref,cgpara);
  917. end;
  918. end;
  919. procedure tcg68k.a_loadmm_reg_reg(list: TAsmList;fromsize,tosize : tcgsize; reg1, reg2: tregister;shuffle : pmmshuffle);
  920. begin
  921. internalerror(20020729);
  922. end;
  923. procedure tcg68k.a_loadmm_ref_reg(list: TAsmList;fromsize,tosize : tcgsize; const ref: treference; reg: tregister;shuffle : pmmshuffle);
  924. begin
  925. internalerror(20020729);
  926. end;
  927. procedure tcg68k.a_loadmm_reg_ref(list: TAsmList;fromsize,tosize : tcgsize; reg: tregister; const ref: treference;shuffle : pmmshuffle);
  928. begin
  929. internalerror(20020729);
  930. end;
  931. procedure tcg68k.a_loadmm_reg_cgpara(list: TAsmList; size: tcgsize; reg: tregister;const locpara : TCGPara;shuffle : pmmshuffle);
  932. begin
  933. internalerror(20020729);
  934. end;
  935. procedure tcg68k.a_op_const_reg(list : TAsmList; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister);
  936. var
  937. scratch_reg : tregister;
  938. scratch_reg2: tregister;
  939. opcode : tasmop;
  940. begin
  941. optimize_op_const(size, op, a);
  942. opcode := topcg2tasmop[op];
  943. case op of
  944. OP_NONE :
  945. begin
  946. { Opcode is optimized away }
  947. end;
  948. OP_MOVE :
  949. begin
  950. { Optimized, replaced with a simple load }
  951. a_load_const_reg(list,size,a,reg);
  952. end;
  953. OP_ADD,
  954. OP_SUB:
  955. begin
  956. { add/sub works the same way, so have it unified here }
  957. if (a >= 1) and (a <= 8) then
  958. if (op = OP_ADD) then
  959. opcode:=A_ADDQ
  960. else
  961. opcode:=A_SUBQ;
  962. list.concat(taicpu.op_const_reg(opcode, S_L, a, reg));
  963. end;
  964. OP_AND,
  965. OP_OR,
  966. OP_XOR:
  967. begin
  968. scratch_reg := force_to_dataregister(list, size, reg);
  969. list.concat(taicpu.op_const_reg(opcode, S_L, a, scratch_reg));
  970. move_if_needed(list, size, scratch_reg, reg);
  971. end;
  972. OP_DIV,
  973. OP_IDIV:
  974. begin
  975. internalerror(20020816);
  976. end;
  977. OP_MUL,
  978. OP_IMUL:
  979. begin
  980. { NOTE: better have this as fast as possible on every CPU in all cases,
  981. because the compiler uses OP_IMUL for array indexing... (KB) }
  982. { ColdFire doesn't support MULS/MULU <imm>,dX }
  983. if current_settings.cputype in cpu_coldfire then
  984. begin
  985. { move const to a register first }
  986. scratch_reg := getintregister(list,OS_INT);
  987. a_load_const_reg(list, size, a, scratch_reg);
  988. { do the multiplication }
  989. scratch_reg2 := force_to_dataregister(list, size, reg);
  990. sign_extend(list, size, scratch_reg2);
  991. list.concat(taicpu.op_reg_reg(opcode,S_L,scratch_reg,scratch_reg2));
  992. { move the value back to the original register }
  993. move_if_needed(list, size, scratch_reg2, reg);
  994. end
  995. else
  996. begin
  997. if current_settings.cputype = cpu_mc68020 then
  998. begin
  999. { do the multiplication }
  1000. scratch_reg := force_to_dataregister(list, size, reg);
  1001. sign_extend(list, size, scratch_reg);
  1002. list.concat(taicpu.op_const_reg(opcode,S_L,a,scratch_reg));
  1003. { move the value back to the original register }
  1004. move_if_needed(list, size, scratch_reg, reg);
  1005. end
  1006. else
  1007. { Fallback branch, plain 68000 for now }
  1008. { FIX ME: this is slow as hell, but original 68000 doesn't have 32x32 -> 32bit MUL (KB) }
  1009. if op = OP_MUL then
  1010. call_rtl_mul_const_reg(list, size, a, reg,'fpc_mul_dword')
  1011. else
  1012. call_rtl_mul_const_reg(list, size, a, reg,'fpc_mul_longint');
  1013. end;
  1014. end;
  1015. OP_SAR,
  1016. OP_SHL,
  1017. OP_SHR :
  1018. begin
  1019. scratch_reg := force_to_dataregister(list, size, reg);
  1020. sign_extend(list, size, scratch_reg);
  1021. if (a >= 1) and (a <= 8) then
  1022. begin
  1023. list.concat(taicpu.op_const_reg(opcode, S_L, a, scratch_reg));
  1024. end
  1025. else
  1026. begin
  1027. { move const to a register first }
  1028. scratch_reg2 := getintregister(list,OS_INT);
  1029. a_load_const_reg(list, size, a, scratch_reg2);
  1030. { do the operation }
  1031. list.concat(taicpu.op_reg_reg(opcode, S_L, scratch_reg2, scratch_reg));
  1032. end;
  1033. { move the value back to the original register }
  1034. move_if_needed(list, size, scratch_reg, reg);
  1035. end;
  1036. else
  1037. internalerror(20020729);
  1038. end;
  1039. end;
  1040. procedure tcg68k.a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference);
  1041. var
  1042. opcode: tasmop;
  1043. opsize: topsize;
  1044. href : treference;
  1045. begin
  1046. optimize_op_const(size, op, a);
  1047. opcode := topcg2tasmop[op];
  1048. opsize := TCGSize2OpSize[size];
  1049. { on ColdFire all arithmetic operations are only possible on 32bit }
  1050. if ((current_settings.cputype in cpu_coldfire) and (opsize <> S_L)
  1051. and not (op in [OP_NONE,OP_MOVE])) then
  1052. begin
  1053. inherited;
  1054. exit;
  1055. end;
  1056. case op of
  1057. OP_NONE :
  1058. begin
  1059. { opcode was optimized away }
  1060. end;
  1061. OP_MOVE :
  1062. begin
  1063. { Optimized, replaced with a simple load }
  1064. a_load_const_ref(list,size,a,ref);
  1065. end;
  1066. OP_ADD,
  1067. OP_SUB :
  1068. begin
  1069. href:=ref;
  1070. fixref(list,href);
  1071. { add/sub works the same way, so have it unified here }
  1072. if (a >= 1) and (a <= 8) then
  1073. begin
  1074. if (op = OP_ADD) then
  1075. opcode:=A_ADDQ
  1076. else
  1077. opcode:=A_SUBQ;
  1078. list.concat(taicpu.op_const_ref(opcode, opsize, a, href));
  1079. end
  1080. else
  1081. if not(current_settings.cputype in cpu_coldfire) then
  1082. list.concat(taicpu.op_const_ref(opcode, opsize, a, href))
  1083. else
  1084. { on ColdFire, ADDI/SUBI cannot act on memory
  1085. so we can only go through a register }
  1086. inherited;
  1087. end;
  1088. else begin
  1089. // list.concat(tai_comment.create(strpnew('a_op_const_ref inherited')));
  1090. inherited;
  1091. end;
  1092. end;
  1093. end;
  1094. procedure tcg68k.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; reg1, reg2: TRegister);
  1095. var
  1096. hreg1, hreg2: tregister;
  1097. opcode : tasmop;
  1098. opsize : topsize;
  1099. begin
  1100. opcode := topcg2tasmop[op];
  1101. if current_settings.cputype in cpu_coldfire then
  1102. opsize := S_L
  1103. else
  1104. opsize := TCGSize2OpSize[size];
  1105. case op of
  1106. OP_ADD,
  1107. OP_SUB:
  1108. begin
  1109. if current_settings.cputype in cpu_coldfire then
  1110. begin
  1111. { operation only allowed only a longword }
  1112. sign_extend(list, size, reg1);
  1113. sign_extend(list, size, reg2);
  1114. end;
  1115. list.concat(taicpu.op_reg_reg(opcode, opsize, reg1, reg2));
  1116. end;
  1117. OP_AND,OP_OR,
  1118. OP_SAR,OP_SHL,
  1119. OP_SHR,OP_XOR:
  1120. begin
  1121. { load to data registers }
  1122. hreg1 := force_to_dataregister(list, size, reg1);
  1123. hreg2 := force_to_dataregister(list, size, reg2);
  1124. if current_settings.cputype in cpu_coldfire then
  1125. begin
  1126. { operation only allowed only a longword }
  1127. {!***************************************
  1128. in the case of shifts, the value to
  1129. shift by, should already be valid, so
  1130. no need to sign extend the value
  1131. !
  1132. }
  1133. if op in [OP_AND,OP_OR,OP_XOR] then
  1134. sign_extend(list, size, hreg1);
  1135. sign_extend(list, size, hreg2);
  1136. end;
  1137. list.concat(taicpu.op_reg_reg(opcode, opsize, hreg1, hreg2));
  1138. { move back result into destination register }
  1139. move_if_needed(list, size, hreg2, reg2);
  1140. end;
  1141. OP_DIV,
  1142. OP_IDIV :
  1143. begin
  1144. internalerror(20020816);
  1145. end;
  1146. OP_MUL,
  1147. OP_IMUL:
  1148. begin
  1149. if (current_settings.cputype <> cpu_mc68020) and
  1150. (not (current_settings.cputype in cpu_coldfire)) then
  1151. if op = OP_MUL then
  1152. call_rtl_mul_reg_reg(list,reg1,reg2,'fpc_mul_dword')
  1153. else
  1154. call_rtl_mul_reg_reg(list,reg1,reg2,'fpc_mul_longint')
  1155. else
  1156. begin
  1157. { 68020+ and ColdFire codepath, probably could be improved }
  1158. hreg1 := force_to_dataregister(list, size, reg1);
  1159. hreg2 := force_to_dataregister(list, size, reg2);
  1160. sign_extend(list, size, hreg1);
  1161. sign_extend(list, size, hreg2);
  1162. list.concat(taicpu.op_reg_reg(opcode, opsize, hreg1, hreg2));
  1163. { move back result into destination register }
  1164. move_if_needed(list, size, hreg2, reg2);
  1165. end;
  1166. end;
  1167. OP_NEG,
  1168. OP_NOT :
  1169. begin
  1170. { if there are two operands, move the register,
  1171. since the operation will only be done on the result
  1172. register. }
  1173. if reg1 <> NR_NO then
  1174. hreg1:=reg1
  1175. else
  1176. hreg1:=reg2;
  1177. hreg2 := force_to_dataregister(list, size, hreg1);
  1178. { coldfire only supports long version }
  1179. if current_settings.cputype in cpu_ColdFire then
  1180. sign_extend(list, size, hreg2);
  1181. list.concat(taicpu.op_reg(opcode, opsize, hreg2));
  1182. { move back the result to the result register if needed }
  1183. move_if_needed(list, size, hreg2, reg2);
  1184. end;
  1185. else
  1186. internalerror(20020729);
  1187. end;
  1188. end;
  1189. procedure tcg68k.a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize; reg: TRegister; const ref: TReference);
  1190. var
  1191. opcode : tasmop;
  1192. opsize : topsize;
  1193. href : treference;
  1194. begin
  1195. opcode := topcg2tasmop[op];
  1196. opsize := TCGSize2OpSize[size];
  1197. { on ColdFire all arithmetic operations are only possible on 32bit
  1198. and addressing modes are limited }
  1199. if ((current_settings.cputype in cpu_coldfire) and (opsize <> S_L)) then
  1200. begin
  1201. inherited;
  1202. exit;
  1203. end;
  1204. case op of
  1205. OP_ADD,
  1206. OP_SUB :
  1207. begin
  1208. href:=ref;
  1209. fixref(list,href);
  1210. { add/sub works the same way, so have it unified here }
  1211. list.concat(taicpu.op_reg_ref(opcode, opsize, reg, href));
  1212. end;
  1213. else begin
  1214. // list.concat(tai_comment.create(strpnew('a_op_reg_ref inherited')));
  1215. inherited;
  1216. end;
  1217. end;
  1218. end;
  1219. procedure tcg68k.a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister;
  1220. l : tasmlabel);
  1221. var
  1222. hregister : tregister;
  1223. instr : taicpu;
  1224. need_temp_reg : boolean;
  1225. temp_size: topsize;
  1226. begin
  1227. need_temp_reg := false;
  1228. { plain 68000 doesn't support address registers for TST }
  1229. need_temp_reg := (current_settings.cputype = cpu_mc68000) and
  1230. (a = 0) and isaddressregister(reg);
  1231. { ColdFire doesn't support address registers for CMPI }
  1232. need_temp_reg := need_temp_reg or ((current_settings.cputype in cpu_coldfire)
  1233. and (a <> 0) and isaddressregister(reg));
  1234. if need_temp_reg then
  1235. begin
  1236. hregister := getintregister(list,OS_INT);
  1237. temp_size := TCGSize2OpSize[size];
  1238. if temp_size < S_W then
  1239. temp_size := S_W;
  1240. instr:=taicpu.op_reg_reg(A_MOVE,temp_size,reg,hregister);
  1241. add_move_instruction(instr);
  1242. list.concat(instr);
  1243. reg := hregister;
  1244. { do sign extension if size had to be modified }
  1245. if temp_size <> TCGSize2OpSize[size] then
  1246. begin
  1247. sign_extend(list, size, reg);
  1248. size:=OS_INT;
  1249. end;
  1250. end;
  1251. if a = 0 then
  1252. list.concat(taicpu.op_reg(A_TST,TCGSize2OpSize[size],reg))
  1253. else
  1254. begin
  1255. { ColdFire ISA A also needs S_L for CMPI }
  1256. { Note: older QEMU pukes from CMPI sizes <> .L even on ISA B/C, but
  1257. it's actually *LEGAL*, see CFPRM, page 4-30, the bug also seems
  1258. fixed in recent QEMU, but only when CPU cfv4e is forced, not by
  1259. default. (KB) }
  1260. if current_settings.cputype in cpu_coldfire{-[cpu_isa_b,cpu_isa_c]} then
  1261. begin
  1262. sign_extend(list, size, reg);
  1263. size:=OS_INT;
  1264. end;
  1265. list.concat(taicpu.op_const_reg(A_CMPI,TCGSize2OpSize[size],a,reg));
  1266. end;
  1267. { emit the actual jump to the label }
  1268. a_jmp_cond(list,cmp_op,l);
  1269. end;
  1270. procedure tcg68k.a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;const ref : treference; l : tasmlabel);
  1271. var
  1272. tmpref: treference;
  1273. begin
  1274. { optimize for usage of TST here, so ref compares against zero, which is the
  1275. most common case by far in the RTL code at least (KB) }
  1276. if (a = 0) then
  1277. begin
  1278. //list.concat(tai_comment.create(strpnew('a_cmp_const_ref_label with TST')));
  1279. tmpref:=ref;
  1280. fixref(list,tmpref);
  1281. list.concat(taicpu.op_ref(A_TST,tcgsize2opsize[size],tmpref));
  1282. a_jmp_cond(list,cmp_op,l);
  1283. end
  1284. else
  1285. begin
  1286. //list.concat(tai_comment.create(strpnew('a_cmp_const_ref_label inherited')));
  1287. inherited;
  1288. end;
  1289. end;
  1290. procedure tcg68k.a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel);
  1291. begin
  1292. list.concat(taicpu.op_reg_reg(A_CMP,tcgsize2opsize[size],reg1,reg2));
  1293. { emit the actual jump to the label }
  1294. a_jmp_cond(list,cmp_op,l);
  1295. end;
  1296. procedure tcg68k.a_jmp_name(list: TAsmList; const s: string);
  1297. var
  1298. ai: taicpu;
  1299. begin
  1300. ai := Taicpu.op_sym(A_JMP,S_NO,current_asmdata.RefAsmSymbol(s));
  1301. ai.is_jmp := true;
  1302. list.concat(ai);
  1303. end;
  1304. procedure tcg68k.a_jmp_always(list : TAsmList;l: tasmlabel);
  1305. var
  1306. ai: taicpu;
  1307. begin
  1308. ai := Taicpu.op_sym(A_JMP,S_NO,l);
  1309. ai.is_jmp := true;
  1310. list.concat(ai);
  1311. end;
  1312. procedure tcg68k.a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel);
  1313. var
  1314. ai : taicpu;
  1315. begin
  1316. ai := Taicpu.op_sym(A_BXX,S_NO,l);
  1317. ai.SetCondition(flags_to_cond(f));
  1318. ai.is_jmp := true;
  1319. list.concat(ai);
  1320. end;
  1321. procedure tcg68k.g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);
  1322. var
  1323. ai : taicpu;
  1324. hreg : tregister;
  1325. instr : taicpu;
  1326. begin
  1327. { move to a Dx register? }
  1328. if (isaddressregister(reg)) then
  1329. hreg:=getintregister(list,OS_INT)
  1330. else
  1331. hreg:=reg;
  1332. ai:=Taicpu.Op_reg(A_Sxx,S_B,hreg);
  1333. ai.SetCondition(flags_to_cond(f));
  1334. list.concat(ai);
  1335. { Scc stores a complete byte of 1s, but the compiler expects only one
  1336. bit set, so ensure this is the case }
  1337. list.concat(taicpu.op_const_reg(A_AND,S_L,1,hreg));
  1338. if hreg<>reg then
  1339. begin
  1340. instr:=taicpu.op_reg_reg(A_MOVE,S_L,hreg,reg);
  1341. add_move_instruction(instr);
  1342. list.concat(instr);
  1343. end;
  1344. end;
  1345. procedure tcg68k.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  1346. var
  1347. helpsize : longint;
  1348. i : byte;
  1349. hregister : tregister;
  1350. iregister : tregister;
  1351. jregister : tregister;
  1352. hp1 : treference;
  1353. hp2 : treference;
  1354. hl : tasmlabel;
  1355. srcref,dstref : treference;
  1356. alignsize : tcgsize;
  1357. begin
  1358. hregister := getintregister(list,OS_INT);
  1359. { from 12 bytes movs is being used }
  1360. if ((len<=8) or (not(cs_opt_size in current_settings.optimizerswitches) and (len<=12))) then
  1361. begin
  1362. srcref := source;
  1363. dstref := dest;
  1364. helpsize:=len div 4;
  1365. { move a dword x times }
  1366. for i:=1 to helpsize do
  1367. begin
  1368. a_load_ref_reg(list,OS_INT,OS_INT,srcref,hregister);
  1369. a_load_reg_ref(list,OS_INT,OS_INT,hregister,dstref);
  1370. inc(srcref.offset,4);
  1371. inc(dstref.offset,4);
  1372. dec(len,4);
  1373. end;
  1374. { move a word }
  1375. if len>1 then
  1376. begin
  1377. if (orglen<sizeof(aint)) and
  1378. (source.base=NR_FRAME_POINTER_REG) and
  1379. (source.offset>0) then
  1380. { copy of param to local location }
  1381. alignsize:=OS_INT
  1382. else
  1383. alignsize:=OS_16;
  1384. a_load_ref_reg(list,alignsize,alignsize,srcref,hregister);
  1385. a_load_reg_ref(list,OS_16,OS_16,hregister,dstref);
  1386. inc(srcref.offset,2);
  1387. inc(dstref.offset,2);
  1388. dec(len,2);
  1389. end;
  1390. { move a single byte }
  1391. if len>0 then
  1392. begin
  1393. if (orglen<sizeof(aint)) and
  1394. (source.base=NR_FRAME_POINTER_REG) and
  1395. (source.offset>0) then
  1396. { copy of param to local location }
  1397. alignsize:=OS_INT
  1398. else
  1399. alignsize:=OS_8;
  1400. a_load_ref_reg(list,alignsize,alignsize,srcref,hregister);
  1401. a_load_reg_ref(list,OS_8,OS_8,hregister,dstref);
  1402. end
  1403. end
  1404. else
  1405. begin
  1406. iregister:=getaddressregister(list);
  1407. jregister:=getaddressregister(list);
  1408. { reference for move (An)+,(An)+ }
  1409. reference_reset(hp1,source.alignment);
  1410. hp1.base := iregister; { source register }
  1411. hp1.direction := dir_inc;
  1412. reference_reset(hp2,dest.alignment);
  1413. hp2.base := jregister;
  1414. hp2.direction := dir_inc;
  1415. { iregister = source }
  1416. { jregister = destination }
  1417. a_loadaddr_ref_reg(list,source,iregister);
  1418. a_loadaddr_ref_reg(list,dest,jregister);
  1419. { double word move only on 68020+ machines }
  1420. { because of possible alignment problems }
  1421. { use fast loop mode }
  1422. if (current_settings.cputype=cpu_MC68020) then
  1423. begin
  1424. //list.concat(tai_comment.create(strpnew('g_concatcopy tight copy loop 020+')));
  1425. helpsize := len - len mod 4;
  1426. len := len mod 4;
  1427. a_load_const_reg(list,OS_INT,(helpsize div 4)-1,hregister);
  1428. current_asmdata.getjumplabel(hl);
  1429. a_label(list,hl);
  1430. list.concat(taicpu.op_ref_ref(A_MOVE,S_L,hp1,hp2));
  1431. list.concat(taicpu.op_reg_sym(A_DBRA,S_L,hregister,hl));
  1432. if len > 1 then
  1433. begin
  1434. dec(len,2);
  1435. list.concat(taicpu.op_ref_ref(A_MOVE,S_W,hp1,hp2));
  1436. end;
  1437. if len = 1 then
  1438. list.concat(taicpu.op_ref_ref(A_MOVE,S_B,hp1,hp2));
  1439. end
  1440. else
  1441. begin
  1442. { Fast 68010 loop mode with no possible alignment problems }
  1443. //list.concat(tai_comment.create(strpnew('g_concatcopy tight byte copy loop')));
  1444. a_load_const_reg(list,OS_INT,len - 1,hregister);
  1445. current_asmdata.getjumplabel(hl);
  1446. a_label(list,hl);
  1447. list.concat(taicpu.op_ref_ref(A_MOVE,S_B,hp1,hp2));
  1448. if current_settings.cputype in cpu_coldfire then
  1449. begin
  1450. { Coldfire does not support DBRA }
  1451. list.concat(taicpu.op_const_reg(A_SUBQ,S_L,1,hregister));
  1452. list.concat(taicpu.op_sym(A_BPL,S_NO,hl));
  1453. end
  1454. else
  1455. list.concat(taicpu.op_reg_sym(A_DBRA,S_L,hregister,hl));
  1456. end;
  1457. end;
  1458. end;
  1459. procedure tcg68k.g_overflowcheck(list: TAsmList; const l:tlocation; def:tdef);
  1460. begin
  1461. end;
  1462. procedure tcg68k.g_proc_entry(list: TAsmList; localsize: longint; nostackframe:boolean);
  1463. begin
  1464. { Carl's original code used 2x MOVE instead of LINK when localsize = 0.
  1465. However, a LINK seems faster than two moves on everything from 68000
  1466. to '060, so the two move branch here was dropped. (KB) }
  1467. if not nostackframe then
  1468. begin
  1469. { size can't be negative }
  1470. if (localsize < 0) then
  1471. internalerror(2006122601);
  1472. { Not to complicate the code generator too much, and since some }
  1473. { of the systems only support this format, the localsize cannot }
  1474. { exceed 32K in size. }
  1475. if (localsize > high(smallint)) then
  1476. CGMessage(cg_e_localsize_too_big);
  1477. list.concat(taicpu.op_reg_const(A_LINK,S_W,NR_FRAME_POINTER_REG,-localsize));
  1478. end;
  1479. end;
  1480. procedure tcg68k.g_proc_exit(list : TAsmList; parasize: longint; nostackframe: boolean);
  1481. var
  1482. r,hregister : TRegister;
  1483. ref : TReference;
  1484. ref2: TReference;
  1485. begin
  1486. if not nostackframe then
  1487. begin
  1488. list.concat(taicpu.op_reg(A_UNLK,S_NO,NR_FRAME_POINTER_REG));
  1489. parasize := parasize - target_info.first_parm_offset; { i'm still not 100% confident that this is
  1490. correct here, but at least it looks less
  1491. hacky, and makes some sense (KB) }
  1492. { if parasize is less than zero here, we probably have a cdecl function.
  1493. According to the info here: http://www.makestuff.eu/wordpress/gcc-68000-abi/
  1494. 68k GCC uses two different methods to free the stack, depending if the target
  1495. architecture supports RTD or not, and one does callee side, the other does
  1496. caller side free, which looks like a PITA to support. We have to figure this
  1497. out later. More info welcomed. (KB) }
  1498. if (parasize > 0) then
  1499. begin
  1500. if current_settings.cputype=cpu_mc68020 then
  1501. list.concat(taicpu.op_const(A_RTD,S_NO,parasize))
  1502. else
  1503. begin
  1504. { We must pull the PC Counter from the stack, before }
  1505. { restoring the stack pointer, otherwise the PC would }
  1506. { point to nowhere! }
  1507. { Instead of doing a slow copy of the return address while trying }
  1508. { to feed it to the RTS instruction, load the PC to A0 (scratch reg) }
  1509. { then free up the stack allocated for paras, then use a JMP (A0) to }
  1510. { return to the caller with the paras freed. (KB) }
  1511. hregister:=NR_A0;
  1512. cg.a_reg_alloc(list,hregister);
  1513. reference_reset_base(ref,NR_STACK_POINTER_REG,0,4);
  1514. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,ref,hregister));
  1515. { instead of using a postincrement above (which also writes the }
  1516. { stackpointer reg) simply add 4 to the parasize, the instructions }
  1517. { below then take that size into account as well, so SP reg is only }
  1518. { written once (KB) }
  1519. parasize:=parasize+4;
  1520. r:=NR_SP;
  1521. { can we do a quick addition ... }
  1522. if (parasize < 9) then
  1523. list.concat(taicpu.op_const_reg(A_ADDQ,S_L,parasize,r))
  1524. else { nope ... }
  1525. begin
  1526. reference_reset_base(ref2,NR_STACK_POINTER_REG,parasize,4);
  1527. list.concat(taicpu.op_ref_reg(A_LEA,S_NO,ref2,r));
  1528. end;
  1529. reference_reset_base(ref,hregister,0,4);
  1530. list.concat(taicpu.op_ref(A_JMP,S_NO,ref));
  1531. end;
  1532. end
  1533. else
  1534. list.concat(taicpu.op_none(A_RTS,S_NO));
  1535. end
  1536. else
  1537. begin
  1538. list.concat(taicpu.op_none(A_RTS,S_NO));
  1539. end;
  1540. { Routines with the poclearstack flag set use only a ret.
  1541. also routines with parasize=0 }
  1542. { TODO: figure out if these are still relevant to us (KB) }
  1543. (*
  1544. if current_procinfo.procdef.proccalloption in clearstack_pocalls then
  1545. begin
  1546. { complex return values are removed from stack in C code PM }
  1547. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef) then
  1548. list.concat(taicpu.op_const(A_RTD,S_NO,4))
  1549. else
  1550. list.concat(taicpu.op_none(A_RTS,S_NO));
  1551. end
  1552. else if (parasize=0) then
  1553. begin
  1554. list.concat(taicpu.op_none(A_RTS,S_NO));
  1555. end
  1556. else
  1557. *)
  1558. end;
  1559. procedure tcg68k.g_save_registers(list:TAsmList);
  1560. var
  1561. dataregs: tcpuregisterset;
  1562. addrregs: tcpuregisterset;
  1563. href : treference;
  1564. hreg : tregister;
  1565. size : longint;
  1566. r : integer;
  1567. begin
  1568. { The code generated by the section below, particularly the movem.l
  1569. instruction is known to cause an issue when compiled by some GNU
  1570. assembler versions (I had it with 2.17, while 2.24 seems OK.)
  1571. when you run into this problem, just call inherited here instead
  1572. to skip the movem.l generation. But better just use working GNU
  1573. AS version instead. (KB) }
  1574. dataregs:=[];
  1575. addrregs:=[];
  1576. { calculate temp. size }
  1577. size:=0;
  1578. for r:=low(saved_standard_registers) to high(saved_standard_registers) do
  1579. if saved_standard_registers[r] in rg[R_INTREGISTER].used_in_proc then
  1580. begin
  1581. hreg:=newreg(R_INTREGISTER,saved_address_registers[r],R_SUBWHOLE);
  1582. inc(size,sizeof(aint));
  1583. dataregs:=dataregs + [saved_standard_registers[r]];
  1584. end;
  1585. if uses_registers(R_ADDRESSREGISTER) then
  1586. for r:=low(saved_address_registers) to high(saved_address_registers) do
  1587. if saved_address_registers[r] in rg[R_ADDRESSREGISTER].used_in_proc then
  1588. begin
  1589. hreg:=newreg(R_ADDRESSREGISTER,saved_address_registers[r],R_SUBWHOLE);
  1590. inc(size,sizeof(aint));
  1591. addrregs:=addrregs + [saved_address_registers[r]];
  1592. end;
  1593. { 68k has no MM registers }
  1594. if uses_registers(R_MMREGISTER) then
  1595. internalerror(2014030201);
  1596. if size>0 then
  1597. begin
  1598. tg.GetTemp(list,size,sizeof(aint),tt_noreuse,current_procinfo.save_regs_ref);
  1599. include(current_procinfo.flags,pi_has_saved_regs);
  1600. { Copy registers to temp }
  1601. href:=current_procinfo.save_regs_ref;
  1602. if size = sizeof(aint) then
  1603. a_load_reg_ref(list, OS_32, OS_32, hreg, href)
  1604. else
  1605. list.concat(taicpu.op_regset_ref(A_MOVEM,S_L,dataregs,addrregs,href));
  1606. end;
  1607. end;
  1608. procedure tcg68k.g_restore_registers(list:TAsmList);
  1609. var
  1610. dataregs: tcpuregisterset;
  1611. addrregs: tcpuregisterset;
  1612. href : treference;
  1613. r : integer;
  1614. hreg : tregister;
  1615. size : longint;
  1616. begin
  1617. { see the remark about buggy GNU AS versions in g_save_registers() (KB) }
  1618. dataregs:=[];
  1619. addrregs:=[];
  1620. if not(pi_has_saved_regs in current_procinfo.flags) then
  1621. exit;
  1622. { Copy registers from temp }
  1623. size:=0;
  1624. for r:=low(saved_standard_registers) to high(saved_standard_registers) do
  1625. if saved_standard_registers[r] in rg[R_INTREGISTER].used_in_proc then
  1626. begin
  1627. inc(size,sizeof(aint));
  1628. hreg:=newreg(R_INTREGISTER,saved_standard_registers[r],R_SUBWHOLE);
  1629. { Allocate register so the optimizer does not remove the load }
  1630. a_reg_alloc(list,hreg);
  1631. dataregs:=dataregs + [saved_standard_registers[r]];
  1632. end;
  1633. if uses_registers(R_ADDRESSREGISTER) then
  1634. for r:=low(saved_address_registers) to high(saved_address_registers) do
  1635. if saved_address_registers[r] in rg[R_ADDRESSREGISTER].used_in_proc then
  1636. begin
  1637. inc(size,sizeof(aint));
  1638. hreg:=newreg(R_ADDRESSREGISTER,saved_address_registers[r],R_SUBWHOLE);
  1639. { Allocate register so the optimizer does not remove the load }
  1640. a_reg_alloc(list,hreg);
  1641. addrregs:=addrregs + [saved_address_registers[r]];
  1642. end;
  1643. { 68k has no MM registers }
  1644. if uses_registers(R_MMREGISTER) then
  1645. internalerror(2014030202);
  1646. { Restore registers from temp }
  1647. href:=current_procinfo.save_regs_ref;
  1648. if size = sizeof(aint) then
  1649. a_load_ref_reg(list, OS_32, OS_32, href, hreg)
  1650. else
  1651. list.concat(taicpu.op_ref_regset(A_MOVEM,S_L,href,dataregs,addrregs));
  1652. tg.UnGetTemp(list,current_procinfo.save_regs_ref);
  1653. end;
  1654. procedure tcg68k.sign_extend(list: TAsmList;_oldsize : tcgsize; _newsize : tcgsize; reg: tregister);
  1655. begin
  1656. case _newsize of
  1657. OS_S16, OS_16:
  1658. case _oldsize of
  1659. OS_S8:
  1660. begin { 8 -> 16 bit sign extend }
  1661. if (isaddressregister(reg)) then
  1662. internalerror(2014031201);
  1663. list.concat(taicpu.op_reg(A_EXT,S_W,reg));
  1664. end;
  1665. OS_8: { 8 -> 16 bit zero extend }
  1666. begin
  1667. if (current_settings.cputype in cpu_coldfire) then
  1668. { ColdFire has no ANDI.W }
  1669. list.concat(taicpu.op_const_reg(A_AND,S_L,$FF,reg))
  1670. else
  1671. list.concat(taicpu.op_const_reg(A_AND,S_W,$FF,reg));
  1672. end;
  1673. end;
  1674. OS_S32, OS_32:
  1675. case _oldsize of
  1676. OS_S8:
  1677. begin { 8 -> 32 bit sign extend }
  1678. if (isaddressregister(reg)) then
  1679. internalerror(2014031202);
  1680. if (current_settings.cputype = cpu_MC68000) then
  1681. begin
  1682. list.concat(taicpu.op_reg(A_EXT,S_W,reg));
  1683. list.concat(taicpu.op_reg(A_EXT,S_L,reg));
  1684. end
  1685. else
  1686. begin
  1687. //list.concat(tai_comment.create(strpnew('sign extend byte')));
  1688. list.concat(taicpu.op_reg(A_EXTB,S_L,reg));
  1689. end;
  1690. end;
  1691. OS_8: { 8 -> 32 bit zero extend }
  1692. begin
  1693. //list.concat(tai_comment.create(strpnew('zero extend byte')));
  1694. list.concat(taicpu.op_const_reg(A_AND,S_L,$FF,reg));
  1695. end;
  1696. OS_S16: { 16 -> 32 bit sign extend }
  1697. begin
  1698. if (isaddressregister(reg)) then
  1699. internalerror(2014031203);
  1700. //list.concat(tai_comment.create(strpnew('sign extend word')));
  1701. list.concat(taicpu.op_reg(A_EXT,S_L,reg));
  1702. end;
  1703. OS_16:
  1704. begin
  1705. //list.concat(tai_comment.create(strpnew('zero extend byte')));
  1706. list.concat(taicpu.op_const_reg(A_AND,S_L,$FFFF,reg));
  1707. end;
  1708. end;
  1709. end; { otherwise the size is already correct }
  1710. end;
  1711. procedure tcg68k.sign_extend(list: TAsmList;_oldsize : tcgsize; reg: tregister);
  1712. begin
  1713. sign_extend(list, _oldsize, OS_INT, reg);
  1714. end;
  1715. procedure tcg68k.a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  1716. var
  1717. ai : taicpu;
  1718. begin
  1719. if cond=OC_None then
  1720. ai := Taicpu.Op_sym(A_JMP,S_NO,l)
  1721. else
  1722. begin
  1723. ai:=Taicpu.Op_sym(A_Bxx,S_NO,l);
  1724. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1725. end;
  1726. ai.is_jmp:=true;
  1727. list.concat(ai);
  1728. end;
  1729. { ensures a register is a dataregister. this is often used, as 68k can't do lots of
  1730. operations on an address register. if the register is a dataregister anyway, it
  1731. just returns it untouched.}
  1732. function tcg68k.force_to_dataregister(list: TAsmList; size: TCGSize; reg: TRegister): TRegister;
  1733. var
  1734. scratch_reg: TRegister;
  1735. instr: Taicpu;
  1736. begin
  1737. if isaddressregister(reg) then
  1738. begin
  1739. scratch_reg:=getintregister(list,OS_INT);
  1740. instr:=taicpu.op_reg_reg(A_MOVE,S_L,reg,scratch_reg);
  1741. add_move_instruction(instr);
  1742. list.concat(instr);
  1743. result:=scratch_reg;
  1744. end
  1745. else
  1746. result:=reg;
  1747. end;
  1748. { moves source register to destination register, if the two are not the same. can be used in pair
  1749. with force_to_dataregister() }
  1750. procedure tcg68k.move_if_needed(list: TAsmList; size: TCGSize; src: TRegister; dest: TRegister);
  1751. var
  1752. instr: Taicpu;
  1753. begin
  1754. if (src <> dest) then
  1755. begin
  1756. instr:=taicpu.op_reg_reg(A_MOVE,S_L,src,dest);
  1757. add_move_instruction(instr);
  1758. list.concat(instr);
  1759. end;
  1760. end;
  1761. procedure tcg68k.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  1762. var
  1763. hsym : tsym;
  1764. href : treference;
  1765. paraloc : Pcgparalocation;
  1766. begin
  1767. { calculate the parameter info for the procdef }
  1768. procdef.init_paraloc_info(callerside);
  1769. hsym:=tsym(procdef.parast.Find('self'));
  1770. if not(assigned(hsym) and
  1771. (hsym.typ=paravarsym)) then
  1772. internalerror(2013100702);
  1773. paraloc:=tparavarsym(hsym).paraloc[callerside].location;
  1774. while paraloc<>nil do
  1775. with paraloc^ do
  1776. begin
  1777. case loc of
  1778. LOC_REGISTER:
  1779. a_op_const_reg(list,OP_SUB,size,ioffset,register);
  1780. LOC_REFERENCE:
  1781. begin
  1782. { offset in the wrapper needs to be adjusted for the stored
  1783. return address }
  1784. reference_reset_base(href,reference.index,reference.offset-sizeof(pint),sizeof(pint));
  1785. { plain 68k could use SUBI on href directly, but this way it works on Coldfire too
  1786. and it's probably smaller code for the majority of cases (if ioffset small, the
  1787. load will use MOVEQ) (KB) }
  1788. a_load_const_reg(list,OS_ADDR,ioffset,NR_D0);
  1789. list.concat(taicpu.op_reg_ref(A_SUB,S_L,NR_D0,href));
  1790. end
  1791. else
  1792. internalerror(2013100703);
  1793. end;
  1794. paraloc:=next;
  1795. end;
  1796. end;
  1797. procedure tcg68k.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1798. procedure getselftoa0(offs:longint);
  1799. var
  1800. href : treference;
  1801. selfoffsetfromsp : longint;
  1802. begin
  1803. { move.l offset(%sp),%a0 }
  1804. { framepointer is pushed for nested procs }
  1805. if procdef.parast.symtablelevel>normal_function_level then
  1806. selfoffsetfromsp:=sizeof(aint)
  1807. else
  1808. selfoffsetfromsp:=0;
  1809. reference_reset_base(href,NR_SP,selfoffsetfromsp+offs,4);
  1810. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_A0);
  1811. end;
  1812. procedure loadvmttoa0;
  1813. var
  1814. href : treference;
  1815. begin
  1816. { move.l (%a0),%a0 ; load vmt}
  1817. reference_reset_base(href,NR_A0,0,4);
  1818. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_A0);
  1819. end;
  1820. procedure op_ona0methodaddr;
  1821. var
  1822. href : treference;
  1823. begin
  1824. if (procdef.extnumber=$ffff) then
  1825. Internalerror(2013100701);
  1826. reference_reset_base(href,NR_A0,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),4);
  1827. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,href,NR_A0));
  1828. reference_reset_base(href,NR_A0,0,4);
  1829. list.concat(taicpu.op_ref(A_JMP,S_NO,href));
  1830. end;
  1831. var
  1832. make_global : boolean;
  1833. begin
  1834. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1835. Internalerror(200006137);
  1836. if not assigned(procdef.struct) or
  1837. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1838. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1839. Internalerror(200006138);
  1840. if procdef.owner.symtabletype<>ObjectSymtable then
  1841. Internalerror(200109191);
  1842. make_global:=false;
  1843. if (not current_module.is_unit) or
  1844. create_smartlink or
  1845. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1846. make_global:=true;
  1847. if make_global then
  1848. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1849. else
  1850. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1851. { set param1 interface to self }
  1852. g_adjust_self_value(list,procdef,ioffset);
  1853. { case 4 }
  1854. if (po_virtualmethod in procdef.procoptions) and
  1855. not is_objectpascal_helper(procdef.struct) then
  1856. begin
  1857. getselftoa0(4);
  1858. loadvmttoa0;
  1859. op_ona0methodaddr;
  1860. end
  1861. { case 0 }
  1862. else
  1863. list.concat(taicpu.op_sym(A_JMP,S_NO,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  1864. List.concat(Tai_symbol_end.Createname(labelname));
  1865. end;
  1866. procedure tcg68k.g_stackpointer_alloc(list : TAsmList;localsize : longint);
  1867. begin
  1868. list.concat(taicpu.op_const_reg(A_SUB,S_L,localsize,NR_STACK_POINTER_REG));
  1869. end;
  1870. {****************************************************************************}
  1871. { TCG64F68K }
  1872. {****************************************************************************}
  1873. procedure tcg64f68k.a_op64_reg_reg(list : TAsmList;op:TOpCG;size: tcgsize; regsrc,regdst : tregister64);
  1874. var
  1875. opcode : tasmop;
  1876. xopcode : tasmop;
  1877. instr : taicpu;
  1878. begin
  1879. opcode := topcg2tasmop[op];
  1880. xopcode := topcg2tasmopx[op];
  1881. case op of
  1882. OP_ADD,OP_SUB:
  1883. begin
  1884. { if one of these three registers is an address
  1885. register, we'll really get into problems! }
  1886. if isaddressregister(regdst.reglo) or
  1887. isaddressregister(regdst.reghi) or
  1888. isaddressregister(regsrc.reghi) then
  1889. internalerror(2014030101);
  1890. list.concat(taicpu.op_reg_reg(opcode,S_L,regsrc.reglo,regdst.reglo));
  1891. list.concat(taicpu.op_reg_reg(xopcode,S_L,regsrc.reghi,regdst.reghi));
  1892. end;
  1893. OP_AND,OP_OR:
  1894. begin
  1895. { at least one of the registers must be a data register }
  1896. if (isaddressregister(regdst.reglo) and
  1897. isaddressregister(regsrc.reglo)) or
  1898. (isaddressregister(regsrc.reghi) and
  1899. isaddressregister(regdst.reghi)) then
  1900. internalerror(2014030102);
  1901. cg.a_op_reg_reg(list,op,OS_32,regsrc.reglo,regdst.reglo);
  1902. cg.a_op_reg_reg(list,op,OS_32,regsrc.reghi,regdst.reghi);
  1903. end;
  1904. { this is handled in 1st pass for 32-bit cpu's (helper call) }
  1905. OP_IDIV,OP_DIV,
  1906. OP_IMUL,OP_MUL:
  1907. internalerror(2002081701);
  1908. { this is also handled in 1st pass for 32-bit cpu's (helper call) }
  1909. OP_SAR,OP_SHL,OP_SHR:
  1910. internalerror(2002081702);
  1911. OP_XOR:
  1912. begin
  1913. if isaddressregister(regdst.reglo) or
  1914. isaddressregister(regsrc.reglo) or
  1915. isaddressregister(regsrc.reghi) or
  1916. isaddressregister(regdst.reghi) then
  1917. internalerror(2014030103);
  1918. cg.a_op_reg_reg(list,op,OS_32,regsrc.reglo,regdst.reglo);
  1919. cg.a_op_reg_reg(list,op,OS_32,regsrc.reghi,regdst.reghi);
  1920. end;
  1921. OP_NEG,OP_NOT:
  1922. begin
  1923. if isaddressregister(regdst.reglo) or
  1924. isaddressregister(regdst.reghi) then
  1925. internalerror(2014030104);
  1926. instr:=taicpu.op_reg_reg(A_MOVE,S_L,regsrc.reglo,regdst.reglo);
  1927. cg.add_move_instruction(instr);
  1928. list.concat(instr);
  1929. instr:=taicpu.op_reg_reg(A_MOVE,S_L,regsrc.reghi,regdst.reghi);
  1930. cg.add_move_instruction(instr);
  1931. list.concat(instr);
  1932. if (op = OP_NOT) then
  1933. xopcode:=opcode;
  1934. list.concat(taicpu.op_reg(opcode,S_L,regdst.reglo));
  1935. list.concat(taicpu.op_reg(xopcode,S_L,regdst.reghi));
  1936. end;
  1937. end; { end case }
  1938. end;
  1939. procedure tcg64f68k.a_op64_const_reg(list : TAsmList;op:TOpCG;size: tcgsize; value : int64;regdst : tregister64);
  1940. var
  1941. lowvalue : cardinal;
  1942. highvalue : cardinal;
  1943. opcode : tasmop;
  1944. xopcode : tasmop;
  1945. hreg : tregister;
  1946. begin
  1947. { is it optimized out ? }
  1948. { optimize64_op_const_reg doesn't seem to be used in any cg64f32 right now. why? (KB) }
  1949. { if cg.optimize64_op_const_reg(list,op,value,reg) then
  1950. exit; }
  1951. lowvalue := cardinal(value);
  1952. highvalue := value shr 32;
  1953. opcode := topcg2tasmop[op];
  1954. xopcode := topcg2tasmopx[op];
  1955. { the destination registers must be data registers }
  1956. if isaddressregister(regdst.reglo) or
  1957. isaddressregister(regdst.reghi) then
  1958. internalerror(2014030105);
  1959. case op of
  1960. OP_ADD,OP_SUB:
  1961. begin
  1962. hreg:=cg.getintregister(list,OS_INT);
  1963. { cg.a_load_const_reg provides optimized loading to register for special cases }
  1964. cg.a_load_const_reg(list,OS_S32,longint(highvalue),hreg);
  1965. { don't use cg.a_op_const_reg() here, because a possible optimized
  1966. ADDQ/SUBQ wouldn't set the eXtend bit }
  1967. list.concat(taicpu.op_const_reg(opcode,S_L,lowvalue,regdst.reglo));
  1968. list.concat(taicpu.op_reg_reg(xopcode,S_L,hreg,regdst.reghi));
  1969. end;
  1970. OP_AND,OP_OR,OP_XOR:
  1971. begin
  1972. cg.a_op_const_reg(list,op,OS_S32,longint(lowvalue),regdst.reglo);
  1973. cg.a_op_const_reg(list,op,OS_S32,longint(highvalue),regdst.reghi);
  1974. end;
  1975. { this is handled in 1st pass for 32-bit cpus (helper call) }
  1976. OP_IDIV,OP_DIV,
  1977. OP_IMUL,OP_MUL:
  1978. internalerror(2002081701);
  1979. { this is also handled in 1st pass for 32-bit cpus (helper call) }
  1980. OP_SAR,OP_SHL,OP_SHR:
  1981. internalerror(2002081702);
  1982. { these should have been handled already by earlier passes }
  1983. OP_NOT,OP_NEG:
  1984. internalerror(2012110403);
  1985. end; { end case }
  1986. end;
  1987. procedure create_codegen;
  1988. begin
  1989. cg := tcg68k.create;
  1990. cg64 :=tcg64f68k.create;
  1991. end;
  1992. end.