ncgutil.pas 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Helper routines for all code generators
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit ncgutil;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. node,cpuinfo,
  22. globtype,
  23. cpubase,cgbase,parabase,cgutils,
  24. aasmbase,aasmtai,aasmdata,aasmcpu,
  25. symconst,symbase,symdef,symsym,symtype,symtable
  26. {$ifndef cpu64bitalu}
  27. ,cg64f32
  28. {$endif not cpu64bitalu}
  29. ;
  30. type
  31. tloadregvars = (lr_dont_load_regvars, lr_load_regvars);
  32. pusedregvars = ^tusedregvars;
  33. tusedregvars = record
  34. intregvars, fpuregvars, mmregvars: Tsuperregisterworklist;
  35. end;
  36. {
  37. Not used currently, implemented because I thought we had to
  38. synchronise around if/then/else as well, but not needed. May
  39. still be useful for SSA once we get around to implementing
  40. that (JM)
  41. pusedregvarscommon = ^tusedregvarscommon;
  42. tusedregvarscommon = record
  43. allregvars, commonregvars, myregvars: tusedregvars;
  44. end;
  45. }
  46. procedure firstcomplex(p : tbinarynode);
  47. procedure maketojumpbool(list:TAsmList; p : tnode; loadregvars: tloadregvars);
  48. // procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  49. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  50. procedure location_allocate_register(list:TAsmList;out l: tlocation;def: tdef;constant: boolean);
  51. { loads a cgpara into a tlocation; assumes that loc.loc is already
  52. initialised }
  53. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  54. { allocate registers for a tlocation; assumes that loc.loc is already
  55. set to LOC_CREGISTER/LOC_CFPUREGISTER/... }
  56. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation);
  57. procedure register_maybe_adjust_setbase(list: TAsmList; var l: tlocation; setbase: aint);
  58. function has_alias_name(pd:tprocdef;const s:string):boolean;
  59. procedure alloc_proc_symbol(pd: tprocdef);
  60. procedure gen_proc_entry_code(list:TAsmList);
  61. procedure gen_proc_exit_code(list:TAsmList);
  62. procedure gen_stack_check_size_para(list:TAsmList);
  63. procedure gen_stack_check_call(list:TAsmList);
  64. procedure gen_save_used_regs(list:TAsmList);
  65. procedure gen_restore_used_regs(list:TAsmList);
  66. procedure gen_load_para_value(list:TAsmList);
  67. procedure gen_external_stub(list:TAsmList;pd:tprocdef;const externalname:string);
  68. procedure gen_load_vmt_register(list:TAsmList;objdef:tobjectdef;selfloc:tlocation;var vmtreg:tregister);
  69. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  70. { adds the regvars used in n and its children to rv.allregvars,
  71. those which were already in rv.allregvars to rv.commonregvars and
  72. uses rv.myregvars as scratch (so that two uses of the same regvar
  73. in a single tree to make it appear in commonregvars). Useful to
  74. find out which regvars are used in two different node trees
  75. e.g. in the "else" and "then" path, or in various case blocks }
  76. // procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  77. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  78. { Allocate the buffers for exception management and setjmp environment.
  79. Return a pointer to these buffers, send them to the utility routine
  80. so they are registered, and then call setjmp.
  81. Then compare the result of setjmp with 0, and if not equal
  82. to zero, then jump to exceptlabel.
  83. Also store the result of setjmp to a temporary space by calling g_save_exception_reason
  84. It is to note that this routine may be called *after* the stackframe of a
  85. routine has been called, therefore on machines where the stack cannot
  86. be modified, all temps should be allocated on the heap instead of the
  87. stack. }
  88. type
  89. texceptiontemps=record
  90. jmpbuf,
  91. envbuf,
  92. reasonbuf : treference;
  93. end;
  94. procedure get_exception_temps(list:TAsmList;var t:texceptiontemps);
  95. procedure unget_exception_temps(list:TAsmList;const t:texceptiontemps);
  96. procedure new_exception(list:TAsmList;const t:texceptiontemps;exceptlabel:tasmlabel);
  97. procedure free_exception(list:TAsmList;const t:texceptiontemps;a:aint;endexceptlabel:tasmlabel;onlyfree:boolean);
  98. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  99. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  100. procedure location_free(list: TAsmList; const location : TLocation);
  101. function getprocalign : shortint;
  102. procedure gen_fpc_dummy(list : TAsmList);
  103. procedure gen_load_frame_for_exceptfilter(list : TAsmList);
  104. implementation
  105. uses
  106. version,
  107. cutils,cclasses,
  108. globals,systems,verbose,export,
  109. ppu,defutil,
  110. procinfo,paramgr,fmodule,
  111. regvars,dbgbase,
  112. pass_1,pass_2,
  113. nbas,ncon,nld,nmem,nutils,ngenutil,
  114. tgobj,cgobj,hlcgobj,hlcgcpu
  115. {$ifdef llvm}
  116. { override create_hlcodegen from hlcgcpu }
  117. , hlcgllvm
  118. {$endif}
  119. {$ifdef powerpc}
  120. , cpupi
  121. {$endif}
  122. {$ifdef powerpc64}
  123. , cpupi
  124. {$endif}
  125. {$ifdef SUPPORT_MMX}
  126. , cgx86
  127. {$endif SUPPORT_MMX}
  128. ;
  129. {*****************************************************************************
  130. Misc Helpers
  131. *****************************************************************************}
  132. {$if first_mm_imreg = 0}
  133. {$WARN 4044 OFF} { Comparison might be always false ... }
  134. {$endif}
  135. procedure location_free(list: TAsmList; const location : TLocation);
  136. begin
  137. case location.loc of
  138. LOC_VOID:
  139. ;
  140. LOC_REGISTER,
  141. LOC_CREGISTER:
  142. begin
  143. {$ifdef cpu64bitalu}
  144. { x86-64 system v abi:
  145. structs with up to 16 bytes are returned in registers }
  146. if location.size in [OS_128,OS_S128] then
  147. begin
  148. if getsupreg(location.register)<first_int_imreg then
  149. cg.ungetcpuregister(list,location.register);
  150. if getsupreg(location.registerhi)<first_int_imreg then
  151. cg.ungetcpuregister(list,location.registerhi);
  152. end
  153. {$else cpu64bitalu}
  154. if location.size in [OS_64,OS_S64] then
  155. begin
  156. if getsupreg(location.register64.reglo)<first_int_imreg then
  157. cg.ungetcpuregister(list,location.register64.reglo);
  158. if getsupreg(location.register64.reghi)<first_int_imreg then
  159. cg.ungetcpuregister(list,location.register64.reghi);
  160. end
  161. {$endif cpu64bitalu}
  162. else
  163. if getsupreg(location.register)<first_int_imreg then
  164. cg.ungetcpuregister(list,location.register);
  165. end;
  166. LOC_FPUREGISTER,
  167. LOC_CFPUREGISTER:
  168. begin
  169. if getsupreg(location.register)<first_fpu_imreg then
  170. cg.ungetcpuregister(list,location.register);
  171. end;
  172. LOC_MMREGISTER,
  173. LOC_CMMREGISTER :
  174. begin
  175. if getsupreg(location.register)<first_mm_imreg then
  176. cg.ungetcpuregister(list,location.register);
  177. end;
  178. LOC_REFERENCE,
  179. LOC_CREFERENCE :
  180. begin
  181. if paramanager.use_fixed_stack then
  182. location_freetemp(list,location);
  183. end;
  184. else
  185. internalerror(2004110211);
  186. end;
  187. end;
  188. procedure firstcomplex(p : tbinarynode);
  189. var
  190. fcl, fcr: longint;
  191. ncl, ncr: longint;
  192. begin
  193. { always calculate boolean AND and OR from left to right }
  194. if (p.nodetype in [orn,andn]) and
  195. is_boolean(p.left.resultdef) then
  196. begin
  197. if nf_swapped in p.flags then
  198. internalerror(200709253);
  199. end
  200. else
  201. begin
  202. fcl:=node_resources_fpu(p.left);
  203. fcr:=node_resources_fpu(p.right);
  204. ncl:=node_complexity(p.left);
  205. ncr:=node_complexity(p.right);
  206. { We swap left and right if
  207. a) right needs more floating point registers than left, and
  208. left needs more than 0 floating point registers (if it
  209. doesn't need any, swapping won't change the floating
  210. point register pressure)
  211. b) both left and right need an equal amount of floating
  212. point registers or right needs no floating point registers,
  213. and in addition right has a higher complexity than left
  214. (+- needs more integer registers, but not necessarily)
  215. }
  216. if ((fcr>fcl) and
  217. (fcl>0)) or
  218. (((fcr=fcl) or
  219. (fcr=0)) and
  220. (ncr>ncl)) then
  221. p.swapleftright
  222. end;
  223. end;
  224. procedure maketojumpbool(list:TAsmList; p : tnode; loadregvars: tloadregvars);
  225. {
  226. produces jumps to true respectively false labels using boolean expressions
  227. depending on whether the loading of regvars is currently being
  228. synchronized manually (such as in an if-node) or automatically (most of
  229. the other cases where this procedure is called), loadregvars can be
  230. "lr_load_regvars" or "lr_dont_load_regvars"
  231. }
  232. var
  233. opsize : tcgsize;
  234. storepos : tfileposinfo;
  235. tmpreg : tregister;
  236. begin
  237. if nf_error in p.flags then
  238. exit;
  239. storepos:=current_filepos;
  240. current_filepos:=p.fileinfo;
  241. if is_boolean(p.resultdef) then
  242. begin
  243. {$ifdef OLDREGVARS}
  244. if loadregvars = lr_load_regvars then
  245. load_all_regvars(list);
  246. {$endif OLDREGVARS}
  247. if is_constboolnode(p) then
  248. begin
  249. if Tordconstnode(p).value.uvalue<>0 then
  250. cg.a_jmp_always(list,current_procinfo.CurrTrueLabel)
  251. else
  252. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel)
  253. end
  254. else
  255. begin
  256. opsize:=def_cgsize(p.resultdef);
  257. case p.location.loc of
  258. LOC_SUBSETREG,LOC_CSUBSETREG,
  259. LOC_SUBSETREF,LOC_CSUBSETREF:
  260. begin
  261. tmpreg := cg.getintregister(list,OS_INT);
  262. hlcg.a_load_loc_reg(list,p.resultdef,osuinttype,p.location,tmpreg);
  263. cg.a_cmp_const_reg_label(list,OS_INT,OC_NE,0,tmpreg,current_procinfo.CurrTrueLabel);
  264. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  265. end;
  266. LOC_CREGISTER,LOC_REGISTER,LOC_CREFERENCE,LOC_REFERENCE :
  267. begin
  268. {$ifdef cpu64bitalu}
  269. if opsize in [OS_128,OS_S128] then
  270. begin
  271. hlcg.location_force_reg(list,p.location,p.resultdef,cgsize_orddef(opsize),true);
  272. tmpreg:=cg.getintregister(list,OS_64);
  273. cg.a_op_reg_reg_reg(list,OP_OR,OS_64,p.location.register128.reglo,p.location.register128.reghi,tmpreg);
  274. location_reset(p.location,LOC_REGISTER,OS_64);
  275. p.location.register:=tmpreg;
  276. opsize:=OS_64;
  277. end;
  278. {$else cpu64bitalu}
  279. if opsize in [OS_64,OS_S64] then
  280. begin
  281. hlcg.location_force_reg(list,p.location,p.resultdef,cgsize_orddef(opsize),true);
  282. tmpreg:=cg.getintregister(list,OS_32);
  283. cg.a_op_reg_reg_reg(list,OP_OR,OS_32,p.location.register64.reglo,p.location.register64.reghi,tmpreg);
  284. location_reset(p.location,LOC_REGISTER,OS_32);
  285. p.location.register:=tmpreg;
  286. opsize:=OS_32;
  287. end;
  288. {$endif cpu64bitalu}
  289. cg.a_cmp_const_loc_label(list,opsize,OC_NE,0,p.location,current_procinfo.CurrTrueLabel);
  290. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  291. end;
  292. LOC_JUMP:
  293. ;
  294. {$ifdef cpuflags}
  295. LOC_FLAGS :
  296. begin
  297. cg.a_jmp_flags(list,p.location.resflags,current_procinfo.CurrTrueLabel);
  298. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  299. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  300. end;
  301. {$endif cpuflags}
  302. else
  303. begin
  304. printnode(output,p);
  305. internalerror(200308241);
  306. end;
  307. end;
  308. end;
  309. end
  310. else
  311. internalerror(200112305);
  312. current_filepos:=storepos;
  313. end;
  314. (*
  315. This code needs fixing. It is not safe to use rgint; on the m68000 it
  316. would be rgaddr.
  317. procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  318. begin
  319. case t.loc of
  320. LOC_REGISTER:
  321. begin
  322. { can't be a regvar, since it would be LOC_CREGISTER then }
  323. exclude(regs,getsupreg(t.register));
  324. if t.register64.reghi<>NR_NO then
  325. exclude(regs,getsupreg(t.register64.reghi));
  326. end;
  327. LOC_CREFERENCE,LOC_REFERENCE:
  328. begin
  329. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  330. (getsupreg(t.reference.base) in cg.rgint.usableregs) then
  331. exclude(regs,getsupreg(t.reference.base));
  332. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  333. (getsupreg(t.reference.index) in cg.rgint.usableregs) then
  334. exclude(regs,getsupreg(t.reference.index));
  335. end;
  336. end;
  337. end;
  338. *)
  339. {*****************************************************************************
  340. EXCEPTION MANAGEMENT
  341. *****************************************************************************}
  342. procedure get_exception_temps(list:TAsmList;var t:texceptiontemps);
  343. begin
  344. tg.gethltemp(list,rec_exceptaddr,rec_exceptaddr.size,tt_persistent,t.envbuf);
  345. tg.gethltemp(list,rec_jmp_buf,rec_jmp_buf.size,tt_persistent,t.jmpbuf);
  346. tg.gethltemp(list,ossinttype,ossinttype.size,tt_persistent,t.reasonbuf);
  347. end;
  348. procedure unget_exception_temps(list:TAsmList;const t:texceptiontemps);
  349. begin
  350. tg.Ungettemp(list,t.jmpbuf);
  351. tg.ungettemp(list,t.envbuf);
  352. tg.ungettemp(list,t.reasonbuf);
  353. end;
  354. procedure new_exception(list:TAsmList;const t:texceptiontemps;exceptlabel:tasmlabel);
  355. var
  356. paraloc1, paraloc2, paraloc3, pushexceptres, setjmpres: tcgpara;
  357. pd: tprocdef;
  358. tmpresloc: tlocation;
  359. begin
  360. paraloc1.init;
  361. paraloc2.init;
  362. paraloc3.init;
  363. { fpc_pushexceptaddr(exceptionframetype, setjmp_buffer, exception_address_chain_entry) }
  364. pd:=search_system_proc('fpc_pushexceptaddr');
  365. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,1,paraloc1);
  366. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,2,paraloc2);
  367. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,3,paraloc3);
  368. if pd.is_pushleftright then
  369. begin
  370. { type of exceptionframe }
  371. hlcg.a_load_const_cgpara(list,paraloc1.def,1,paraloc1);
  372. { setjmp buffer }
  373. hlcg.a_loadaddr_ref_cgpara(list,rec_jmp_buf,t.jmpbuf,paraloc2);
  374. { exception address chain entry }
  375. hlcg.a_loadaddr_ref_cgpara(list,rec_exceptaddr,t.envbuf,paraloc3);
  376. end
  377. else
  378. begin
  379. hlcg.a_loadaddr_ref_cgpara(list,rec_exceptaddr,t.envbuf,paraloc3);
  380. hlcg.a_loadaddr_ref_cgpara(list,rec_jmp_buf,t.jmpbuf,paraloc2);
  381. hlcg.a_load_const_cgpara(list,paraloc1.def,1,paraloc1);
  382. end;
  383. paramanager.freecgpara(list,paraloc3);
  384. paramanager.freecgpara(list,paraloc2);
  385. paramanager.freecgpara(list,paraloc1);
  386. { perform the fpc_pushexceptaddr call }
  387. pushexceptres:=hlcg.g_call_system_proc(list,pd,[@paraloc1,@paraloc2,@paraloc3],nil);
  388. paraloc1.done;
  389. paraloc2.done;
  390. paraloc3.done;
  391. { get the result }
  392. location_reset(tmpresloc,LOC_REGISTER,def_cgsize(pushexceptres.def));
  393. tmpresloc.register:=hlcg.getaddressregister(list,pushexceptres.def);
  394. hlcg.gen_load_cgpara_loc(list,pushexceptres.def,pushexceptres,tmpresloc,true);
  395. pushexceptres.resetiftemp;
  396. { fpc_setjmp(result_of_pushexceptaddr_call) }
  397. pd:=search_system_proc('fpc_setjmp');
  398. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,1,paraloc1);
  399. hlcg.a_load_reg_cgpara(list,pushexceptres.def,tmpresloc.register,paraloc1);
  400. paramanager.freecgpara(list,paraloc1);
  401. { perform the fpc_setjmp call }
  402. setjmpres:=hlcg.g_call_system_proc(list,pd,[@paraloc1],nil);
  403. paraloc1.done;
  404. location_reset(tmpresloc,LOC_REGISTER,def_cgsize(setjmpres.def));
  405. tmpresloc.register:=hlcg.getintregister(list,setjmpres.def);
  406. hlcg.gen_load_cgpara_loc(list,setjmpres.def,setjmpres,tmpresloc,true);
  407. hlcg.g_exception_reason_save(list,setjmpres.def,ossinttype,tmpresloc.register,t.reasonbuf);
  408. { if we get 0 here in the function result register, it means that we
  409. longjmp'd back here }
  410. hlcg.a_cmp_const_reg_label(list,setjmpres.def,OC_NE,0,tmpresloc.register,exceptlabel);
  411. setjmpres.resetiftemp;
  412. end;
  413. procedure free_exception(list:TAsmList;const t:texceptiontemps;a:aint;endexceptlabel:tasmlabel;onlyfree:boolean);
  414. var
  415. reasonreg: tregister;
  416. begin
  417. hlcg.g_call_system_proc(list,'fpc_popaddrstack',[],nil);
  418. if not onlyfree then
  419. begin
  420. reasonreg:=hlcg.getintregister(list,osuinttype);
  421. hlcg.g_exception_reason_load(list,osuinttype,osuinttype,t.reasonbuf,reasonreg);
  422. hlcg.a_cmp_const_reg_label(list,osuinttype,OC_EQ,a,reasonreg,endexceptlabel);
  423. end;
  424. end;
  425. {*****************************************************************************
  426. TLocation
  427. *****************************************************************************}
  428. procedure register_maybe_adjust_setbase(list: TAsmList; var l: tlocation; setbase: aint);
  429. var
  430. tmpreg: tregister;
  431. begin
  432. if (setbase<>0) then
  433. begin
  434. if not(l.loc in [LOC_REGISTER,LOC_CREGISTER]) then
  435. internalerror(2007091502);
  436. { subtract the setbase }
  437. case l.loc of
  438. LOC_CREGISTER:
  439. begin
  440. tmpreg := cg.getintregister(list,l.size);
  441. cg.a_op_const_reg_reg(list,OP_SUB,l.size,setbase,l.register,tmpreg);
  442. l.loc:=LOC_REGISTER;
  443. l.register:=tmpreg;
  444. end;
  445. LOC_REGISTER:
  446. begin
  447. cg.a_op_const_reg(list,OP_SUB,l.size,setbase,l.register);
  448. end;
  449. end;
  450. end;
  451. end;
  452. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  453. var
  454. reg : tregister;
  455. begin
  456. if (l.loc<>LOC_MMREGISTER) and
  457. ((l.loc<>LOC_CMMREGISTER) or (not maybeconst)) then
  458. begin
  459. reg:=cg.getmmregister(list,OS_VECTOR);
  460. cg.a_loadmm_loc_reg(list,OS_VECTOR,l,reg,nil);
  461. location_freetemp(list,l);
  462. location_reset(l,LOC_MMREGISTER,OS_VECTOR);
  463. l.register:=reg;
  464. end;
  465. end;
  466. procedure location_allocate_register(list: TAsmList;out l: tlocation;def: tdef;constant: boolean);
  467. begin
  468. l.size:=def_cgsize(def);
  469. if (def.typ=floatdef) and
  470. not(cs_fp_emulation in current_settings.moduleswitches) then
  471. begin
  472. if use_vectorfpu(def) then
  473. begin
  474. if constant then
  475. location_reset(l,LOC_CMMREGISTER,l.size)
  476. else
  477. location_reset(l,LOC_MMREGISTER,l.size);
  478. l.register:=cg.getmmregister(list,l.size);
  479. end
  480. else
  481. begin
  482. if constant then
  483. location_reset(l,LOC_CFPUREGISTER,l.size)
  484. else
  485. location_reset(l,LOC_FPUREGISTER,l.size);
  486. l.register:=cg.getfpuregister(list,l.size);
  487. end;
  488. end
  489. else
  490. begin
  491. if constant then
  492. location_reset(l,LOC_CREGISTER,l.size)
  493. else
  494. location_reset(l,LOC_REGISTER,l.size);
  495. {$ifdef cpu64bitalu}
  496. if l.size in [OS_128,OS_S128,OS_F128] then
  497. begin
  498. l.register128.reglo:=cg.getintregister(list,OS_64);
  499. l.register128.reghi:=cg.getintregister(list,OS_64);
  500. end
  501. else
  502. {$else cpu64bitalu}
  503. if l.size in [OS_64,OS_S64,OS_F64] then
  504. begin
  505. l.register64.reglo:=cg.getintregister(list,OS_32);
  506. l.register64.reghi:=cg.getintregister(list,OS_32);
  507. end
  508. else
  509. {$endif cpu64bitalu}
  510. { Note: for widths of records (and maybe objects, classes, etc.) an
  511. address register could be set here, but that is later
  512. changed to an intregister neverthless when in the
  513. tcgassignmentnode thlcgobj.maybe_change_load_node_reg is
  514. called for the temporary node; so the workaround for now is
  515. to fix the symptoms... }
  516. l.register:=cg.getintregister(list,l.size);
  517. end;
  518. end;
  519. {****************************************************************************
  520. Init/Finalize Code
  521. ****************************************************************************}
  522. { generates the code for incrementing the reference count of parameters and
  523. initialize out parameters }
  524. procedure init_paras(p:TObject;arg:pointer);
  525. var
  526. href : treference;
  527. hsym : tparavarsym;
  528. eldef : tdef;
  529. list : TAsmList;
  530. needs_inittable : boolean;
  531. begin
  532. list:=TAsmList(arg);
  533. if (tsym(p).typ=paravarsym) then
  534. begin
  535. needs_inittable:=is_managed_type(tparavarsym(p).vardef);
  536. if not needs_inittable then
  537. exit;
  538. case tparavarsym(p).varspez of
  539. vs_value :
  540. begin
  541. { variants are already handled by the call to fpc_variant_copy_overwrite if
  542. they are passed by reference }
  543. if not((tparavarsym(p).vardef.typ=variantdef) and
  544. paramanager.push_addr_param(tparavarsym(p).varspez,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)) then
  545. begin
  546. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,
  547. is_open_array(tparavarsym(p).vardef) or
  548. ((target_info.system in systems_caller_copy_addr_value_para) and
  549. paramanager.push_addr_param(vs_value,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)),
  550. sizeof(pint));
  551. if is_open_array(tparavarsym(p).vardef) then
  552. begin
  553. { open arrays do not contain correct element count in their rtti,
  554. the actual count must be passed separately. }
  555. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  556. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  557. if not assigned(hsym) then
  558. internalerror(201003031);
  559. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_addref_array');
  560. end
  561. else
  562. hlcg.g_incrrefcount(list,tparavarsym(p).vardef,href);
  563. end;
  564. end;
  565. vs_out :
  566. begin
  567. { we have no idea about the alignment at the callee side,
  568. and the user also cannot specify "unaligned" here, so
  569. assume worst case }
  570. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,true,1);
  571. if is_open_array(tparavarsym(p).vardef) then
  572. begin
  573. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  574. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  575. if not assigned(hsym) then
  576. internalerror(201103033);
  577. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_initialize_array');
  578. end
  579. else
  580. hlcg.g_initialize(list,tparavarsym(p).vardef,href);
  581. end;
  582. end;
  583. end;
  584. end;
  585. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation);
  586. begin
  587. case loc.loc of
  588. LOC_CREGISTER:
  589. begin
  590. {$ifdef cpu64bitalu}
  591. if loc.size in [OS_128,OS_S128] then
  592. begin
  593. loc.register128.reglo:=cg.getintregister(list,OS_64);
  594. loc.register128.reghi:=cg.getintregister(list,OS_64);
  595. end
  596. else
  597. {$else cpu64bitalu}
  598. if loc.size in [OS_64,OS_S64] then
  599. begin
  600. loc.register64.reglo:=cg.getintregister(list,OS_32);
  601. loc.register64.reghi:=cg.getintregister(list,OS_32);
  602. end
  603. else
  604. {$endif cpu64bitalu}
  605. loc.register:=cg.getintregister(list,loc.size);
  606. end;
  607. LOC_CFPUREGISTER:
  608. begin
  609. loc.register:=cg.getfpuregister(list,loc.size);
  610. end;
  611. LOC_CMMREGISTER:
  612. begin
  613. loc.register:=cg.getmmregister(list,loc.size);
  614. end;
  615. end;
  616. end;
  617. procedure gen_alloc_regvar(list:TAsmList;sym: tabstractnormalvarsym; allocreg: boolean);
  618. begin
  619. if allocreg then
  620. gen_alloc_regloc(list,sym.initialloc);
  621. if (pi_has_label in current_procinfo.flags) then
  622. begin
  623. { Allocate register already, to prevent first allocation to be
  624. inside a loop }
  625. {$if defined(cpu64bitalu)}
  626. if sym.initialloc.size in [OS_128,OS_S128] then
  627. begin
  628. cg.a_reg_sync(list,sym.initialloc.register128.reglo);
  629. cg.a_reg_sync(list,sym.initialloc.register128.reghi);
  630. end
  631. else
  632. {$elseif defined(cpu32bitalu)}
  633. if sym.initialloc.size in [OS_64,OS_S64] then
  634. begin
  635. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  636. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  637. end
  638. else
  639. {$elseif defined(cpu16bitalu)}
  640. if sym.initialloc.size in [OS_64,OS_S64] then
  641. begin
  642. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  643. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reglo));
  644. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  645. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reghi));
  646. end
  647. else
  648. if sym.initialloc.size in [OS_32,OS_S32] then
  649. begin
  650. cg.a_reg_sync(list,sym.initialloc.register);
  651. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register));
  652. end
  653. else
  654. {$elseif defined(cpu8bitalu)}
  655. if sym.initialloc.size in [OS_64,OS_S64] then
  656. begin
  657. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  658. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reglo));
  659. cg.a_reg_sync(list,GetNextReg(GetNextReg(sym.initialloc.register64.reglo)));
  660. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(sym.initialloc.register64.reglo))));
  661. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  662. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reghi));
  663. cg.a_reg_sync(list,GetNextReg(GetNextReg(sym.initialloc.register64.reghi)));
  664. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(sym.initialloc.register64.reghi))));
  665. end
  666. else
  667. if sym.initialloc.size in [OS_32,OS_S32] then
  668. begin
  669. cg.a_reg_sync(list,sym.initialloc.register);
  670. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register));
  671. cg.a_reg_sync(list,GetNextReg(GetNextReg(sym.initialloc.register)));
  672. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(sym.initialloc.register))));
  673. end
  674. else
  675. if sym.initialloc.size in [OS_16,OS_S16] then
  676. begin
  677. cg.a_reg_sync(list,sym.initialloc.register);
  678. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register));
  679. end
  680. else
  681. {$endif}
  682. cg.a_reg_sync(list,sym.initialloc.register);
  683. end;
  684. sym.localloc:=sym.initialloc;
  685. end;
  686. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  687. procedure unget_para(const paraloc:TCGParaLocation);
  688. begin
  689. case paraloc.loc of
  690. LOC_REGISTER :
  691. begin
  692. if getsupreg(paraloc.register)<first_int_imreg then
  693. cg.ungetcpuregister(list,paraloc.register);
  694. end;
  695. LOC_MMREGISTER :
  696. begin
  697. if getsupreg(paraloc.register)<first_mm_imreg then
  698. cg.ungetcpuregister(list,paraloc.register);
  699. end;
  700. LOC_FPUREGISTER :
  701. begin
  702. if getsupreg(paraloc.register)<first_fpu_imreg then
  703. cg.ungetcpuregister(list,paraloc.register);
  704. end;
  705. end;
  706. end;
  707. var
  708. paraloc : pcgparalocation;
  709. href : treference;
  710. sizeleft : aint;
  711. alignment : longint;
  712. tempref : treference;
  713. {$ifdef mips}
  714. tmpreg : tregister;
  715. {$endif mips}
  716. {$ifndef cpu64bitalu}
  717. tempreg : tregister;
  718. reg64 : tregister64;
  719. {$if defined(cpu8bitalu)}
  720. curparaloc : PCGParaLocation;
  721. {$endif defined(cpu8bitalu)}
  722. {$endif not cpu64bitalu}
  723. begin
  724. paraloc:=para.location;
  725. if not assigned(paraloc) then
  726. internalerror(200408203);
  727. { skip e.g. empty records }
  728. if (paraloc^.loc = LOC_VOID) then
  729. exit;
  730. case destloc.loc of
  731. LOC_REFERENCE :
  732. begin
  733. { If the parameter location is reused we don't need to copy
  734. anything }
  735. if not reusepara then
  736. begin
  737. href:=destloc.reference;
  738. sizeleft:=para.intsize;
  739. while assigned(paraloc) do
  740. begin
  741. if (paraloc^.size=OS_NO) then
  742. begin
  743. { Can only be a reference that contains the rest
  744. of the parameter }
  745. if (paraloc^.loc<>LOC_REFERENCE) or
  746. assigned(paraloc^.next) then
  747. internalerror(2005013010);
  748. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  749. inc(href.offset,sizeleft);
  750. sizeleft:=0;
  751. end
  752. else
  753. begin
  754. cg.a_load_cgparaloc_ref(list,paraloc^,href,tcgsize2size[paraloc^.size],destloc.reference.alignment);
  755. inc(href.offset,TCGSize2Size[paraloc^.size]);
  756. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  757. end;
  758. unget_para(paraloc^);
  759. paraloc:=paraloc^.next;
  760. end;
  761. end;
  762. end;
  763. LOC_REGISTER,
  764. LOC_CREGISTER :
  765. begin
  766. {$ifdef cpu64bitalu}
  767. if (para.size in [OS_128,OS_S128,OS_F128]) and
  768. ({ in case of fpu emulation, or abi's that pass fpu values
  769. via integer registers }
  770. (vardef.typ=floatdef) or
  771. is_methodpointer(vardef) or
  772. is_record(vardef)) then
  773. begin
  774. case paraloc^.loc of
  775. LOC_REGISTER:
  776. begin
  777. if not assigned(paraloc^.next) then
  778. internalerror(200410104);
  779. if (target_info.endian=ENDIAN_BIG) then
  780. begin
  781. { paraloc^ -> high
  782. paraloc^.next -> low }
  783. unget_para(paraloc^);
  784. gen_alloc_regloc(list,destloc);
  785. { reg->reg, alignment is irrelevant }
  786. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reghi,8);
  787. unget_para(paraloc^.next^);
  788. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reglo,8);
  789. end
  790. else
  791. begin
  792. { paraloc^ -> low
  793. paraloc^.next -> high }
  794. unget_para(paraloc^);
  795. gen_alloc_regloc(list,destloc);
  796. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reglo,8);
  797. unget_para(paraloc^.next^);
  798. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reghi,8);
  799. end;
  800. end;
  801. LOC_REFERENCE:
  802. begin
  803. gen_alloc_regloc(list,destloc);
  804. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment);
  805. cg128.a_load128_ref_reg(list,href,destloc.register128);
  806. unget_para(paraloc^);
  807. end;
  808. else
  809. internalerror(2012090607);
  810. end
  811. end
  812. else
  813. {$else cpu64bitalu}
  814. if (para.size in [OS_64,OS_S64,OS_F64]) and
  815. (is_64bit(vardef) or
  816. { in case of fpu emulation, or abi's that pass fpu values
  817. via integer registers }
  818. (vardef.typ=floatdef) or
  819. is_methodpointer(vardef) or
  820. is_record(vardef)) then
  821. begin
  822. case paraloc^.loc of
  823. LOC_REGISTER:
  824. begin
  825. case para.locations_count of
  826. {$if defined(cpu8bitalu)}
  827. { 8 paralocs? }
  828. 8:
  829. if (target_info.endian=ENDIAN_BIG) then
  830. begin
  831. { is there any big endian 8 bit ALU/16 bit Addr CPU? }
  832. internalerror(2015041003);
  833. { paraloc^ -> high
  834. paraloc^.next^.next^.next^.next -> low }
  835. unget_para(paraloc^);
  836. gen_alloc_regloc(list,destloc);
  837. { reg->reg, alignment is irrelevant }
  838. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,GetNextReg(destloc.register64.reghi),1);
  839. unget_para(paraloc^.next^);
  840. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,destloc.register64.reghi,1);
  841. unget_para(paraloc^.next^.next^);
  842. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,GetNextReg(destloc.register64.reglo),1);
  843. unget_para(paraloc^.next^.next^.next^);
  844. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,destloc.register64.reglo,1);
  845. end
  846. else
  847. begin
  848. { paraloc^ -> low
  849. paraloc^.next^.next^.next^.next -> high }
  850. curparaloc:=paraloc;
  851. unget_para(curparaloc^);
  852. gen_alloc_regloc(list,destloc);
  853. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^,destloc.register64.reglo,2);
  854. unget_para(curparaloc^.next^);
  855. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^,GetNextReg(destloc.register64.reglo),1);
  856. unget_para(curparaloc^.next^.next^);
  857. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^,GetNextReg(GetNextReg(destloc.register64.reglo)),1);
  858. unget_para(curparaloc^.next^.next^.next^);
  859. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^,GetNextReg(GetNextReg(GetNextReg(destloc.register64.reglo))),1);
  860. curparaloc:=paraloc^.next^.next^.next^.next;
  861. unget_para(curparaloc^);
  862. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^,destloc.register64.reghi,2);
  863. unget_para(curparaloc^.next^);
  864. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^,GetNextReg(destloc.register64.reghi),1);
  865. unget_para(curparaloc^.next^.next^);
  866. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^,GetNextReg(GetNextReg(destloc.register64.reghi)),1);
  867. unget_para(curparaloc^.next^.next^.next^);
  868. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^.next^,GetNextReg(GetNextReg(GetNextReg(destloc.register64.reghi))),1);
  869. end;
  870. {$endif defined(cpu8bitalu)}
  871. {$if defined(cpu16bitalu) or defined(cpu8bitalu)}
  872. { 4 paralocs? }
  873. 4:
  874. if (target_info.endian=ENDIAN_BIG) then
  875. begin
  876. { paraloc^ -> high
  877. paraloc^.next^.next -> low }
  878. unget_para(paraloc^);
  879. gen_alloc_regloc(list,destloc);
  880. { reg->reg, alignment is irrelevant }
  881. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,GetNextReg(destloc.register64.reghi),2);
  882. unget_para(paraloc^.next^);
  883. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,destloc.register64.reghi,2);
  884. unget_para(paraloc^.next^.next^);
  885. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,GetNextReg(destloc.register64.reglo),2);
  886. unget_para(paraloc^.next^.next^.next^);
  887. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,destloc.register64.reglo,2);
  888. end
  889. else
  890. begin
  891. { paraloc^ -> low
  892. paraloc^.next^.next -> high }
  893. unget_para(paraloc^);
  894. gen_alloc_regloc(list,destloc);
  895. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,destloc.register64.reglo,2);
  896. unget_para(paraloc^.next^);
  897. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,GetNextReg(destloc.register64.reglo),2);
  898. unget_para(paraloc^.next^.next^);
  899. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,destloc.register64.reghi,2);
  900. unget_para(paraloc^.next^.next^.next^);
  901. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,GetNextReg(destloc.register64.reghi),2);
  902. end;
  903. {$endif defined(cpu16bitalu) or defined(cpu8bitalu)}
  904. 2:
  905. if (target_info.endian=ENDIAN_BIG) then
  906. begin
  907. { paraloc^ -> high
  908. paraloc^.next -> low }
  909. unget_para(paraloc^);
  910. gen_alloc_regloc(list,destloc);
  911. { reg->reg, alignment is irrelevant }
  912. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reghi,4);
  913. unget_para(paraloc^.next^);
  914. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reglo,4);
  915. end
  916. else
  917. begin
  918. { paraloc^ -> low
  919. paraloc^.next -> high }
  920. unget_para(paraloc^);
  921. gen_alloc_regloc(list,destloc);
  922. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reglo,4);
  923. unget_para(paraloc^.next^);
  924. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reghi,4);
  925. end;
  926. else
  927. { unexpected number of paralocs }
  928. internalerror(200410104);
  929. end;
  930. end;
  931. LOC_REFERENCE:
  932. begin
  933. gen_alloc_regloc(list,destloc);
  934. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment);
  935. cg64.a_load64_ref_reg(list,href,destloc.register64);
  936. unget_para(paraloc^);
  937. end;
  938. else
  939. internalerror(2005101501);
  940. end
  941. end
  942. else
  943. {$endif cpu64bitalu}
  944. begin
  945. if assigned(paraloc^.next) then
  946. begin
  947. if (destloc.size in [OS_PAIR,OS_SPAIR]) and
  948. (para.Size in [OS_PAIR,OS_SPAIR]) then
  949. begin
  950. unget_para(paraloc^);
  951. gen_alloc_regloc(list,destloc);
  952. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^,destloc.register,sizeof(aint));
  953. unget_para(paraloc^.Next^);
  954. {$if defined(cpu16bitalu) or defined(cpu8bitalu)}
  955. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^.Next^,GetNextReg(destloc.register),sizeof(aint));
  956. {$else}
  957. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^.Next^,destloc.registerhi,sizeof(aint));
  958. {$endif}
  959. end
  960. {$if defined(cpu8bitalu)}
  961. else if (destloc.size in [OS_32,OS_S32]) and
  962. (para.Size in [OS_32,OS_S32]) then
  963. begin
  964. unget_para(paraloc^);
  965. gen_alloc_regloc(list,destloc);
  966. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^,destloc.register,sizeof(aint));
  967. unget_para(paraloc^.Next^);
  968. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^,GetNextReg(destloc.register),sizeof(aint));
  969. unget_para(paraloc^.Next^.Next^);
  970. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^.Next^,GetNextReg(GetNextReg(destloc.register)),sizeof(aint));
  971. unget_para(paraloc^.Next^.Next^.Next^);
  972. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^.Next^.Next^,GetNextReg(GetNextReg(GetNextReg(destloc.register))),sizeof(aint));
  973. end
  974. {$endif defined(cpu8bitalu)}
  975. else
  976. begin
  977. { this can happen if a parameter is spread over
  978. multiple paralocs, e.g. if a record with two single
  979. fields must be passed in two single precision
  980. registers }
  981. { does it fit in the register of destloc? }
  982. sizeleft:=para.intsize;
  983. if sizeleft<>vardef.size then
  984. internalerror(2014122806);
  985. if sizeleft<>tcgsize2size[destloc.size] then
  986. internalerror(200410105);
  987. { store everything first to memory, then load it in
  988. destloc }
  989. tg.gettemp(list,sizeleft,sizeleft,tt_persistent,tempref);
  990. gen_alloc_regloc(list,destloc);
  991. while sizeleft>0 do
  992. begin
  993. if not assigned(paraloc) then
  994. internalerror(2014122807);
  995. unget_para(paraloc^);
  996. cg.a_load_cgparaloc_ref(list,paraloc^,tempref,sizeleft,newalignment(para.alignment,para.intsize-sizeleft));
  997. if (paraloc^.size=OS_NO) and
  998. assigned(paraloc^.next) then
  999. internalerror(2014122805);
  1000. inc(tempref.offset,tcgsize2size[paraloc^.size]);
  1001. dec(sizeleft,tcgsize2size[paraloc^.size]);
  1002. paraloc:=paraloc^.next;
  1003. end;
  1004. dec(tempref.offset,para.intsize);
  1005. cg.a_load_ref_reg(list,para.size,para.size,tempref,destloc.register);
  1006. tg.ungettemp(list,tempref);
  1007. end;
  1008. end
  1009. else
  1010. begin
  1011. unget_para(paraloc^);
  1012. gen_alloc_regloc(list,destloc);
  1013. { we can't directly move regular registers into fpu
  1014. registers }
  1015. if getregtype(paraloc^.register)=R_FPUREGISTER then
  1016. begin
  1017. { store everything first to memory, then load it in
  1018. destloc }
  1019. tg.gettemp(list,tcgsize2size[paraloc^.size],para.intsize,tt_persistent,tempref);
  1020. cg.a_load_cgparaloc_ref(list,paraloc^,tempref,tcgsize2size[paraloc^.size],tempref.alignment);
  1021. cg.a_load_ref_reg(list,int_cgsize(tcgsize2size[paraloc^.size]),destloc.size,tempref,destloc.register);
  1022. tg.ungettemp(list,tempref);
  1023. end
  1024. else
  1025. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,sizeof(aint));
  1026. end;
  1027. end;
  1028. end;
  1029. LOC_FPUREGISTER,
  1030. LOC_CFPUREGISTER :
  1031. begin
  1032. {$ifdef mips}
  1033. if (destloc.size = paraloc^.Size) and
  1034. (paraloc^.Loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER,LOC_REFERENCE,LOC_CREFERENCE]) then
  1035. begin
  1036. unget_para(paraloc^);
  1037. gen_alloc_regloc(list,destloc);
  1038. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,para.alignment);
  1039. end
  1040. else if (destloc.size = OS_F32) and
  1041. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  1042. begin
  1043. gen_alloc_regloc(list,destloc);
  1044. unget_para(paraloc^);
  1045. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,destloc.register));
  1046. end
  1047. { TODO: Produces invalid code, needs fixing together with regalloc setup. }
  1048. {
  1049. else if (destloc.size = OS_F64) and
  1050. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) and
  1051. (paraloc^.next^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  1052. begin
  1053. gen_alloc_regloc(list,destloc);
  1054. tmpreg:=destloc.register;
  1055. unget_para(paraloc^);
  1056. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,tmpreg));
  1057. setsupreg(tmpreg,getsupreg(tmpreg)+1);
  1058. unget_para(paraloc^.next^);
  1059. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.Next^.register,tmpreg));
  1060. end
  1061. }
  1062. else
  1063. begin
  1064. sizeleft := TCGSize2Size[destloc.size];
  1065. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  1066. href:=tempref;
  1067. while assigned(paraloc) do
  1068. begin
  1069. unget_para(paraloc^);
  1070. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1071. inc(href.offset,TCGSize2Size[paraloc^.size]);
  1072. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  1073. paraloc:=paraloc^.next;
  1074. end;
  1075. gen_alloc_regloc(list,destloc);
  1076. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  1077. tg.UnGetTemp(list,tempref);
  1078. end;
  1079. {$else mips}
  1080. {$if defined(sparc) or defined(arm)}
  1081. { Arm and Sparc passes floats in int registers, when loading to fpu register
  1082. we need a temp }
  1083. sizeleft := TCGSize2Size[destloc.size];
  1084. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  1085. href:=tempref;
  1086. while assigned(paraloc) do
  1087. begin
  1088. unget_para(paraloc^);
  1089. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1090. inc(href.offset,TCGSize2Size[paraloc^.size]);
  1091. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  1092. paraloc:=paraloc^.next;
  1093. end;
  1094. gen_alloc_regloc(list,destloc);
  1095. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  1096. tg.UnGetTemp(list,tempref);
  1097. {$else defined(sparc) or defined(arm)}
  1098. unget_para(paraloc^);
  1099. gen_alloc_regloc(list,destloc);
  1100. { from register to register -> alignment is irrelevant }
  1101. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1102. if assigned(paraloc^.next) then
  1103. internalerror(200410109);
  1104. {$endif defined(sparc) or defined(arm)}
  1105. {$endif mips}
  1106. end;
  1107. LOC_MMREGISTER,
  1108. LOC_CMMREGISTER :
  1109. begin
  1110. {$ifndef cpu64bitalu}
  1111. { ARM vfp floats are passed in integer registers }
  1112. if (para.size=OS_F64) and
  1113. (paraloc^.size in [OS_32,OS_S32]) and
  1114. use_vectorfpu(vardef) then
  1115. begin
  1116. { we need 2x32bit reg }
  1117. if not assigned(paraloc^.next) or
  1118. assigned(paraloc^.next^.next) then
  1119. internalerror(2009112421);
  1120. unget_para(paraloc^.next^);
  1121. case paraloc^.next^.loc of
  1122. LOC_REGISTER:
  1123. tempreg:=paraloc^.next^.register;
  1124. LOC_REFERENCE:
  1125. begin
  1126. tempreg:=cg.getintregister(list,OS_32);
  1127. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,tempreg,4);
  1128. end;
  1129. else
  1130. internalerror(2012051301);
  1131. end;
  1132. { don't free before the above, because then the getintregister
  1133. could reallocate this register and overwrite it }
  1134. unget_para(paraloc^);
  1135. gen_alloc_regloc(list,destloc);
  1136. if (target_info.endian=endian_big) then
  1137. { paraloc^ -> high
  1138. paraloc^.next -> low }
  1139. reg64:=joinreg64(tempreg,paraloc^.register)
  1140. else
  1141. reg64:=joinreg64(paraloc^.register,tempreg);
  1142. cg64.a_loadmm_intreg64_reg(list,OS_F64,reg64,destloc.register);
  1143. end
  1144. else
  1145. {$endif not cpu64bitalu}
  1146. begin
  1147. if not assigned(paraloc^.next) then
  1148. begin
  1149. unget_para(paraloc^);
  1150. gen_alloc_regloc(list,destloc);
  1151. { from register to register -> alignment is irrelevant }
  1152. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1153. end
  1154. else
  1155. begin
  1156. internalerror(200410108);
  1157. end;
  1158. { data could come in two memory locations, for now
  1159. we simply ignore the sanity check (FK)
  1160. if assigned(paraloc^.next) then
  1161. internalerror(200410108);
  1162. }
  1163. end;
  1164. end;
  1165. else
  1166. internalerror(2010052903);
  1167. end;
  1168. end;
  1169. procedure gen_load_para_value(list:TAsmList);
  1170. procedure get_para(const paraloc:TCGParaLocation);
  1171. begin
  1172. case paraloc.loc of
  1173. LOC_REGISTER :
  1174. begin
  1175. if getsupreg(paraloc.register)<first_int_imreg then
  1176. cg.getcpuregister(list,paraloc.register);
  1177. end;
  1178. LOC_MMREGISTER :
  1179. begin
  1180. if getsupreg(paraloc.register)<first_mm_imreg then
  1181. cg.getcpuregister(list,paraloc.register);
  1182. end;
  1183. LOC_FPUREGISTER :
  1184. begin
  1185. if getsupreg(paraloc.register)<first_fpu_imreg then
  1186. cg.getcpuregister(list,paraloc.register);
  1187. end;
  1188. end;
  1189. end;
  1190. var
  1191. i : longint;
  1192. currpara : tparavarsym;
  1193. paraloc : pcgparalocation;
  1194. begin
  1195. if (po_assembler in current_procinfo.procdef.procoptions) or
  1196. { exceptfilters have a single hidden 'parentfp' parameter, which
  1197. is handled by tcg.g_proc_entry. }
  1198. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  1199. exit;
  1200. { Allocate registers used by parameters }
  1201. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1202. begin
  1203. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1204. paraloc:=currpara.paraloc[calleeside].location;
  1205. while assigned(paraloc) do
  1206. begin
  1207. if paraloc^.loc in [LOC_REGISTER,LOC_FPUREGISTER,LOC_MMREGISTER] then
  1208. get_para(paraloc^);
  1209. paraloc:=paraloc^.next;
  1210. end;
  1211. end;
  1212. { Copy parameters to local references/registers }
  1213. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1214. begin
  1215. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1216. gen_load_cgpara_loc(list,currpara.vardef,currpara.paraloc[calleeside],currpara.initialloc,paramanager.param_use_paraloc(currpara.paraloc[calleeside]));
  1217. { gen_load_cgpara_loc() already allocated the initialloc
  1218. -> don't allocate again }
  1219. if currpara.initialloc.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMREGISTER] then
  1220. gen_alloc_regvar(list,currpara,false);
  1221. end;
  1222. { generate copies of call by value parameters, must be done before
  1223. the initialization and body is parsed because the refcounts are
  1224. incremented using the local copies }
  1225. current_procinfo.procdef.parast.SymList.ForEachCall(@hlcg.g_copyvalueparas,list);
  1226. if not(po_assembler in current_procinfo.procdef.procoptions) then
  1227. begin
  1228. { initialize refcounted paras, and trash others. Needed here
  1229. instead of in gen_initialize_code, because when a reference is
  1230. intialised or trashed while the pointer to that reference is kept
  1231. in a regvar, we add a register move and that one again has to
  1232. come after the parameter loading code as far as the register
  1233. allocator is concerned }
  1234. current_procinfo.procdef.parast.SymList.ForEachCall(@init_paras,list);
  1235. end;
  1236. end;
  1237. {****************************************************************************
  1238. Entry/Exit
  1239. ****************************************************************************}
  1240. function has_alias_name(pd:tprocdef;const s:string):boolean;
  1241. var
  1242. item : TCmdStrListItem;
  1243. begin
  1244. result:=true;
  1245. if pd.mangledname=s then
  1246. exit;
  1247. item := TCmdStrListItem(pd.aliasnames.first);
  1248. while assigned(item) do
  1249. begin
  1250. if item.str=s then
  1251. exit;
  1252. item := TCmdStrListItem(item.next);
  1253. end;
  1254. result:=false;
  1255. end;
  1256. procedure alloc_proc_symbol(pd: tprocdef);
  1257. var
  1258. item : TCmdStrListItem;
  1259. begin
  1260. item := TCmdStrListItem(pd.aliasnames.first);
  1261. while assigned(item) do
  1262. begin
  1263. { The condition to use global or local symbol must match
  1264. the code written in hlcg.gen_proc_symbol to
  1265. avoid change from AB_LOCAL to AB_GLOBAL, which generates
  1266. erroneous code (at least for targets using GOT) }
  1267. if (cs_profile in current_settings.moduleswitches) or
  1268. (po_global in current_procinfo.procdef.procoptions) then
  1269. current_asmdata.DefineAsmSymbol(item.str,AB_GLOBAL,AT_FUNCTION)
  1270. else
  1271. current_asmdata.DefineAsmSymbol(item.str,AB_LOCAL,AT_FUNCTION);
  1272. item := TCmdStrListItem(item.next);
  1273. end;
  1274. end;
  1275. procedure gen_proc_entry_code(list:TAsmList);
  1276. var
  1277. hitemp,
  1278. lotemp, stack_frame_size : longint;
  1279. begin
  1280. { generate call frame marker for dwarf call frame info }
  1281. current_asmdata.asmcfi.start_frame(list);
  1282. { All temps are know, write offsets used for information }
  1283. if (cs_asm_source in current_settings.globalswitches) and
  1284. (current_procinfo.tempstart<>tg.lasttemp) then
  1285. begin
  1286. if tg.direction>0 then
  1287. begin
  1288. lotemp:=current_procinfo.tempstart;
  1289. hitemp:=tg.lasttemp;
  1290. end
  1291. else
  1292. begin
  1293. lotemp:=tg.lasttemp;
  1294. hitemp:=current_procinfo.tempstart;
  1295. end;
  1296. list.concat(Tai_comment.Create(strpnew('Temps allocated between '+std_regname(current_procinfo.framepointer)+
  1297. tostr_with_plus(lotemp)+' and '+std_regname(current_procinfo.framepointer)+tostr_with_plus(hitemp))));
  1298. end;
  1299. { generate target specific proc entry code }
  1300. stack_frame_size := current_procinfo.calc_stackframe_size;
  1301. if (stack_frame_size <> 0) and
  1302. (po_nostackframe in current_procinfo.procdef.procoptions) then
  1303. message1(parser_e_nostackframe_with_locals,tostr(stack_frame_size));
  1304. hlcg.g_proc_entry(list,stack_frame_size,(po_nostackframe in current_procinfo.procdef.procoptions));
  1305. end;
  1306. procedure gen_proc_exit_code(list:TAsmList);
  1307. var
  1308. parasize : longint;
  1309. begin
  1310. { c style clearstack does not need to remove parameters from the stack, only the
  1311. return value when it was pushed by arguments }
  1312. if current_procinfo.procdef.proccalloption in clearstack_pocalls then
  1313. begin
  1314. parasize:=0;
  1315. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef) then
  1316. inc(parasize,sizeof(pint));
  1317. end
  1318. else
  1319. begin
  1320. parasize:=current_procinfo.para_stack_size;
  1321. { the parent frame pointer para has to be removed by the caller in
  1322. case of Delphi-style parent frame pointer passing }
  1323. if not paramanager.use_fixed_stack and
  1324. (po_delphi_nested_cc in current_procinfo.procdef.procoptions) then
  1325. dec(parasize,sizeof(pint));
  1326. end;
  1327. { generate target specific proc exit code }
  1328. hlcg.g_proc_exit(list,parasize,(po_nostackframe in current_procinfo.procdef.procoptions));
  1329. { release return registers, needed for optimizer }
  1330. if not is_void(current_procinfo.procdef.returndef) then
  1331. paramanager.freecgpara(list,current_procinfo.procdef.funcretloc[calleeside]);
  1332. { end of frame marker for call frame info }
  1333. current_asmdata.asmcfi.end_frame(list);
  1334. end;
  1335. procedure gen_stack_check_size_para(list:TAsmList);
  1336. var
  1337. paraloc1 : tcgpara;
  1338. pd : tprocdef;
  1339. begin
  1340. pd:=search_system_proc('fpc_stackcheck');
  1341. paraloc1.init;
  1342. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,1,paraloc1);
  1343. cg.a_load_const_cgpara(list,OS_INT,current_procinfo.calc_stackframe_size,paraloc1);
  1344. paramanager.freecgpara(list,paraloc1);
  1345. paraloc1.done;
  1346. end;
  1347. procedure gen_stack_check_call(list:TAsmList);
  1348. var
  1349. paraloc1 : tcgpara;
  1350. pd : tprocdef;
  1351. begin
  1352. pd:=search_system_proc('fpc_stackcheck');
  1353. paraloc1.init;
  1354. { Also alloc the register needed for the parameter }
  1355. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,1,paraloc1);
  1356. paramanager.freecgpara(list,paraloc1);
  1357. { Call the helper }
  1358. cg.allocallcpuregisters(list);
  1359. cg.a_call_name(list,'FPC_STACKCHECK',false);
  1360. cg.deallocallcpuregisters(list);
  1361. paraloc1.done;
  1362. end;
  1363. procedure gen_save_used_regs(list:TAsmList);
  1364. begin
  1365. { Pure assembler routines need to save the registers themselves }
  1366. if (po_assembler in current_procinfo.procdef.procoptions) then
  1367. exit;
  1368. { oldfpccall expects all registers to be destroyed }
  1369. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1370. cg.g_save_registers(list);
  1371. end;
  1372. procedure gen_restore_used_regs(list:TAsmList);
  1373. begin
  1374. { Pure assembler routines need to save the registers themselves }
  1375. if (po_assembler in current_procinfo.procdef.procoptions) then
  1376. exit;
  1377. { oldfpccall expects all registers to be destroyed }
  1378. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1379. cg.g_restore_registers(list);
  1380. end;
  1381. {****************************************************************************
  1382. External handling
  1383. ****************************************************************************}
  1384. procedure gen_external_stub(list:TAsmList;pd:tprocdef;const externalname:string);
  1385. begin
  1386. create_hlcodegen;
  1387. { add the procedure to the al_procedures }
  1388. maybe_new_object_file(list);
  1389. new_section(list,sec_code,lower(pd.mangledname),current_settings.alignment.procalign);
  1390. if (po_global in pd.procoptions) then
  1391. list.concat(Tai_symbol.createname_global(pd.mangledname,AT_FUNCTION,0))
  1392. else
  1393. list.concat(Tai_symbol.createname(pd.mangledname,AT_FUNCTION,0));
  1394. hlcg.g_external_wrapper(list,pd,externalname);
  1395. destroy_hlcodegen;
  1396. end;
  1397. {****************************************************************************
  1398. Const Data
  1399. ****************************************************************************}
  1400. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  1401. var
  1402. i : longint;
  1403. highsym,
  1404. sym : tsym;
  1405. vs : tabstractnormalvarsym;
  1406. ptrdef : tdef;
  1407. isaddr : boolean;
  1408. begin
  1409. for i:=0 to st.SymList.Count-1 do
  1410. begin
  1411. sym:=tsym(st.SymList[i]);
  1412. case sym.typ of
  1413. staticvarsym :
  1414. begin
  1415. vs:=tabstractnormalvarsym(sym);
  1416. { The code in loadnode.pass_generatecode will create the
  1417. LOC_REFERENCE instead for all none register variables. This is
  1418. required because we can't store an asmsymbol in the localloc because
  1419. the asmsymbol is invalid after an unit is compiled. This gives
  1420. problems when this procedure is inlined in another unit (PFV) }
  1421. if vs.is_regvar(false) then
  1422. begin
  1423. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1424. vs.initialloc.size:=def_cgsize(vs.vardef);
  1425. gen_alloc_regvar(list,vs,true);
  1426. hlcg.varsym_set_localloc(list,vs);
  1427. end;
  1428. end;
  1429. paravarsym :
  1430. begin
  1431. vs:=tabstractnormalvarsym(sym);
  1432. { Parameters passed to assembler procedures need to be kept
  1433. in the original location }
  1434. if (po_assembler in pd.procoptions) then
  1435. tparavarsym(vs).paraloc[calleeside].get_location(vs.initialloc)
  1436. { exception filters receive their frame pointer as a parameter }
  1437. else if (pd.proctypeoption=potype_exceptfilter) and
  1438. (vo_is_parentfp in vs.varoptions) then
  1439. begin
  1440. location_reset(vs.initialloc,LOC_REGISTER,OS_ADDR);
  1441. vs.initialloc.register:=NR_FRAME_POINTER_REG;
  1442. end
  1443. else
  1444. begin
  1445. { if an open array is used, also its high parameter is used,
  1446. since the hidden high parameters are inserted after the corresponding symbols,
  1447. we can increase the ref. count here }
  1448. if is_open_array(vs.vardef) or is_array_of_const(vs.vardef) then
  1449. begin
  1450. highsym:=get_high_value_sym(tparavarsym(vs));
  1451. if assigned(highsym) then
  1452. inc(highsym.refs);
  1453. end;
  1454. isaddr:=paramanager.push_addr_param(vs.varspez,vs.vardef,pd.proccalloption);
  1455. if isaddr then
  1456. vs.initialloc.size:=def_cgsize(voidpointertype)
  1457. else
  1458. vs.initialloc.size:=def_cgsize(vs.vardef);
  1459. if vs.is_regvar(isaddr) then
  1460. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable]
  1461. else
  1462. begin
  1463. vs.initialloc.loc:=LOC_REFERENCE;
  1464. { Reuse the parameter location for values to are at a single location on the stack }
  1465. if paramanager.param_use_paraloc(tparavarsym(vs).paraloc[calleeside]) then
  1466. begin
  1467. hlcg.paravarsym_set_initialloc_to_paraloc(tparavarsym(vs));
  1468. end
  1469. else
  1470. begin
  1471. if isaddr then
  1472. begin
  1473. ptrdef:=getpointerdef(vs.vardef);
  1474. tg.GetLocal(list,ptrdef.size,ptrdef,vs.initialloc.reference)
  1475. end
  1476. else
  1477. tg.GetLocal(list,vs.getsize,tparavarsym(vs).paraloc[calleeside].alignment,vs.vardef,vs.initialloc.reference);
  1478. end;
  1479. end;
  1480. end;
  1481. hlcg.varsym_set_localloc(list,vs);
  1482. end;
  1483. localvarsym :
  1484. begin
  1485. vs:=tabstractnormalvarsym(sym);
  1486. vs.initialloc.size:=def_cgsize(vs.vardef);
  1487. if ([po_assembler,po_nostackframe] * pd.procoptions = [po_assembler,po_nostackframe]) and
  1488. (vo_is_funcret in vs.varoptions) then
  1489. begin
  1490. paramanager.create_funcretloc_info(pd,calleeside);
  1491. if assigned(pd.funcretloc[calleeside].location^.next) then
  1492. begin
  1493. { can't replace references to "result" with a complex
  1494. location expression inside assembler code }
  1495. location_reset(vs.initialloc,LOC_INVALID,OS_NO);
  1496. end
  1497. else
  1498. pd.funcretloc[calleeside].get_location(vs.initialloc);
  1499. end
  1500. else if (m_delphi in current_settings.modeswitches) and
  1501. (po_assembler in pd.procoptions) and
  1502. (vo_is_funcret in vs.varoptions) and
  1503. (vs.refs=0) then
  1504. begin
  1505. { not referenced, so don't allocate. Use dummy to }
  1506. { avoid ie's later on because of LOC_INVALID }
  1507. vs.initialloc.loc:=LOC_REGISTER;
  1508. vs.initialloc.size:=OS_INT;
  1509. vs.initialloc.register:=NR_FUNCTION_RESULT_REG;
  1510. end
  1511. else if vs.is_regvar(false) then
  1512. begin
  1513. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1514. gen_alloc_regvar(list,vs,true);
  1515. end
  1516. else
  1517. begin
  1518. vs.initialloc.loc:=LOC_REFERENCE;
  1519. tg.GetLocal(list,vs.getsize,vs.vardef,vs.initialloc.reference);
  1520. end;
  1521. hlcg.varsym_set_localloc(list,vs);
  1522. end;
  1523. end;
  1524. end;
  1525. end;
  1526. procedure add_regvars(var rv: tusedregvars; const location: tlocation);
  1527. begin
  1528. case location.loc of
  1529. LOC_CREGISTER:
  1530. {$if defined(cpu64bitalu)}
  1531. if location.size in [OS_128,OS_S128] then
  1532. begin
  1533. rv.intregvars.addnodup(getsupreg(location.register128.reglo));
  1534. rv.intregvars.addnodup(getsupreg(location.register128.reghi));
  1535. end
  1536. else
  1537. {$elseif defined(cpu32bitalu)}
  1538. if location.size in [OS_64,OS_S64] then
  1539. begin
  1540. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1541. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1542. end
  1543. else
  1544. {$elseif defined(cpu16bitalu)}
  1545. if location.size in [OS_64,OS_S64] then
  1546. begin
  1547. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1548. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reglo)));
  1549. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1550. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reghi)));
  1551. end
  1552. else
  1553. if location.size in [OS_32,OS_S32] then
  1554. begin
  1555. rv.intregvars.addnodup(getsupreg(location.register));
  1556. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register)));
  1557. end
  1558. else
  1559. {$elseif defined(cpu8bitalu)}
  1560. if location.size in [OS_64,OS_S64] then
  1561. begin
  1562. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1563. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reglo)));
  1564. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(location.register64.reglo))));
  1565. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(GetNextReg(location.register64.reglo)))));
  1566. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1567. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reghi)));
  1568. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(location.register64.reghi))));
  1569. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(GetNextReg(location.register64.reghi)))));
  1570. end
  1571. else
  1572. if location.size in [OS_32,OS_S32] then
  1573. begin
  1574. rv.intregvars.addnodup(getsupreg(location.register));
  1575. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register)));
  1576. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(location.register))));
  1577. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(GetNextReg(location.register)))));
  1578. end
  1579. else
  1580. if location.size in [OS_16,OS_S16] then
  1581. begin
  1582. rv.intregvars.addnodup(getsupreg(location.register));
  1583. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register)));
  1584. end
  1585. else
  1586. {$endif}
  1587. rv.intregvars.addnodup(getsupreg(location.register));
  1588. LOC_CFPUREGISTER:
  1589. rv.fpuregvars.addnodup(getsupreg(location.register));
  1590. LOC_CMMREGISTER:
  1591. rv.mmregvars.addnodup(getsupreg(location.register));
  1592. end;
  1593. end;
  1594. function do_get_used_regvars(var n: tnode; arg: pointer): foreachnoderesult;
  1595. var
  1596. rv: pusedregvars absolute arg;
  1597. begin
  1598. case (n.nodetype) of
  1599. temprefn:
  1600. { We only have to synchronise a tempnode before a loop if it is }
  1601. { not created inside the loop, and only synchronise after the }
  1602. { loop if it's not destroyed inside the loop. If it's created }
  1603. { before the loop and not yet destroyed, then before the loop }
  1604. { is secondpassed tempinfo^.valid will be true, and we get the }
  1605. { correct registers. If it's not destroyed inside the loop, }
  1606. { then after the loop has been secondpassed tempinfo^.valid }
  1607. { be true and we also get the right registers. In other cases, }
  1608. { tempinfo^.valid will be false and so we do not add }
  1609. { unnecessary registers. This way, we don't have to look at }
  1610. { tempcreate and tempdestroy nodes to get this info (JM) }
  1611. if (ti_valid in ttemprefnode(n).tempinfo^.flags) then
  1612. add_regvars(rv^,ttemprefnode(n).tempinfo^.location);
  1613. loadn:
  1614. if (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1615. add_regvars(rv^,tabstractnormalvarsym(tloadnode(n).symtableentry).localloc);
  1616. vecn:
  1617. { range checks sometimes need the high parameter }
  1618. if (cs_check_range in current_settings.localswitches) and
  1619. (is_open_array(tvecnode(n).left.resultdef) or
  1620. is_array_of_const(tvecnode(n).left.resultdef)) and
  1621. not(current_procinfo.procdef.proccalloption in cdecl_pocalls) then
  1622. add_regvars(rv^,tabstractnormalvarsym(get_high_value_sym(tparavarsym(tloadnode(tvecnode(n).left).symtableentry))).localloc)
  1623. end;
  1624. result := fen_true;
  1625. end;
  1626. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  1627. begin
  1628. foreachnodestatic(n,@do_get_used_regvars,@rv);
  1629. end;
  1630. (*
  1631. See comments at declaration of pusedregvarscommon
  1632. function do_get_used_regvars_common(var n: tnode; arg: pointer): foreachnoderesult;
  1633. var
  1634. rv: pusedregvarscommon absolute arg;
  1635. begin
  1636. if (n.nodetype = loadn) and
  1637. (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1638. with tabstractnormalvarsym(tloadnode(n).symtableentry).localloc do
  1639. case loc of
  1640. LOC_CREGISTER:
  1641. { if not yet encountered in this node tree }
  1642. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1643. { but nevertheless already encountered somewhere }
  1644. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1645. { then it's a regvar used in two or more node trees }
  1646. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1647. LOC_CFPUREGISTER:
  1648. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1649. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1650. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1651. LOC_CMMREGISTER:
  1652. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1653. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1654. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1655. end;
  1656. result := fen_true;
  1657. end;
  1658. procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  1659. begin
  1660. rv.myregvars.intregvars.clear;
  1661. rv.myregvars.fpuregvars.clear;
  1662. rv.myregvars.mmregvars.clear;
  1663. foreachnodestatic(n,@do_get_used_regvars_common,@rv);
  1664. end;
  1665. *)
  1666. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  1667. var
  1668. count: longint;
  1669. begin
  1670. for count := 1 to rv.intregvars.length do
  1671. cg.a_reg_sync(list,newreg(R_INTREGISTER,rv.intregvars.readidx(count-1),R_SUBWHOLE));
  1672. for count := 1 to rv.fpuregvars.length do
  1673. cg.a_reg_sync(list,newreg(R_FPUREGISTER,rv.fpuregvars.readidx(count-1),R_SUBWHOLE));
  1674. for count := 1 to rv.mmregvars.length do
  1675. cg.a_reg_sync(list,newreg(R_MMREGISTER,rv.mmregvars.readidx(count-1),R_SUBWHOLE));
  1676. end;
  1677. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  1678. var
  1679. i : longint;
  1680. sym : tsym;
  1681. begin
  1682. for i:=0 to st.SymList.Count-1 do
  1683. begin
  1684. sym:=tsym(st.SymList[i]);
  1685. if (sym.typ in [staticvarsym,localvarsym,paravarsym]) then
  1686. begin
  1687. with tabstractnormalvarsym(sym) do
  1688. begin
  1689. { Note: We need to keep the data available in memory
  1690. for the sub procedures that can access local data
  1691. in the parent procedures }
  1692. case localloc.loc of
  1693. LOC_CREGISTER :
  1694. if (pi_has_label in current_procinfo.flags) then
  1695. {$if defined(cpu64bitalu)}
  1696. if def_cgsize(vardef) in [OS_128,OS_S128] then
  1697. begin
  1698. cg.a_reg_sync(list,localloc.register128.reglo);
  1699. cg.a_reg_sync(list,localloc.register128.reghi);
  1700. end
  1701. else
  1702. {$elseif defined(cpu32bitalu)}
  1703. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1704. begin
  1705. cg.a_reg_sync(list,localloc.register64.reglo);
  1706. cg.a_reg_sync(list,localloc.register64.reghi);
  1707. end
  1708. else
  1709. {$elseif defined(cpu16bitalu)}
  1710. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1711. begin
  1712. cg.a_reg_sync(list,localloc.register64.reglo);
  1713. cg.a_reg_sync(list,GetNextReg(localloc.register64.reglo));
  1714. cg.a_reg_sync(list,localloc.register64.reghi);
  1715. cg.a_reg_sync(list,GetNextReg(localloc.register64.reghi));
  1716. end
  1717. else
  1718. if def_cgsize(vardef) in [OS_32,OS_S32] then
  1719. begin
  1720. cg.a_reg_sync(list,localloc.register);
  1721. cg.a_reg_sync(list,GetNextReg(localloc.register));
  1722. end
  1723. else
  1724. {$elseif defined(cpu8bitalu)}
  1725. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1726. begin
  1727. cg.a_reg_sync(list,localloc.register64.reglo);
  1728. cg.a_reg_sync(list,GetNextReg(localloc.register64.reglo));
  1729. cg.a_reg_sync(list,GetNextReg(GetNextReg(localloc.register64.reglo)));
  1730. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(localloc.register64.reglo))));
  1731. cg.a_reg_sync(list,localloc.register64.reghi);
  1732. cg.a_reg_sync(list,GetNextReg(localloc.register64.reghi));
  1733. cg.a_reg_sync(list,GetNextReg(GetNextReg(localloc.register64.reghi)));
  1734. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(localloc.register64.reghi))));
  1735. end
  1736. else
  1737. if def_cgsize(vardef) in [OS_32,OS_S32] then
  1738. begin
  1739. cg.a_reg_sync(list,localloc.register);
  1740. cg.a_reg_sync(list,GetNextReg(localloc.register));
  1741. cg.a_reg_sync(list,GetNextReg(GetNextReg(localloc.register)));
  1742. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(localloc.register))));
  1743. end
  1744. else
  1745. if def_cgsize(vardef) in [OS_16,OS_S16] then
  1746. begin
  1747. cg.a_reg_sync(list,localloc.register);
  1748. cg.a_reg_sync(list,GetNextReg(localloc.register));
  1749. end
  1750. else
  1751. {$endif}
  1752. cg.a_reg_sync(list,localloc.register);
  1753. LOC_CFPUREGISTER,
  1754. LOC_CMMREGISTER:
  1755. if (pi_has_label in current_procinfo.flags) then
  1756. cg.a_reg_sync(list,localloc.register);
  1757. LOC_REFERENCE :
  1758. begin
  1759. if typ in [localvarsym,paravarsym] then
  1760. tg.Ungetlocal(list,localloc.reference);
  1761. end;
  1762. end;
  1763. end;
  1764. end;
  1765. end;
  1766. end;
  1767. procedure gen_load_vmt_register(list:TAsmList;objdef:tobjectdef;selfloc:tlocation;var vmtreg:tregister);
  1768. var
  1769. href : treference;
  1770. selfdef: tdef;
  1771. begin
  1772. if is_object(objdef) then
  1773. begin
  1774. case selfloc.loc of
  1775. LOC_CREFERENCE,
  1776. LOC_REFERENCE:
  1777. begin
  1778. hlcg.reference_reset_base(href,voidpointertype,hlcg.getaddressregister(list,voidpointertype),objdef.vmt_offset,voidpointertype.size);
  1779. hlcg.a_loadaddr_ref_reg(list,voidpointertype,voidpointertype,selfloc.reference,href.base);
  1780. selfdef:=getpointerdef(objdef);
  1781. end;
  1782. else
  1783. internalerror(200305056);
  1784. end;
  1785. end
  1786. else
  1787. { This is also valid for Objective-C classes: vmt_offset is 0 there,
  1788. and the first "field" of an Objective-C class instance is a pointer
  1789. to its "meta-class". }
  1790. begin
  1791. selfdef:=objdef;
  1792. case selfloc.loc of
  1793. LOC_REGISTER:
  1794. begin
  1795. {$ifdef cpu_uses_separate_address_registers}
  1796. if getregtype(selfloc.register)<>R_ADDRESSREGISTER then
  1797. begin
  1798. reference_reset_base(href,cg.getaddressregister(list),objdef.vmt_offset,sizeof(pint));
  1799. cg.a_load_reg_reg(list,OS_ADDR,OS_ADDR,selfloc.register,href.base);
  1800. end
  1801. else
  1802. {$endif cpu_uses_separate_address_registers}
  1803. hlcg.reference_reset_base(href,voidpointertype,selfloc.register,objdef.vmt_offset,voidpointertype.size);
  1804. end;
  1805. LOC_CONSTANT,
  1806. LOC_CREGISTER,
  1807. LOC_CREFERENCE,
  1808. LOC_REFERENCE,
  1809. LOC_CSUBSETREG,
  1810. LOC_SUBSETREG,
  1811. LOC_CSUBSETREF,
  1812. LOC_SUBSETREF:
  1813. begin
  1814. hlcg.reference_reset_base(href,voidpointertype,hlcg.getaddressregister(list,voidpointertype),objdef.vmt_offset,voidpointertype.size);
  1815. { todo: pass actual vmt pointer type to hlcg }
  1816. hlcg.a_load_loc_reg(list,voidpointertype,voidpointertype,selfloc,href.base);
  1817. end;
  1818. else
  1819. internalerror(200305057);
  1820. end;
  1821. end;
  1822. vmtreg:=hlcg.getaddressregister(list,voidpointertype);
  1823. hlcg.g_maybe_testself(list,selfdef,href.base);
  1824. hlcg.a_load_ref_reg(list,voidpointertype,voidpointertype,href,vmtreg);
  1825. { test validity of VMT }
  1826. if not(is_interface(objdef)) and
  1827. not(is_cppclass(objdef)) and
  1828. not(is_objc_class_or_protocol(objdef)) then
  1829. cg.g_maybe_testvmt(list,vmtreg,objdef);
  1830. end;
  1831. function getprocalign : shortint;
  1832. begin
  1833. { gprof uses 16 byte granularity }
  1834. if (cs_profile in current_settings.moduleswitches) then
  1835. result:=16
  1836. else
  1837. result:=current_settings.alignment.procalign;
  1838. end;
  1839. procedure gen_fpc_dummy(list : TAsmList);
  1840. begin
  1841. {$ifdef i386}
  1842. { fix me! }
  1843. list.concat(Taicpu.Op_const_reg(A_MOV,S_L,1,NR_EAX));
  1844. list.concat(Taicpu.Op_const(A_RET,S_W,12));
  1845. {$endif i386}
  1846. end;
  1847. procedure gen_load_frame_for_exceptfilter(list : TAsmList);
  1848. var
  1849. para: tparavarsym;
  1850. begin
  1851. para:=tparavarsym(current_procinfo.procdef.paras[0]);
  1852. if not (vo_is_parentfp in para.varoptions) then
  1853. InternalError(201201142);
  1854. if (para.paraloc[calleeside].location^.loc<>LOC_REGISTER) or
  1855. (para.paraloc[calleeside].location^.next<>nil) then
  1856. InternalError(201201143);
  1857. cg.a_load_reg_reg(list,OS_ADDR,OS_ADDR,para.paraloc[calleeside].location^.register,
  1858. NR_FRAME_POINTER_REG);
  1859. end;
  1860. end.