cgcpu.pas 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the SPARC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,cg64f32,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu;
  27. type
  28. TCgSparc=class(tcg)
  29. protected
  30. function IsSimpleRef(const ref:treference):boolean;
  31. public
  32. procedure init_register_allocators;override;
  33. procedure done_register_allocators;override;
  34. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
  35. { sparc special, needed by cg64 }
  36. procedure make_simple_ref(list:TAsmList;var ref: treference);
  37. procedure make_simple_ref_sparc(list:TAsmList;var ref: treference;loadaddr : boolean;addrreg : tregister);
  38. procedure handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  39. procedure handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:tcgint;dst:tregister);
  40. { parameter }
  41. procedure a_load_const_cgpara(list:TAsmList;size:tcgsize;a:tcgint;const paraloc:TCGPara);override;
  42. procedure a_load_ref_cgpara(list:TAsmList;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;
  43. procedure a_loadaddr_ref_cgpara(list:TAsmList;const r:TReference;const paraloc:TCGPara);override;
  44. procedure a_loadfpu_reg_cgpara(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  45. procedure a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  46. procedure a_call_name(list:TAsmList;const s:string; weak: boolean);override;
  47. procedure a_call_reg(list:TAsmList;Reg:TRegister);override;
  48. { General purpose instructions }
  49. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  50. procedure a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:tcgint;reg:TRegister);override;
  51. procedure a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  52. procedure a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:tcgint;src, dst:tregister);override;
  53. procedure a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  54. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  55. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  56. { move instructions }
  57. procedure a_load_const_reg(list:TAsmList;size:tcgsize;a:tcgint;reg:tregister);override;
  58. procedure a_load_const_ref(list:TAsmList;size:tcgsize;a:tcgint;const ref:TReference);override;
  59. procedure a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  60. procedure a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  61. procedure a_load_reg_reg(list:TAsmList;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  62. procedure a_loadaddr_ref_reg(list:TAsmList;const ref:TReference;r:tregister);override;
  63. { fpu move instructions }
  64. procedure a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);override;
  65. procedure a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);override;
  66. procedure a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);override;
  67. { comparison operations }
  68. procedure a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:tcgint;reg:tregister;l:tasmlabel);override;
  69. procedure a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  70. procedure a_jmp_always(List:TAsmList;l:TAsmLabel);override;
  71. procedure a_jmp_name(list : TAsmList;const s : string);override;
  72. procedure a_jmp_cond(list:TAsmList;cond:TOpCmp;l:tasmlabel);{ override;}
  73. procedure a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);override;
  74. procedure g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  75. procedure g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);override;
  76. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  77. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  78. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  79. procedure g_maybe_got_init(list: TAsmList); override;
  80. procedure g_restore_registers(list:TAsmList);override;
  81. procedure g_save_registers(list : TAsmList);override;
  82. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  83. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);override;
  84. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  85. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  86. { Transform unsupported methods into Internal errors }
  87. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister); override;
  88. procedure g_stackpointer_alloc(list : TAsmList;localsize : longint);override;
  89. private
  90. g1_used : boolean;
  91. use_unlimited_pic_mode : boolean;
  92. end;
  93. TCg64Sparc=class(tcg64f32)
  94. private
  95. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  96. public
  97. procedure a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);override;
  98. procedure a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);override;
  99. procedure a_load64_ref_cgpara(list : TAsmList;const r : treference;const paraloc : tcgpara);override;
  100. procedure a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);override;
  101. procedure a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);override;
  102. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  103. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  104. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  105. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  106. end;
  107. procedure create_codegen;
  108. const
  109. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  110. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR,A_NONE,A_NONE
  111. );
  112. TOpCG2AsmOpWithFlags : array[topcg] of TAsmOp=(
  113. A_NONE,A_MOV,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc,A_NONE,A_NONE
  114. );
  115. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  116. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  117. );
  118. implementation
  119. uses
  120. globals,verbose,systems,cutils,
  121. paramgr,fmodule,
  122. tgobj,
  123. procinfo,cpupi;
  124. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  125. begin
  126. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  127. InternalError(2002100804);
  128. result :=not(assigned(ref.symbol))and
  129. (((ref.index = NR_NO) and
  130. (ref.offset >= simm13lo) and
  131. (ref.offset <= simm13hi)) or
  132. ((ref.index <> NR_NO) and
  133. (ref.offset = 0)));
  134. end;
  135. procedure tcgsparc.make_simple_ref(list:TAsmList;var ref: treference);
  136. begin
  137. make_simple_ref_sparc(list,ref,false,NR_NO);
  138. end;
  139. procedure tcgsparc.make_simple_ref_sparc(list:TAsmList;var ref: treference;loadaddr : boolean;addrreg : tregister);
  140. var
  141. tmpreg,tmpreg2 : tregister;
  142. tmpref : treference;
  143. need_add_got,need_got_load : boolean;
  144. begin
  145. if loadaddr then
  146. tmpreg:=addrreg
  147. else
  148. tmpreg:=NR_NO;
  149. need_add_got:=false;
  150. need_got_load:=false;
  151. { Be sure to have a base register }
  152. if (ref.base=NR_NO) then
  153. begin
  154. ref.base:=ref.index;
  155. ref.index:=NR_NO;
  156. end;
  157. if (cs_create_pic in current_settings.moduleswitches) and
  158. (tf_pic_uses_got in target_info.flags) and
  159. use_unlimited_pic_mode and
  160. assigned(ref.symbol) then
  161. begin
  162. if not(pi_needs_got in current_procinfo.flags) then
  163. begin
  164. //internalerror(200501161);
  165. include(current_procinfo.flags,pi_needs_got);
  166. end;
  167. if current_procinfo.got=NR_NO then
  168. current_procinfo.got:=NR_L7;
  169. need_got_load:=true;
  170. need_add_got:=true;
  171. end;
  172. if (cs_create_pic in current_settings.moduleswitches) and
  173. (tf_pic_uses_got in target_info.flags) and
  174. not use_unlimited_pic_mode and
  175. assigned(ref.symbol) then
  176. begin
  177. if tmpreg=NR_NO then
  178. tmpreg:=GetIntRegister(list,OS_INT);
  179. reference_reset(tmpref,ref.alignment);
  180. tmpref.symbol:=ref.symbol;
  181. tmpref.refaddr:=addr_pic;
  182. if not(pi_needs_got in current_procinfo.flags) then
  183. begin
  184. //internalerror(200501161);
  185. include(current_procinfo.flags,pi_needs_got);
  186. end;
  187. if current_procinfo.got=NR_NO then
  188. current_procinfo.got:=NR_L7;
  189. tmpref.index:=current_procinfo.got;
  190. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  191. ref.symbol:=nil;
  192. if (ref.index<>NR_NO) then
  193. begin
  194. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  195. ref.index:=tmpreg;
  196. end
  197. else
  198. begin
  199. if ref.base<>NR_NO then
  200. ref.index:=tmpreg
  201. else
  202. ref.base:=tmpreg;
  203. end;
  204. end;
  205. { When need to use SETHI, do it first }
  206. if assigned(ref.symbol) or
  207. (ref.offset<simm13lo) or
  208. (ref.offset>simm13hi) then
  209. begin
  210. if tmpreg=NR_NO then
  211. tmpreg:=GetIntRegister(list,OS_INT);
  212. reference_reset(tmpref,ref.alignment);
  213. tmpref.symbol:=ref.symbol;
  214. if not need_got_load then
  215. tmpref.offset:=ref.offset;
  216. tmpref.refaddr:=addr_high;
  217. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  218. if (ref.offset=0) and (ref.index=NR_NO) and
  219. (ref.base=NR_NO) and not need_add_got then
  220. begin
  221. ref.refaddr:=addr_low;
  222. end
  223. else
  224. begin
  225. { Load the low part is left }
  226. tmpref.refaddr:=addr_low;
  227. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  228. if not need_got_load then
  229. ref.offset:=0;
  230. { symbol is loaded }
  231. ref.symbol:=nil;
  232. end;
  233. if need_add_got then
  234. begin
  235. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,current_procinfo.got,tmpreg));
  236. need_add_got:=false;
  237. end;
  238. if need_got_load then
  239. begin
  240. tmpref.refaddr:=addr_no;
  241. tmpref.base:=tmpreg;
  242. tmpref.symbol:=nil;
  243. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  244. need_got_load:=false;
  245. if (ref.offset<simm13lo) or
  246. (ref.offset>simm13hi) then
  247. begin
  248. tmpref.symbol:=nil;
  249. tmpref.offset:=ref.offset;
  250. tmpref.base:=tmpreg;
  251. tmpref.refaddr := addr_high;
  252. tmpreg2:=GetIntRegister(list,OS_INT);
  253. a_load_const_reg(list,OS_INT,ref.offset,tmpreg2);
  254. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,tmpreg2,tmpreg));
  255. ref.offset:=0;
  256. end;
  257. end;
  258. if (ref.index<>NR_NO) then
  259. begin
  260. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  261. ref.index:=tmpreg;
  262. end
  263. else
  264. begin
  265. if ref.base<>NR_NO then
  266. ref.index:=tmpreg
  267. else
  268. ref.base:=tmpreg;
  269. end;
  270. end;
  271. if need_add_got then
  272. begin
  273. if tmpreg=NR_NO then
  274. tmpreg:=GetIntRegister(list,OS_INT);
  275. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,current_procinfo.got,tmpreg));
  276. ref.base:=tmpreg;
  277. ref.index:=NR_NO;
  278. end;
  279. if need_got_load then
  280. begin
  281. if tmpreg=NR_NO then
  282. tmpreg:=GetIntRegister(list,OS_INT);
  283. list.concat(taicpu.op_ref_reg(A_LD,ref,tmpreg));
  284. ref.base:=tmpreg;
  285. ref.index:=NR_NO;
  286. end;
  287. if (ref.base<>NR_NO) or loadaddr then
  288. begin
  289. if loadaddr then
  290. begin
  291. if ref.index<>NR_NO then
  292. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  293. ref.base:=tmpreg;
  294. ref.index:=NR_NO;
  295. if ref.offset<>0 then
  296. list.concat(taicpu.op_reg_const_reg(A_ADD,ref.base,ref.offset,tmpreg));
  297. end
  298. else if (ref.index<>NR_NO) and
  299. ((ref.offset<>0) or assigned(ref.symbol)) then
  300. begin
  301. if tmpreg=NR_NO then
  302. tmpreg:=GetIntRegister(list,OS_INT);
  303. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  304. ref.base:=tmpreg;
  305. ref.index:=NR_NO;
  306. end;
  307. end;
  308. end;
  309. procedure tcgsparc.handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  310. begin
  311. make_simple_ref(list,ref);
  312. if isstore then
  313. list.concat(taicpu.op_reg_ref(op,reg,ref))
  314. else
  315. list.concat(taicpu.op_ref_reg(op,ref,reg));
  316. end;
  317. procedure tcgsparc.handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:tcgint;dst:tregister);
  318. var
  319. tmpreg : tregister;
  320. begin
  321. if (a<simm13lo) or
  322. (a>simm13hi) then
  323. begin
  324. if g1_used then
  325. GetIntRegister(list,OS_INT)
  326. else
  327. begin
  328. tmpreg:=NR_G1;
  329. g1_used:=true;
  330. end;
  331. a_load_const_reg(list,OS_INT,a,tmpreg);
  332. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  333. if tmpreg=NR_G1 then
  334. g1_used:=false;
  335. end
  336. else
  337. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  338. end;
  339. {****************************************************************************
  340. Assembler code
  341. ****************************************************************************}
  342. procedure Tcgsparc.init_register_allocators;
  343. begin
  344. inherited init_register_allocators;
  345. if (cs_create_pic in current_settings.moduleswitches) and
  346. assigned(current_procinfo) and
  347. (pi_needs_got in current_procinfo.flags) then
  348. begin
  349. current_procinfo.got:=NR_L7;
  350. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  351. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  352. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6],
  353. first_int_imreg,[]);
  354. end
  355. else
  356. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  357. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  358. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  359. first_int_imreg,[]);
  360. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  361. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  362. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  363. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  364. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  365. first_fpu_imreg,[]);
  366. { needs at least one element for rgobj not to crash }
  367. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  368. [RS_L0],first_mm_imreg,[]);
  369. end;
  370. procedure Tcgsparc.done_register_allocators;
  371. begin
  372. rg[R_INTREGISTER].free;
  373. rg[R_FPUREGISTER].free;
  374. rg[R_MMREGISTER].free;
  375. inherited done_register_allocators;
  376. end;
  377. function tcgsparc.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  378. begin
  379. if size=OS_F64 then
  380. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  381. else
  382. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  383. end;
  384. procedure TCgSparc.a_load_const_cgpara(list:TAsmList;size:tcgsize;a:tcgint;const paraloc:TCGPara);
  385. var
  386. Ref:TReference;
  387. begin
  388. paraloc.check_simple_location;
  389. paramanager.alloccgpara(list,paraloc);
  390. case paraloc.location^.loc of
  391. LOC_REGISTER,LOC_CREGISTER:
  392. a_load_const_reg(list,size,a,paraloc.location^.register);
  393. LOC_REFERENCE:
  394. begin
  395. { Code conventions need the parameters being allocated in %o6+92 }
  396. with paraloc.location^.Reference do
  397. begin
  398. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  399. InternalError(2002081104);
  400. reference_reset_base(ref,index,offset,paraloc.alignment);
  401. end;
  402. a_load_const_ref(list,size,a,ref);
  403. end;
  404. else
  405. InternalError(2002122200);
  406. end;
  407. end;
  408. procedure TCgSparc.a_load_ref_cgpara(list:TAsmList;sz:TCgSize;const r:TReference;const paraloc:TCGPara);
  409. var
  410. ref: treference;
  411. tmpreg:TRegister;
  412. begin
  413. paraloc.check_simple_location;
  414. paramanager.alloccgpara(list,paraloc);
  415. with paraloc.location^ do
  416. begin
  417. case loc of
  418. LOC_REGISTER,LOC_CREGISTER :
  419. a_load_ref_reg(list,sz,paraloc.location^.size,r,Register);
  420. LOC_REFERENCE:
  421. begin
  422. { Code conventions need the parameters being allocated in %o6+92 }
  423. with Reference do
  424. begin
  425. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  426. InternalError(2002081104);
  427. reference_reset_base(ref,index,offset,paraloc.alignment);
  428. end;
  429. if g1_used then
  430. GetIntRegister(list,OS_INT)
  431. else
  432. begin
  433. tmpreg:=NR_G1;
  434. g1_used:=true;
  435. end;
  436. a_load_ref_reg(list,sz,sz,r,tmpreg);
  437. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  438. if tmpreg=NR_G1 then
  439. g1_used:=false;
  440. end;
  441. else
  442. internalerror(2002081103);
  443. end;
  444. end;
  445. end;
  446. procedure TCgSparc.a_loadaddr_ref_cgpara(list:TAsmList;const r:TReference;const paraloc:TCGPara);
  447. var
  448. Ref:TReference;
  449. TmpReg:TRegister;
  450. begin
  451. paraloc.check_simple_location;
  452. paramanager.alloccgpara(list,paraloc);
  453. with paraloc.location^ do
  454. begin
  455. case loc of
  456. LOC_REGISTER,LOC_CREGISTER:
  457. a_loadaddr_ref_reg(list,r,register);
  458. LOC_REFERENCE:
  459. begin
  460. reference_reset(ref,paraloc.alignment);
  461. ref.base := reference.index;
  462. ref.offset := reference.offset;
  463. tmpreg:=GetAddressRegister(list);
  464. a_loadaddr_ref_reg(list,r,tmpreg);
  465. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  466. end;
  467. else
  468. internalerror(2002080701);
  469. end;
  470. end;
  471. end;
  472. procedure tcgsparc.a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  473. var
  474. href,href2 : treference;
  475. hloc : pcgparalocation;
  476. begin
  477. href:=ref;
  478. hloc:=paraloc.location;
  479. while assigned(hloc) do
  480. begin
  481. paramanager.allocparaloc(list,hloc);
  482. case hloc^.loc of
  483. LOC_REGISTER,LOC_CREGISTER :
  484. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  485. LOC_REFERENCE :
  486. begin
  487. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset,paraloc.alignment);
  488. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  489. end;
  490. LOC_FPUREGISTER,LOC_CFPUREGISTER :
  491. a_loadfpu_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  492. else
  493. internalerror(200408241);
  494. end;
  495. inc(href.offset,tcgsize2size[hloc^.size]);
  496. hloc:=hloc^.next;
  497. end;
  498. end;
  499. procedure tcgsparc.a_loadfpu_reg_cgpara(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  500. var
  501. href : treference;
  502. begin
  503. { happens for function result loc }
  504. if paraloc.location^.loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER] then
  505. begin
  506. paraloc.check_simple_location;
  507. paramanager.allocparaloc(list,paraloc.location);
  508. a_loadfpu_reg_reg(list,size,paraloc.location^.size,r,paraloc.location^.register);
  509. end
  510. else
  511. begin
  512. tg.GetTemp(list,TCGSize2Size[size],TCGSize2Size[size],tt_normal,href);
  513. a_loadfpu_reg_ref(list,size,size,r,href);
  514. a_loadfpu_ref_cgpara(list,size,href,paraloc);
  515. tg.Ungettemp(list,href);
  516. end;
  517. end;
  518. procedure TCgSparc.a_call_name(list:TAsmList;const s:string; weak: boolean);
  519. begin
  520. if not weak then
  521. list.concat(taicpu.op_sym(A_CALL,current_asmdata.RefAsmSymbol(s)))
  522. else
  523. list.concat(taicpu.op_sym(A_CALL,current_asmdata.WeakRefAsmSymbol(s)));
  524. { Delay slot }
  525. list.concat(taicpu.op_none(A_NOP));
  526. end;
  527. procedure TCgSparc.a_call_reg(list:TAsmList;Reg:TRegister);
  528. begin
  529. list.concat(taicpu.op_reg(A_CALL,reg));
  530. { Delay slot }
  531. list.concat(taicpu.op_none(A_NOP));
  532. end;
  533. {********************** load instructions ********************}
  534. procedure TCgSparc.a_load_const_reg(list : TAsmList;size : TCGSize;a : tcgint;reg : TRegister);
  535. begin
  536. { we don't use the set instruction here because it could be evalutated to two
  537. instructions which would cause problems with the delay slot (FK) }
  538. if (a=0) then
  539. list.concat(taicpu.op_reg(A_CLR,reg))
  540. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  541. else if (aint(a) and aint($1fff))=0 then
  542. list.concat(taicpu.op_const_reg(A_SETHI,aint(a) shr 10,reg))
  543. else if (a>=simm13lo) and (a<=simm13hi) then
  544. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  545. else
  546. begin
  547. list.concat(taicpu.op_const_reg(A_SETHI,aint(a) shr 10,reg));
  548. list.concat(taicpu.op_reg_const_reg(A_OR,reg,aint(a) and aint($3ff),reg));
  549. end;
  550. end;
  551. procedure TCgSparc.a_load_const_ref(list : TAsmList;size : tcgsize;a : tcgint;const ref : TReference);
  552. begin
  553. if a=0 then
  554. a_load_reg_ref(list,size,size,NR_G0,ref)
  555. else
  556. inherited a_load_const_ref(list,size,a,ref);
  557. end;
  558. procedure TCgSparc.a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  559. var
  560. op : tasmop;
  561. begin
  562. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  563. fromsize := tosize;
  564. if (ref.alignment<>0) and
  565. (ref.alignment<tcgsize2size[tosize]) then
  566. begin
  567. a_load_reg_ref_unaligned(list,FromSize,ToSize,reg,ref);
  568. end
  569. else
  570. begin
  571. case tosize of
  572. { signed integer registers }
  573. OS_8,
  574. OS_S8:
  575. Op:=A_STB;
  576. OS_16,
  577. OS_S16:
  578. Op:=A_STH;
  579. OS_32,
  580. OS_S32:
  581. Op:=A_ST;
  582. else
  583. InternalError(2002122100);
  584. end;
  585. handle_load_store(list,true,op,reg,ref);
  586. end;
  587. end;
  588. procedure TCgSparc.a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  589. var
  590. op : tasmop;
  591. begin
  592. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  593. fromsize := tosize;
  594. if (ref.alignment<>0) and
  595. (ref.alignment<tcgsize2size[fromsize]) then
  596. begin
  597. a_load_ref_reg_unaligned(list,FromSize,ToSize,ref,reg);
  598. end
  599. else
  600. begin
  601. case fromsize of
  602. OS_S8:
  603. Op:=A_LDSB;{Load Signed Byte}
  604. OS_8:
  605. Op:=A_LDUB;{Load Unsigned Byte}
  606. OS_S16:
  607. Op:=A_LDSH;{Load Signed Halfword}
  608. OS_16:
  609. Op:=A_LDUH;{Load Unsigned Halfword}
  610. OS_S32,
  611. OS_32:
  612. Op:=A_LD;{Load Word}
  613. OS_S64,
  614. OS_64:
  615. Op:=A_LDD;{Load a Long Word}
  616. else
  617. InternalError(2002122101);
  618. end;
  619. handle_load_store(list,false,op,reg,ref);
  620. if (fromsize=OS_S8) and
  621. (tosize=OS_16) then
  622. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  623. end;
  624. end;
  625. procedure TCgSparc.a_load_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  626. var
  627. instr : taicpu;
  628. begin
  629. if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  630. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and
  631. (fromsize <> tosize)) or
  632. { needs to mask out the sign in the top 16 bits }
  633. ((fromsize = OS_S8) and
  634. (tosize = OS_16)) then
  635. case tosize of
  636. OS_8 :
  637. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  638. OS_16 :
  639. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  640. OS_32,
  641. OS_S32 :
  642. begin
  643. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  644. list.Concat(instr);
  645. { Notify the register allocator that we have written a move instruction so
  646. it can try to eliminate it. }
  647. add_move_instruction(instr);
  648. end;
  649. OS_S8 :
  650. begin
  651. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  652. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  653. end;
  654. OS_S16 :
  655. begin
  656. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  657. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  658. end;
  659. else
  660. internalerror(2002090901);
  661. end
  662. else
  663. begin
  664. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  665. list.Concat(instr);
  666. { Notify the register allocator that we have written a move instruction so
  667. it can try to eliminate it. }
  668. add_move_instruction(instr);
  669. end;
  670. end;
  671. procedure TCgSparc.a_loadaddr_ref_reg(list : TAsmList;const ref : TReference;r : tregister);
  672. var
  673. tmpref,href : treference;
  674. hreg,tmpreg,hreg2 : tregister;
  675. need_got,need_got_load : boolean;
  676. begin
  677. href:=ref;
  678. (* make_simple_ref_sparc(list,href,true,r); *)
  679. need_got:=false;
  680. need_got_load:=false;
  681. if (href.base=NR_NO) and (href.index<>NR_NO) then
  682. internalerror(200306171);
  683. if (cs_create_pic in current_settings.moduleswitches) and
  684. (tf_pic_uses_got in target_info.flags) and
  685. use_unlimited_pic_mode and
  686. assigned(ref.symbol) then
  687. begin
  688. if not(pi_needs_got in current_procinfo.flags) then
  689. begin
  690. //internalerror(200501161);
  691. include(current_procinfo.flags,pi_needs_got);
  692. end;
  693. if current_procinfo.got=NR_NO then
  694. current_procinfo.got:=NR_L7;
  695. need_got_load:=true;
  696. need_got:=true;
  697. end;
  698. if (cs_create_pic in current_settings.moduleswitches) and
  699. (tf_pic_uses_got in target_info.flags) and
  700. not use_unlimited_pic_mode and
  701. assigned(href.symbol) then
  702. begin
  703. tmpreg:=GetIntRegister(list,OS_ADDR);
  704. reference_reset(tmpref,href.alignment);
  705. tmpref.symbol:=href.symbol;
  706. tmpref.refaddr:=addr_pic;
  707. if not(pi_needs_got in current_procinfo.flags) then
  708. begin
  709. //internalerror(200501161);
  710. include(current_procinfo.flags,pi_needs_got);
  711. end;
  712. if current_procinfo.got=NR_NO then
  713. current_procinfo.got:=NR_L7;
  714. tmpref.base:=current_procinfo.got;
  715. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  716. href.symbol:=nil;
  717. if (href.index<>NR_NO) then
  718. begin
  719. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,href.index,tmpreg));
  720. href.index:=tmpreg;
  721. end
  722. else
  723. begin
  724. if href.base<>NR_NO then
  725. href.index:=tmpreg
  726. else
  727. href.base:=tmpreg;
  728. end;
  729. end;
  730. { At least big offset (need SETHI), maybe base and maybe index }
  731. if assigned(href.symbol) or
  732. (href.offset<simm13lo) or
  733. (href.offset>simm13hi) then
  734. begin
  735. hreg:=GetAddressRegister(list);
  736. reference_reset(tmpref,href.alignment);
  737. tmpref.symbol := href.symbol;
  738. if not need_got_load then
  739. tmpref.offset := href.offset;
  740. tmpref.refaddr := addr_high;
  741. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  742. { Only the low part is left }
  743. tmpref.refaddr:=addr_low;
  744. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  745. if need_got then
  746. begin
  747. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,current_procinfo.got,hreg));
  748. need_got:=false;
  749. end;
  750. if need_got_load then
  751. begin
  752. tmpref.symbol:=nil;
  753. tmpref.base:=hreg;
  754. tmpref.refaddr:=addr_no;
  755. list.concat(taicpu.op_ref_reg(A_LD,tmpref,hreg));
  756. need_got_load:=false;
  757. if (href.offset<simm13lo) or
  758. (href.offset>simm13hi) then
  759. begin
  760. tmpref.symbol:=nil;
  761. tmpref.offset:=href.offset;
  762. tmpref.refaddr := addr_high;
  763. hreg2:=GetIntRegister(list,OS_INT);
  764. a_load_const_reg(list,OS_INT,href.offset,hreg2);
  765. { Only the low part is left }
  766. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,hreg2,hreg));
  767. end
  768. else if (href.offset<>0) then
  769. begin
  770. list.concat(taicpu.op_reg_const_reg(A_ADD,hreg,href.offset,hreg));
  771. end;
  772. end;
  773. if href.base<>NR_NO then
  774. begin
  775. if href.index<>NR_NO then
  776. begin
  777. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,hreg));
  778. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  779. end
  780. else
  781. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,r));
  782. end
  783. else
  784. begin
  785. if hreg<>r then
  786. a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);
  787. end;
  788. end
  789. else
  790. { At least small offset, maybe base and maybe index }
  791. if href.offset<>0 then
  792. begin
  793. if href.base<>NR_NO then
  794. begin
  795. if href.index<>NR_NO then
  796. begin
  797. hreg:=GetAddressRegister(list);
  798. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,hreg));
  799. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  800. end
  801. else
  802. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,r));
  803. end
  804. else
  805. list.concat(taicpu.op_const_reg(A_MOV,href.offset,r));
  806. end
  807. else
  808. { Both base and index }
  809. if href.index<>NR_NO then
  810. list.concat(taicpu.op_reg_reg_reg(A_ADD,href.base,href.index,r))
  811. else
  812. { Only base }
  813. if href.base<>NR_NO then
  814. a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r)
  815. else
  816. { only offset, can be generated by absolute }
  817. a_load_const_reg(list,OS_ADDR,href.offset,r);
  818. if need_got then
  819. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,current_procinfo.got,r));
  820. if need_got_load then
  821. list.concat(taicpu.op_reg_reg(A_LD,r,r));
  822. end;
  823. procedure TCgSparc.a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);
  824. const
  825. FpuMovInstr : Array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  826. ((A_FMOVS,A_FSTOD),(A_FDTOS,A_FMOVD));
  827. var
  828. op: TAsmOp;
  829. instr : taicpu;
  830. begin
  831. op:=fpumovinstr[fromsize,tosize];
  832. instr:=taicpu.op_reg_reg(op,reg1,reg2);
  833. list.Concat(instr);
  834. { Notify the register allocator that we have written a move instruction so
  835. it can try to eliminate it. }
  836. if (op = A_FMOVS) or
  837. (op = A_FMOVD) then
  838. add_move_instruction(instr);
  839. end;
  840. procedure TCgSparc.a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);
  841. const
  842. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  843. (A_LDF,A_LDDF);
  844. var
  845. tmpreg: tregister;
  846. begin
  847. if (fromsize<>tosize) then
  848. begin
  849. tmpreg:=reg;
  850. reg:=getfpuregister(list,fromsize);
  851. end;
  852. handle_load_store(list,false,fpuloadinstr[fromsize],reg,ref);
  853. if (fromsize<>tosize) then
  854. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  855. end;
  856. procedure TCgSparc.a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);
  857. const
  858. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  859. (A_STF,A_STDF);
  860. var
  861. tmpreg: tregister;
  862. begin
  863. if (fromsize<>tosize) then
  864. begin
  865. tmpreg:=getfpuregister(list,tosize);
  866. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  867. reg:=tmpreg;
  868. end;
  869. handle_load_store(list,true,fpuloadinstr[tosize],reg,ref);
  870. end;
  871. procedure tcgsparc.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  872. const
  873. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  874. begin
  875. if (op in overflowops) and
  876. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  877. a_load_reg_reg(list,OS_32,size,dst,dst);
  878. end;
  879. procedure TCgSparc.a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:tcgint;reg:TRegister);
  880. begin
  881. if Op in [OP_NEG,OP_NOT] then
  882. internalerror(200306011);
  883. if (a=0) then
  884. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  885. else
  886. handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);
  887. maybeadjustresult(list,op,size,reg);
  888. end;
  889. procedure TCgSparc.a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  890. var
  891. a : aint;
  892. begin
  893. Case Op of
  894. OP_NEG :
  895. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  896. OP_NOT :
  897. begin
  898. case size of
  899. OS_8 :
  900. a:=aint($ffffff00);
  901. OS_16 :
  902. a:=aint($ffff0000);
  903. else
  904. a:=0;
  905. end;
  906. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  907. end;
  908. else
  909. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  910. end;
  911. maybeadjustresult(list,op,size,dst);
  912. end;
  913. procedure TCgSparc.a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:tcgint;src, dst:tregister);
  914. var
  915. power : longInt;
  916. begin
  917. case op of
  918. OP_MUL,
  919. OP_IMUL:
  920. begin
  921. if ispowerof2(a,power) then
  922. begin
  923. { can be done with a shift }
  924. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  925. exit;
  926. end;
  927. end;
  928. OP_SUB,
  929. OP_ADD :
  930. begin
  931. if (a=0) then
  932. begin
  933. a_load_reg_reg(list,size,size,src,dst);
  934. exit;
  935. end;
  936. end;
  937. end;
  938. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  939. maybeadjustresult(list,op,size,dst);
  940. end;
  941. procedure TCgSparc.a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  942. begin
  943. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  944. maybeadjustresult(list,op,size,dst);
  945. end;
  946. procedure tcgsparc.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  947. var
  948. power : longInt;
  949. tmpreg1,tmpreg2 : tregister;
  950. begin
  951. ovloc.loc:=LOC_VOID;
  952. case op of
  953. OP_SUB,
  954. OP_ADD :
  955. begin
  956. if (a=0) then
  957. begin
  958. a_load_reg_reg(list,size,size,src,dst);
  959. exit;
  960. end;
  961. end;
  962. end;
  963. if setflags then
  964. begin
  965. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[op],src,a,dst);
  966. case op of
  967. OP_MUL:
  968. begin
  969. tmpreg1:=GetIntRegister(list,OS_INT);
  970. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  971. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  972. ovloc.loc:=LOC_FLAGS;
  973. ovloc.resflags:=F_NE;
  974. end;
  975. OP_IMUL:
  976. begin
  977. tmpreg1:=GetIntRegister(list,OS_INT);
  978. tmpreg2:=GetIntRegister(list,OS_INT);
  979. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  980. list.concat(taicpu.op_reg_const_reg(A_SRA,dst,31,tmpreg2));
  981. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  982. ovloc.loc:=LOC_FLAGS;
  983. ovloc.resflags:=F_NE;
  984. end;
  985. end;
  986. end
  987. else
  988. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  989. maybeadjustresult(list,op,size,dst);
  990. end;
  991. procedure tcgsparc.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  992. var
  993. tmpreg1,tmpreg2 : tregister;
  994. begin
  995. ovloc.loc:=LOC_VOID;
  996. if setflags then
  997. begin
  998. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[op],src2,src1,dst));
  999. case op of
  1000. OP_MUL:
  1001. begin
  1002. tmpreg1:=GetIntRegister(list,OS_INT);
  1003. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  1004. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  1005. ovloc.loc:=LOC_FLAGS;
  1006. ovloc.resflags:=F_NE;
  1007. end;
  1008. OP_IMUL:
  1009. begin
  1010. tmpreg1:=GetIntRegister(list,OS_INT);
  1011. tmpreg2:=GetIntRegister(list,OS_INT);
  1012. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  1013. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  1014. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  1015. ovloc.loc:=LOC_FLAGS;
  1016. ovloc.resflags:=F_NE;
  1017. end;
  1018. end;
  1019. end
  1020. else
  1021. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  1022. maybeadjustresult(list,op,size,dst);
  1023. end;
  1024. {*************** compare instructructions ****************}
  1025. procedure TCgSparc.a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:tcgint;reg:tregister;l:tasmlabel);
  1026. begin
  1027. if (a=0) then
  1028. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  1029. else
  1030. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  1031. a_jmp_cond(list,cmp_op,l);
  1032. end;
  1033. procedure TCgSparc.a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  1034. begin
  1035. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  1036. a_jmp_cond(list,cmp_op,l);
  1037. end;
  1038. procedure TCgSparc.a_jmp_always(List:TAsmList;l:TAsmLabel);
  1039. begin
  1040. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(l.name)));
  1041. { Delay slot }
  1042. list.Concat(TAiCpu.Op_none(A_NOP));
  1043. end;
  1044. procedure tcgsparc.a_jmp_name(list : TAsmList;const s : string);
  1045. begin
  1046. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(s)));
  1047. { Delay slot }
  1048. list.Concat(TAiCpu.Op_none(A_NOP));
  1049. end;
  1050. procedure TCgSparc.a_jmp_cond(list:TAsmList;cond:TOpCmp;l:TAsmLabel);
  1051. var
  1052. ai:TAiCpu;
  1053. begin
  1054. ai:=TAiCpu.Op_sym(A_Bxx,l);
  1055. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1056. list.Concat(ai);
  1057. { Delay slot }
  1058. list.Concat(TAiCpu.Op_none(A_NOP));
  1059. end;
  1060. procedure TCgSparc.a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);
  1061. var
  1062. ai : taicpu;
  1063. op : tasmop;
  1064. begin
  1065. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  1066. op:=A_FBxx
  1067. else
  1068. op:=A_Bxx;
  1069. ai := Taicpu.op_sym(op,l);
  1070. ai.SetCondition(flags_to_cond(f));
  1071. list.Concat(ai);
  1072. { Delay slot }
  1073. list.Concat(TAiCpu.Op_none(A_NOP));
  1074. end;
  1075. procedure TCgSparc.g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);
  1076. var
  1077. hl : tasmlabel;
  1078. begin
  1079. current_asmdata.getjumplabel(hl);
  1080. a_load_const_reg(list,size,1,reg);
  1081. a_jmp_flags(list,f,hl);
  1082. a_load_const_reg(list,size,0,reg);
  1083. a_label(list,hl);
  1084. end;
  1085. procedure tcgsparc.g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);
  1086. var
  1087. l : tlocation;
  1088. begin
  1089. l.loc:=LOC_VOID;
  1090. g_overflowCheck_loc(list,loc,def,l);
  1091. end;
  1092. procedure TCgSparc.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  1093. var
  1094. hl : tasmlabel;
  1095. ai:TAiCpu;
  1096. hflags : tresflags;
  1097. begin
  1098. if not(cs_check_overflow in current_settings.localswitches) then
  1099. exit;
  1100. current_asmdata.getjumplabel(hl);
  1101. case ovloc.loc of
  1102. LOC_VOID:
  1103. begin
  1104. if not((def.typ=pointerdef) or
  1105. ((def.typ=orddef) and
  1106. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,
  1107. pasbool8,pasbool16,pasbool32,pasbool64]))) then
  1108. begin
  1109. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  1110. ai.SetCondition(C_NO);
  1111. list.Concat(ai);
  1112. { Delay slot }
  1113. list.Concat(TAiCpu.Op_none(A_NOP));
  1114. end
  1115. else
  1116. a_jmp_cond(list,OC_AE,hl);
  1117. end;
  1118. LOC_FLAGS:
  1119. begin
  1120. hflags:=ovloc.resflags;
  1121. inverse_flags(hflags);
  1122. cg.a_jmp_flags(list,hflags,hl);
  1123. end;
  1124. else
  1125. internalerror(200409281);
  1126. end;
  1127. a_call_name(list,'FPC_OVERFLOW',false);
  1128. a_label(list,hl);
  1129. end;
  1130. { *********** entry/exit code and address loading ************ }
  1131. procedure TCgSparc.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  1132. begin
  1133. if nostackframe then
  1134. exit;
  1135. { Althogh the SPARC architecture require only word alignment, software
  1136. convention and the operating system require every stack frame to be double word
  1137. aligned }
  1138. LocalSize:=align(LocalSize,8);
  1139. { Execute the SAVE instruction to get a new register window and create a new
  1140. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  1141. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  1142. after execution of that instruction is the called function stack pointer}
  1143. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  1144. if LocalSize>4096 then
  1145. begin
  1146. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  1147. g1_used:=true;
  1148. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  1149. g1_used:=false;
  1150. end
  1151. else
  1152. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  1153. end;
  1154. procedure TCgSparc.g_maybe_got_init(list : TAsmList);
  1155. var
  1156. ref : treference;
  1157. begin
  1158. if (cs_create_pic in current_settings.moduleswitches) and
  1159. (pi_needs_got in current_procinfo.flags) then
  1160. begin
  1161. current_procinfo.got:=NR_L7;
  1162. { Set register $l7 to _GLOBAL_OFFSET_TABLE_ at function entry }
  1163. { The offsets -8 for %hi and -4 for %lo correspnod to the
  1164. code distance from the call to FPC_GETGOT inxtruction }
  1165. reference_reset_symbol(ref,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_'),-8,sizeof(pint));
  1166. ref.refaddr:=addr_high;
  1167. list.concat(taicpu.op_ref_reg(A_SETHI,ref,NR_L7));
  1168. ref.refaddr:=addr_low;
  1169. ref.offset:=-4;
  1170. list.concat(Taicpu.Op_reg_ref_reg(A_OR,NR_L7,ref,NR_L7));
  1171. list.concat(Taicpu.Op_sym(A_CALL,current_asmdata.RefAsmSymbol('FPC_GETGOT')));
  1172. { Delay slot }
  1173. list.concat(Taicpu.Op_none(A_NOP));
  1174. end;
  1175. end;
  1176. procedure TCgSparc.g_restore_registers(list:TAsmList);
  1177. begin
  1178. { The sparc port uses the sparc standard calling convetions so this function has no used }
  1179. end;
  1180. procedure TCgSparc.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  1181. var
  1182. hr : treference;
  1183. begin
  1184. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef.proccalloption) then
  1185. begin
  1186. reference_reset(hr,sizeof(pint));
  1187. hr.offset:=12;
  1188. hr.refaddr:=addr_full;
  1189. if nostackframe then
  1190. begin
  1191. hr.base:=NR_O7;
  1192. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  1193. list.concat(Taicpu.op_none(A_NOP))
  1194. end
  1195. else
  1196. begin
  1197. { We use trivial restore in the delay slot of the JMPL instruction, as we
  1198. already set result onto %i0 }
  1199. hr.base:=NR_I7;
  1200. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  1201. list.concat(Taicpu.op_none(A_RESTORE));
  1202. end;
  1203. end
  1204. else
  1205. begin
  1206. if nostackframe then
  1207. begin
  1208. { Here we need to use RETL instead of RET so it uses %o7 }
  1209. list.concat(Taicpu.op_none(A_RETL));
  1210. list.concat(Taicpu.op_none(A_NOP))
  1211. end
  1212. else
  1213. begin
  1214. { We use trivial restore in the delay slot of the JMPL instruction, as we
  1215. already set result onto %i0 }
  1216. list.concat(Taicpu.op_none(A_RET));
  1217. list.concat(Taicpu.op_none(A_RESTORE));
  1218. end;
  1219. end;
  1220. end;
  1221. procedure TCgSparc.g_save_registers(list : TAsmList);
  1222. begin
  1223. { The sparc port uses the sparc standard calling convetions so this function has no used }
  1224. end;
  1225. { ************* concatcopy ************ }
  1226. procedure tcgsparc.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  1227. var
  1228. paraloc1,paraloc2,paraloc3 : TCGPara;
  1229. begin
  1230. paraloc1.init;
  1231. paraloc2.init;
  1232. paraloc3.init;
  1233. paramanager.getintparaloc(pocall_default,1,voidpointertype,paraloc1);
  1234. paramanager.getintparaloc(pocall_default,2,voidpointertype,paraloc2);
  1235. paramanager.getintparaloc(pocall_default,3,ptrsinttype,paraloc3);
  1236. a_load_const_cgpara(list,OS_SINT,len,paraloc3);
  1237. a_loadaddr_ref_cgpara(list,dest,paraloc2);
  1238. a_loadaddr_ref_cgpara(list,source,paraloc1);
  1239. paramanager.freecgpara(list,paraloc3);
  1240. paramanager.freecgpara(list,paraloc2);
  1241. paramanager.freecgpara(list,paraloc1);
  1242. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1243. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1244. a_call_name(list,'FPC_MOVE',false);
  1245. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1246. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1247. paraloc3.done;
  1248. paraloc2.done;
  1249. paraloc1.done;
  1250. end;
  1251. procedure TCgSparc.g_concatcopy(list:TAsmList;const source,dest:treference;len:tcgint);
  1252. var
  1253. tmpreg1,
  1254. hreg,
  1255. countreg: TRegister;
  1256. src, dst: TReference;
  1257. lab: tasmlabel;
  1258. count, count2: aint;
  1259. begin
  1260. if len>high(longint) then
  1261. internalerror(2002072704);
  1262. { anybody wants to determine a good value here :)? }
  1263. if len>100 then
  1264. g_concatcopy_move(list,source,dest,len)
  1265. else
  1266. begin
  1267. reference_reset(src,source.alignment);
  1268. reference_reset(dst,dest.alignment);
  1269. { load the address of source into src.base }
  1270. src.base:=GetAddressRegister(list);
  1271. a_loadaddr_ref_reg(list,source,src.base);
  1272. { load the address of dest into dst.base }
  1273. dst.base:=GetAddressRegister(list);
  1274. a_loadaddr_ref_reg(list,dest,dst.base);
  1275. { generate a loop }
  1276. count:=len div 4;
  1277. if count>4 then
  1278. begin
  1279. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1280. { have to be set to 8. I put an Inc there so debugging may be }
  1281. { easier (should offset be different from zero here, it will be }
  1282. { easy to notice in the generated assembler }
  1283. countreg:=GetIntRegister(list,OS_INT);
  1284. tmpreg1:=GetIntRegister(list,OS_INT);
  1285. a_load_const_reg(list,OS_INT,count,countreg);
  1286. { explicitely allocate R_O0 since it can be used safely here }
  1287. { (for holding date that's being copied) }
  1288. current_asmdata.getjumplabel(lab);
  1289. a_label(list, lab);
  1290. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1291. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1292. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  1293. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  1294. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1295. a_jmp_cond(list,OC_NE,lab);
  1296. list.concat(taicpu.op_none(A_NOP));
  1297. { keep the registers alive }
  1298. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1299. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1300. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1301. len := len mod 4;
  1302. end;
  1303. { unrolled loop }
  1304. count:=len div 4;
  1305. if count>0 then
  1306. begin
  1307. tmpreg1:=GetIntRegister(list,OS_INT);
  1308. for count2 := 1 to count do
  1309. begin
  1310. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1311. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1312. inc(src.offset,4);
  1313. inc(dst.offset,4);
  1314. end;
  1315. len := len mod 4;
  1316. end;
  1317. if (len and 4) <> 0 then
  1318. begin
  1319. hreg:=GetIntRegister(list,OS_INT);
  1320. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  1321. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  1322. inc(src.offset,4);
  1323. inc(dst.offset,4);
  1324. end;
  1325. { copy the leftovers }
  1326. if (len and 2) <> 0 then
  1327. begin
  1328. hreg:=GetIntRegister(list,OS_INT);
  1329. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1330. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1331. inc(src.offset,2);
  1332. inc(dst.offset,2);
  1333. end;
  1334. if (len and 1) <> 0 then
  1335. begin
  1336. hreg:=GetIntRegister(list,OS_INT);
  1337. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1338. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1339. end;
  1340. end;
  1341. end;
  1342. procedure tcgsparc.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);
  1343. var
  1344. src, dst: TReference;
  1345. tmpreg1,
  1346. countreg: TRegister;
  1347. i : aint;
  1348. lab: tasmlabel;
  1349. begin
  1350. if len>31 then
  1351. g_concatcopy_move(list,source,dest,len)
  1352. else
  1353. begin
  1354. reference_reset(src,source.alignment);
  1355. reference_reset(dst,dest.alignment);
  1356. { load the address of source into src.base }
  1357. src.base:=GetAddressRegister(list);
  1358. a_loadaddr_ref_reg(list,source,src.base);
  1359. { load the address of dest into dst.base }
  1360. dst.base:=GetAddressRegister(list);
  1361. a_loadaddr_ref_reg(list,dest,dst.base);
  1362. { generate a loop }
  1363. if len>4 then
  1364. begin
  1365. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1366. { have to be set to 8. I put an Inc there so debugging may be }
  1367. { easier (should offset be different from zero here, it will be }
  1368. { easy to notice in the generated assembler }
  1369. countreg:=GetIntRegister(list,OS_INT);
  1370. tmpreg1:=GetIntRegister(list,OS_INT);
  1371. a_load_const_reg(list,OS_INT,len,countreg);
  1372. { explicitely allocate R_O0 since it can be used safely here }
  1373. { (for holding date that's being copied) }
  1374. current_asmdata.getjumplabel(lab);
  1375. a_label(list, lab);
  1376. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1377. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1378. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1379. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1380. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1381. a_jmp_cond(list,OC_NE,lab);
  1382. list.concat(taicpu.op_none(A_NOP));
  1383. { keep the registers alive }
  1384. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1385. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1386. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1387. end
  1388. else
  1389. begin
  1390. { unrolled loop }
  1391. tmpreg1:=GetIntRegister(list,OS_INT);
  1392. for i:=1 to len do
  1393. begin
  1394. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1395. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1396. inc(src.offset);
  1397. inc(dst.offset);
  1398. end;
  1399. end;
  1400. end;
  1401. end;
  1402. procedure tcgsparc.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1403. var
  1404. make_global : boolean;
  1405. href : treference;
  1406. begin
  1407. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1408. Internalerror(200006137);
  1409. if not assigned(procdef.struct) or
  1410. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1411. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1412. Internalerror(200006138);
  1413. if procdef.owner.symtabletype<>ObjectSymtable then
  1414. Internalerror(200109191);
  1415. make_global:=false;
  1416. if (not current_module.is_unit) or create_smartlink or
  1417. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1418. make_global:=true;
  1419. if make_global then
  1420. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1421. else
  1422. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1423. { set param1 interface to self }
  1424. g_adjust_self_value(list,procdef,ioffset);
  1425. if (po_virtualmethod in procdef.procoptions) and
  1426. not is_objectpascal_helper(procdef.struct) then
  1427. begin
  1428. if (procdef.extnumber=$ffff) then
  1429. Internalerror(200006139);
  1430. { mov 0(%rdi),%rax ; load vmt}
  1431. reference_reset_base(href,NR_O0,0,sizeof(pint));
  1432. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_G1);
  1433. g1_used:=true;
  1434. { jmp *vmtoffs(%eax) ; method offs }
  1435. reference_reset_base(href,NR_G1,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),sizeof(pint));
  1436. list.concat(taicpu.op_ref_reg(A_LD,href,NR_G1));
  1437. { FIXME: this assumes for now that %l7 already has the correct value }
  1438. if (cs_create_pic in current_settings.moduleswitches) then
  1439. begin
  1440. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_G1,NR_L7,NR_G1));
  1441. reference_reset_base(href,NR_G1,0,sizeof(pint));
  1442. list.concat(taicpu.op_ref_reg(A_LD,href,NR_G1));
  1443. end;
  1444. list.concat(taicpu.op_reg(A_JMP,NR_G1));
  1445. g1_used:=false;
  1446. end
  1447. else
  1448. begin
  1449. reference_reset_symbol(href,current_asmdata.RefAsmSymbol(procdef.mangledname),0,sizeof(pint));
  1450. href.refaddr := addr_high;
  1451. list.concat(taicpu.op_ref_reg(A_SETHI,href,NR_G1));
  1452. g1_used:=true;
  1453. href.refaddr := addr_low;
  1454. list.concat(taicpu.op_reg_ref_reg(A_OR,NR_G1,href,NR_G1));
  1455. { FIXME: this assumes for now that %l7 already has the correct value }
  1456. if (cs_create_pic in current_settings.moduleswitches) then
  1457. begin
  1458. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_G1,NR_L7,NR_G1));
  1459. reference_reset_base(href,NR_G1,0,sizeof(pint));
  1460. list.concat(taicpu.op_ref_reg(A_LD,href,NR_G1));
  1461. end;
  1462. list.concat(taicpu.op_reg(A_JMP,NR_G1));
  1463. g1_used:=false;
  1464. end;
  1465. { Delay slot }
  1466. list.Concat(TAiCpu.Op_none(A_NOP));
  1467. List.concat(Tai_symbol_end.Createname(labelname));
  1468. end;
  1469. procedure tcgsparc.g_stackpointer_alloc(list : TAsmList;localsize : longint);
  1470. begin
  1471. Comment(V_Error,'tcgsparc.g_stackpointer_alloc method not implemented');
  1472. end;
  1473. procedure tcgsparc.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister);
  1474. begin
  1475. Comment(V_Error,'tcgsparc.a_bit_scan_reg_reg method not implemented');
  1476. end;
  1477. {****************************************************************************
  1478. TCG64Sparc
  1479. ****************************************************************************}
  1480. procedure tcg64sparc.a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);
  1481. var
  1482. tmpref: treference;
  1483. begin
  1484. { Override this function to prevent loading the reference twice }
  1485. tmpref:=ref;
  1486. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  1487. inc(tmpref.offset,4);
  1488. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  1489. end;
  1490. procedure tcg64sparc.a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);
  1491. var
  1492. tmpref: treference;
  1493. begin
  1494. { Override this function to prevent loading the reference twice }
  1495. tmpref:=ref;
  1496. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  1497. inc(tmpref.offset,4);
  1498. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  1499. end;
  1500. procedure tcg64sparc.a_load64_ref_cgpara(list : TAsmList;const r : treference;const paraloc : tcgpara);
  1501. var
  1502. hreg64 : tregister64;
  1503. begin
  1504. { Override this function to prevent loading the reference twice.
  1505. Use here some extra registers, but those are optimized away by the RA }
  1506. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  1507. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  1508. a_load64_ref_reg(list,r,hreg64);
  1509. a_load64_reg_cgpara(list,hreg64,paraloc);
  1510. end;
  1511. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  1512. begin
  1513. case op of
  1514. OP_ADD :
  1515. begin
  1516. op1:=A_ADDCC;
  1517. if checkoverflow then
  1518. op2:=A_ADDXCC
  1519. else
  1520. op2:=A_ADDX;
  1521. end;
  1522. OP_SUB :
  1523. begin
  1524. op1:=A_SUBCC;
  1525. if checkoverflow then
  1526. op2:=A_SUBXCC
  1527. else
  1528. op2:=A_SUBX;
  1529. end;
  1530. OP_XOR :
  1531. begin
  1532. op1:=A_XOR;
  1533. op2:=A_XOR;
  1534. end;
  1535. OP_OR :
  1536. begin
  1537. op1:=A_OR;
  1538. op2:=A_OR;
  1539. end;
  1540. OP_AND :
  1541. begin
  1542. op1:=A_AND;
  1543. op2:=A_AND;
  1544. end;
  1545. else
  1546. internalerror(200203241);
  1547. end;
  1548. end;
  1549. procedure TCg64Sparc.a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);
  1550. var
  1551. op1,op2 : TAsmOp;
  1552. begin
  1553. case op of
  1554. OP_NEG :
  1555. begin
  1556. { Use the simple code: y=0-z }
  1557. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1558. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1559. exit;
  1560. end;
  1561. OP_NOT :
  1562. begin
  1563. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1564. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1565. exit;
  1566. end;
  1567. end;
  1568. get_64bit_ops(op,op1,op2,false);
  1569. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1570. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1571. end;
  1572. procedure TCg64Sparc.a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);
  1573. var
  1574. op1,op2:TAsmOp;
  1575. begin
  1576. case op of
  1577. OP_NEG,
  1578. OP_NOT :
  1579. internalerror(200306017);
  1580. end;
  1581. get_64bit_ops(op,op1,op2,false);
  1582. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,tcgint(lo(value)),regdst.reglo);
  1583. tcgsparc(cg).handle_reg_const_reg(list,op2,regdst.reghi,tcgint(hi(value)),regdst.reghi);
  1584. end;
  1585. procedure tcg64sparc.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64; regsrc,regdst : tregister64);
  1586. var
  1587. l : tlocation;
  1588. begin
  1589. a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,l);
  1590. end;
  1591. procedure tcg64sparc.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  1592. var
  1593. l : tlocation;
  1594. begin
  1595. a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,l);
  1596. end;
  1597. procedure tcg64sparc.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1598. var
  1599. op1,op2:TAsmOp;
  1600. begin
  1601. case op of
  1602. OP_NEG,
  1603. OP_NOT :
  1604. internalerror(200306017);
  1605. end;
  1606. get_64bit_ops(op,op1,op2,setflags);
  1607. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,tcgint(lo(value)),regdst.reglo);
  1608. tcgsparc(cg).handle_reg_const_reg(list,op2,regsrc.reghi,tcgint(hi(value)),regdst.reghi);
  1609. end;
  1610. procedure tcg64sparc.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1611. var
  1612. op1,op2:TAsmOp;
  1613. begin
  1614. case op of
  1615. OP_NEG,
  1616. OP_NOT :
  1617. internalerror(200306017);
  1618. end;
  1619. get_64bit_ops(op,op1,op2,setflags);
  1620. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1621. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1622. end;
  1623. procedure create_codegen;
  1624. begin
  1625. cg:=TCgSparc.Create;
  1626. if target_info.system=system_sparc_linux then
  1627. TCgSparc(cg).use_unlimited_pic_mode:=true
  1628. else
  1629. TCgSparc(cg).use_unlimited_pic_mode:=false;
  1630. cg64:=TCg64Sparc.Create;
  1631. end;
  1632. end.