cgcpu.pas 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. This unit implements the code generator for the SPARC
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. globtype,parabase,
  23. cgbase,cgobj,cg64f32,
  24. aasmbase,aasmtai,aasmcpu,
  25. cpubase,cpuinfo,
  26. node,symconst,SymType,
  27. rgcpu;
  28. type
  29. TCgSparc=class(tcg)
  30. protected
  31. function IsSimpleRef(const ref:treference):boolean;
  32. public
  33. procedure init_register_allocators;override;
  34. procedure done_register_allocators;override;
  35. function getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;override;
  36. { sparc special, needed by cg64 }
  37. procedure make_simple_ref(list:taasmoutput;var ref: treference);
  38. procedure handle_load_store(list:taasmoutput;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  39. procedure handle_reg_const_reg(list:taasmoutput;op:Tasmop;src:tregister;a:aint;dst:tregister);
  40. { parameter }
  41. procedure a_param_const(list:TAasmOutput;size:tcgsize;a:aint;const paraloc:TCGPara);override;
  42. procedure a_param_ref(list:TAasmOutput;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;
  43. procedure a_paramaddr_ref(list:TAasmOutput;const r:TReference;const paraloc:TCGPara);override;
  44. procedure a_paramfpu_reg(list : taasmoutput;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  45. procedure a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  46. // procedure a_loadany_param_ref(list : taasmoutput;const paraloc : TCGPara;const ref:treference;shuffle : pmmshuffle);override;
  47. procedure a_loadany_param_reg(list : taasmoutput;const paraloc : TCGPara;const reg:tregister;shuffle : pmmshuffle);override;
  48. procedure a_call_name(list:TAasmOutput;const s:string);override;
  49. procedure a_call_reg(list:TAasmOutput;Reg:TRegister);override;
  50. { General purpose instructions }
  51. procedure a_op_const_reg(list:TAasmOutput;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);override;
  52. procedure a_op_reg_reg(list:TAasmOutput;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  53. procedure a_op_const_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);override;
  54. procedure a_op_reg_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  55. { move instructions }
  56. procedure a_load_const_reg(list:TAasmOutput;size:tcgsize;a:aint;reg:tregister);override;
  57. procedure a_load_const_ref(list:TAasmOutput;size:tcgsize;a:aint;const ref:TReference);override;
  58. procedure a_load_reg_ref(list:TAasmOutput;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  59. procedure a_load_ref_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  60. procedure a_load_reg_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  61. procedure a_loadaddr_ref_reg(list:TAasmOutput;const ref:TReference;r:tregister);override;
  62. { fpu move instructions }
  63. procedure a_loadfpu_reg_reg(list:TAasmOutput;size:tcgsize;reg1, reg2:tregister);override;
  64. procedure a_loadfpu_ref_reg(list:TAasmOutput;size:tcgsize;const ref:TReference;reg:tregister);override;
  65. procedure a_loadfpu_reg_ref(list:TAasmOutput;size:tcgsize;reg:tregister;const ref:TReference);override;
  66. { comparison operations }
  67. procedure a_cmp_const_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);override;
  68. procedure a_cmp_reg_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  69. procedure a_jmp_always(List:TAasmOutput;l:TAsmLabel);override;
  70. procedure a_jmp_cond(list:TAasmOutput;cond:TOpCmp;l:tasmlabel);{ override;}
  71. procedure a_jmp_flags(list:TAasmOutput;const f:TResFlags;l:tasmlabel);override;
  72. procedure g_flags2reg(list:TAasmOutput;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  73. procedure g_overflowCheck(List:TAasmOutput;const Loc:TLocation;def:TDef);override;
  74. procedure g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);override;
  75. procedure g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);override;
  76. procedure g_restore_all_registers(list:TAasmOutput;const funcretparaloc:TCGPara);override;
  77. procedure g_restore_standard_registers(list:taasmoutput);override;
  78. procedure g_save_all_registers(list : taasmoutput);override;
  79. procedure g_save_standard_registers(list : taasmoutput);override;
  80. procedure g_concatcopy(list:TAasmOutput;const source,dest:TReference;len:aint;delsource,loadref:boolean);override;
  81. end;
  82. TCg64Sparc=class(tcg64f32)
  83. private
  84. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  85. public
  86. procedure a_load64_reg_ref(list : taasmoutput;reg : tregister64;const ref : treference);override;
  87. procedure a_load64_ref_reg(list : taasmoutput;const ref : treference;reg : tregister64);override;
  88. procedure a_param64_ref(list : taasmoutput;const r : treference;const paraloc : tcgpara);override;
  89. procedure a_op64_reg_reg(list:TAasmOutput;op:TOpCG;regsrc,regdst:TRegister64);override;
  90. procedure a_op64_const_reg(list:TAasmOutput;op:TOpCG;value:int64;regdst:TRegister64);override;
  91. procedure a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;value : int64;regsrc,regdst : tregister64);override;
  92. procedure a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64);override;
  93. end;
  94. const
  95. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  96. A_NONE,A_ADD,A_AND,A_UDIV,A_SDIV,A_UMUL,A_SMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR
  97. );
  98. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  99. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  100. );
  101. implementation
  102. uses
  103. globals,verbose,systems,cutils,
  104. symdef,paramgr,
  105. tgobj,cpupi,cgutils;
  106. {****************************************************************************
  107. This is private property, keep out! :)
  108. ****************************************************************************}
  109. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  110. begin
  111. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  112. InternalError(2002100804);
  113. result :=not(assigned(ref.symbol))and
  114. (((ref.index = NR_NO) and
  115. (ref.offset >= simm13lo) and
  116. (ref.offset <= simm13hi)) or
  117. ((ref.index <> NR_NO) and
  118. (ref.offset = 0)));
  119. end;
  120. procedure tcgsparc.make_simple_ref(list:taasmoutput;var ref: treference);
  121. var
  122. tmpreg : tregister;
  123. tmpref : treference;
  124. begin
  125. tmpreg:=NR_NO;
  126. { Be sure to have a base register }
  127. if (ref.base=NR_NO) then
  128. begin
  129. ref.base:=ref.index;
  130. ref.index:=NR_NO;
  131. end;
  132. { When need to use SETHI, do it first }
  133. if assigned(ref.symbol) or
  134. (ref.offset<simm13lo) or
  135. (ref.offset>simm13hi) then
  136. begin
  137. tmpreg:=GetIntRegister(list,OS_INT);
  138. reference_reset(tmpref);
  139. tmpref.symbol:=ref.symbol;
  140. tmpref.offset:=ref.offset;
  141. tmpref.refaddr:=addr_hi;
  142. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  143. { Load the low part is left }
  144. {$warning TODO Maybe not needed to load symbol}
  145. tmpref.refaddr:=addr_lo;
  146. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  147. { The offset and symbol are loaded, reset in reference }
  148. ref.offset:=0;
  149. ref.symbol:=nil;
  150. { Only an index register or offset is allowed }
  151. if tmpreg<>NR_NO then
  152. begin
  153. if (ref.index<>NR_NO) then
  154. begin
  155. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  156. ref.index:=tmpreg;
  157. end
  158. else
  159. begin
  160. if ref.base<>NR_NO then
  161. ref.index:=tmpreg
  162. else
  163. ref.base:=tmpreg;
  164. end;
  165. end;
  166. end;
  167. if (ref.base<>NR_NO) then
  168. begin
  169. if (ref.index<>NR_NO) and
  170. ((ref.offset<>0) or assigned(ref.symbol)) then
  171. begin
  172. if tmpreg=NR_NO then
  173. tmpreg:=GetIntRegister(list,OS_INT);
  174. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  175. ref.base:=tmpreg;
  176. ref.index:=NR_NO;
  177. end;
  178. end;
  179. end;
  180. procedure tcgsparc.handle_load_store(list:taasmoutput;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  181. begin
  182. make_simple_ref(list,ref);
  183. if isstore then
  184. list.concat(taicpu.op_reg_ref(op,reg,ref))
  185. else
  186. list.concat(taicpu.op_ref_reg(op,ref,reg));
  187. end;
  188. procedure tcgsparc.handle_reg_const_reg(list:taasmoutput;op:Tasmop;src:tregister;a:aint;dst:tregister);
  189. var
  190. tmpreg : tregister;
  191. begin
  192. if (a<simm13lo) or
  193. (a>simm13hi) then
  194. begin
  195. tmpreg:=GetIntRegister(list,OS_INT);
  196. a_load_const_reg(list,OS_INT,a,tmpreg);
  197. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  198. UnGetRegister(list,tmpreg);
  199. end
  200. else
  201. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  202. end;
  203. {****************************************************************************
  204. Assembler code
  205. ****************************************************************************}
  206. procedure Tcgsparc.init_register_allocators;
  207. begin
  208. inherited init_register_allocators;
  209. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  210. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  211. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  212. first_int_imreg,[]);
  213. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  214. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  215. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  216. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  217. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  218. first_fpu_imreg,[]);
  219. end;
  220. procedure Tcgsparc.done_register_allocators;
  221. begin
  222. rg[R_INTREGISTER].free;
  223. rg[R_FPUREGISTER].free;
  224. inherited done_register_allocators;
  225. end;
  226. function tcgsparc.getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;
  227. begin
  228. if size=OS_F64 then
  229. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  230. else
  231. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  232. end;
  233. procedure TCgSparc.a_param_const(list:TAasmOutput;size:tcgsize;a:aint;const paraloc:TCGPara);
  234. var
  235. Ref:TReference;
  236. begin
  237. paraloc.check_simple_location;
  238. case paraloc.location^.loc of
  239. LOC_REGISTER,LOC_CREGISTER:
  240. a_load_const_reg(list,size,a,paraloc.location^.register);
  241. LOC_REFERENCE:
  242. begin
  243. { Code conventions need the parameters being allocated in %o6+92 }
  244. with paraloc.location^.Reference do
  245. begin
  246. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  247. InternalError(2002081104);
  248. reference_reset_base(ref,index,offset);
  249. end;
  250. a_load_const_ref(list,size,a,ref);
  251. end;
  252. else
  253. InternalError(2002122200);
  254. end;
  255. end;
  256. procedure TCgSparc.a_param_ref(list:TAasmOutput;sz:TCgSize;const r:TReference;const paraloc:TCGPara);
  257. var
  258. ref: treference;
  259. tmpreg:TRegister;
  260. begin
  261. paraloc.check_simple_location;
  262. with paraloc.location^ do
  263. begin
  264. case loc of
  265. LOC_REGISTER,LOC_CREGISTER :
  266. a_load_ref_reg(list,sz,sz,r,Register);
  267. LOC_REFERENCE:
  268. begin
  269. { Code conventions need the parameters being allocated in %o6+92 }
  270. with Reference do
  271. begin
  272. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  273. InternalError(2002081104);
  274. reference_reset_base(ref,index,offset);
  275. end;
  276. tmpreg:=GetIntRegister(list,OS_INT);
  277. a_load_ref_reg(list,sz,sz,r,tmpreg);
  278. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  279. UnGetRegister(list,tmpreg);
  280. end;
  281. else
  282. internalerror(2002081103);
  283. end;
  284. end;
  285. end;
  286. procedure TCgSparc.a_paramaddr_ref(list:TAasmOutput;const r:TReference;const paraloc:TCGPara);
  287. var
  288. Ref:TReference;
  289. TmpReg:TRegister;
  290. begin
  291. paraloc.check_simple_location;
  292. with paraloc.location^ do
  293. begin
  294. case loc of
  295. LOC_REGISTER,LOC_CREGISTER:
  296. a_loadaddr_ref_reg(list,r,register);
  297. LOC_REFERENCE:
  298. begin
  299. reference_reset(ref);
  300. ref.base := reference.index;
  301. ref.offset := reference.offset;
  302. tmpreg:=GetAddressRegister(list);
  303. a_loadaddr_ref_reg(list,r,tmpreg);
  304. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  305. UnGetRegister(list,tmpreg);
  306. end;
  307. else
  308. internalerror(2002080701);
  309. end;
  310. end;
  311. end;
  312. procedure tcgsparc.a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  313. var
  314. href,href2 : treference;
  315. hloc : pcgparalocation;
  316. begin
  317. href:=ref;
  318. hloc:=paraloc.location;
  319. while assigned(hloc) do
  320. begin
  321. case hloc^.loc of
  322. LOC_REGISTER :
  323. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  324. LOC_REFERENCE :
  325. begin
  326. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset);
  327. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  328. end;
  329. else
  330. internalerror(200408241);
  331. end;
  332. inc(href.offset,tcgsize2size[hloc^.size]);
  333. hloc:=hloc^.next;
  334. end;
  335. end;
  336. procedure tcgsparc.a_paramfpu_reg(list : taasmoutput;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  337. var
  338. href : treference;
  339. begin
  340. tg.GetTemp(list,TCGSize2Size[size],tt_normal,href);
  341. a_loadfpu_reg_ref(list,size,r,href);
  342. a_paramfpu_ref(list,size,href,paraloc);
  343. tg.Ungettemp(list,href);
  344. end;
  345. (*
  346. procedure tcgsparc.a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  347. var
  348. tempparaloc : TCGPara;
  349. begin
  350. { floats are pushed in the int registers }
  351. tempparaloc:=paraloc;
  352. case paraloc.size of
  353. OS_F32,OS_32 :
  354. begin
  355. tempparaloc.size:=OS_32;
  356. a_param_ref(list,OS_32,ref,tempparaloc);
  357. end;
  358. OS_F64,OS_64 :
  359. begin
  360. tempparaloc.size:=OS_64;
  361. cg64.a_param64_ref(list,ref,tempparaloc);
  362. end;
  363. else
  364. internalerror(200307021);
  365. end;
  366. end;
  367. procedure tcgsparc.a_loadany_param_ref(list : taasmoutput;const paraloc : TCGPara;const ref:treference;shuffle : pmmshuffle);
  368. var
  369. href,
  370. tempref : treference;
  371. tempparaloc : TCGPara;
  372. begin
  373. { Load floats like ints }
  374. tempparaloc:=paraloc;
  375. case paraloc.size of
  376. OS_F32 :
  377. tempparaloc.size:=OS_32;
  378. OS_F64 :
  379. tempparaloc.size:=OS_64;
  380. end;
  381. { Word 0 is in register, word 1 is in reference }
  382. if (tempparaloc.loc=LOC_REFERENCE) and (tempparaloc.low_in_reg) then
  383. begin
  384. tempref:=ref;
  385. cg.a_load_reg_ref(list,OS_INT,OS_INT,tempparaloc.register,tempref);
  386. inc(tempref.offset,4);
  387. reference_reset_base(href,tempparaloc.reference.index,tempparaloc.reference.offset);
  388. cg.a_load_ref_ref(list,OS_INT,OS_INT,href,tempref);
  389. end
  390. else
  391. inherited a_loadany_param_ref(list,tempparaloc,ref,shuffle);
  392. end;
  393. *)
  394. procedure tcgsparc.a_loadany_param_reg(list : taasmoutput;const paraloc : TCGPara;const reg:tregister;shuffle : pmmshuffle);
  395. var
  396. href : treference;
  397. begin
  398. paraloc.check_simple_location;
  399. { Float load use a temp reference }
  400. if getregtype(reg)=R_FPUREGISTER then
  401. begin
  402. tg.GetTemp(list,TCGSize2Size[paraloc.size],tt_normal,href);
  403. a_loadany_param_ref(list,paraloc,href,shuffle);
  404. a_loadfpu_ref_reg(list,paraloc.size,href,reg);
  405. tg.Ungettemp(list,href);
  406. end
  407. else
  408. inherited a_loadany_param_reg(list,paraloc,reg,shuffle);
  409. end;
  410. procedure TCgSparc.a_call_name(list:TAasmOutput;const s:string);
  411. begin
  412. list.concat(taicpu.op_sym(A_CALL,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  413. { Delay slot }
  414. list.concat(taicpu.op_none(A_NOP));
  415. end;
  416. procedure TCgSparc.a_call_reg(list:TAasmOutput;Reg:TRegister);
  417. begin
  418. list.concat(taicpu.op_reg(A_CALL,reg));
  419. { Delay slot }
  420. list.concat(taicpu.op_none(A_NOP));
  421. end;
  422. {********************** load instructions ********************}
  423. procedure TCgSparc.a_load_const_reg(list : TAasmOutput;size : TCGSize;a : aint;reg : TRegister);
  424. begin
  425. { we don't use the set instruction here because it could be evalutated to two
  426. instructions which would cause problems with the delay slot (FK) }
  427. if (a=0) then
  428. list.concat(taicpu.op_reg(A_CLR,reg))
  429. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  430. else if (a and aint($1fff))=0 then
  431. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg))
  432. else if (a>=simm13lo) and (a<=simm13hi) then
  433. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  434. else
  435. begin
  436. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg));
  437. list.concat(taicpu.op_reg_const_reg(A_OR,reg,a and aint($3ff),reg));
  438. end;
  439. end;
  440. procedure TCgSparc.a_load_const_ref(list : TAasmOutput;size : tcgsize;a : aint;const ref : TReference);
  441. begin
  442. if a=0 then
  443. a_load_reg_ref(list,size,size,NR_G0,ref)
  444. else
  445. inherited a_load_const_ref(list,size,a,ref);
  446. end;
  447. procedure TCgSparc.a_load_reg_ref(list:TAasmOutput;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  448. var
  449. op : tasmop;
  450. begin
  451. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  452. fromsize := tosize;
  453. case fromsize of
  454. { signed integer registers }
  455. OS_8,
  456. OS_S8:
  457. Op:=A_STB;
  458. OS_16,
  459. OS_S16:
  460. Op:=A_STH;
  461. OS_32,
  462. OS_S32:
  463. Op:=A_ST;
  464. else
  465. InternalError(2002122100);
  466. end;
  467. handle_load_store(list,true,op,reg,ref);
  468. end;
  469. procedure TCgSparc.a_load_ref_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  470. var
  471. op : tasmop;
  472. begin
  473. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  474. fromsize := tosize;
  475. case fromsize of
  476. OS_S8:
  477. Op:=A_LDSB;{Load Signed Byte}
  478. OS_8:
  479. Op:=A_LDUB;{Load Unsigned Byte}
  480. OS_S16:
  481. Op:=A_LDSH;{Load Signed Halfword}
  482. OS_16:
  483. Op:=A_LDUH;{Load Unsigned Halfword}
  484. OS_S32,
  485. OS_32:
  486. Op:=A_LD;{Load Word}
  487. OS_S64,
  488. OS_64:
  489. Op:=A_LDD;{Load a Long Word}
  490. else
  491. InternalError(2002122101);
  492. end;
  493. handle_load_store(list,false,op,reg,ref);
  494. end;
  495. procedure TCgSparc.a_load_reg_reg(list:TAasmOutput;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  496. var
  497. instr : taicpu;
  498. begin
  499. if (tcgsize2size[tosize]<tcgsize2size[fromsize]) or
  500. (
  501. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and
  502. (tosize <> fromsize) and
  503. not(fromsize in [OS_32,OS_S32])
  504. ) then
  505. begin
  506. case tosize of
  507. OS_8 :
  508. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  509. OS_16 :
  510. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  511. OS_32,
  512. OS_S32 :
  513. begin
  514. if reg1<>reg2 then
  515. begin
  516. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  517. list.Concat(instr);
  518. { Notify the register allocator that we have written a move instruction so
  519. it can try to eliminate it. }
  520. add_move_instruction(instr);
  521. end;
  522. end;
  523. OS_S8 :
  524. begin
  525. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  526. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  527. end;
  528. OS_S16 :
  529. begin
  530. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  531. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  532. end;
  533. else
  534. internalerror(2002090901);
  535. end;
  536. end
  537. else
  538. begin
  539. { same size, only a register mov required }
  540. if reg1<>reg2 then
  541. begin
  542. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  543. list.Concat(instr);
  544. { Notify the register allocator that we have written a move instruction so
  545. it can try to eliminate it. }
  546. add_move_instruction(instr);
  547. end;
  548. end;
  549. end;
  550. procedure TCgSparc.a_loadaddr_ref_reg(list : TAasmOutput;const ref : TReference;r : tregister);
  551. var
  552. tmpref : treference;
  553. hreg : tregister;
  554. begin
  555. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  556. internalerror(200306171);
  557. { At least big offset (need SETHI), maybe base and maybe index }
  558. if assigned(ref.symbol) or
  559. (ref.offset<simm13lo) or
  560. (ref.offset>simm13hi) then
  561. begin
  562. hreg:=GetAddressRegister(list);
  563. reference_reset(tmpref);
  564. tmpref.symbol := ref.symbol;
  565. tmpref.offset := ref.offset;
  566. tmpref.refaddr := addr_hi;
  567. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  568. { Only the low part is left }
  569. tmpref.refaddr:=addr_lo;
  570. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  571. if ref.base<>NR_NO then
  572. begin
  573. if ref.index<>NR_NO then
  574. begin
  575. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.base,hreg));
  576. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.index,r));
  577. end
  578. else
  579. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.base,r));
  580. end
  581. else
  582. begin
  583. if hreg<>r then
  584. a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);
  585. end;
  586. if hreg<>r then
  587. UnGetRegister(list,hreg);
  588. end
  589. else
  590. { At least small offset, maybe base and maybe index }
  591. if ref.offset<>0 then
  592. begin
  593. if ref.base<>NR_NO then
  594. begin
  595. if ref.index<>NR_NO then
  596. begin
  597. hreg:=GetAddressRegister(list);
  598. list.concat(taicpu.op_reg_const_reg(A_ADD,ref.base,ref.offset,hreg));
  599. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.index,r));
  600. end
  601. else
  602. list.concat(taicpu.op_reg_const_reg(A_ADD,ref.base,ref.offset,r));
  603. end
  604. else
  605. list.concat(taicpu.op_const_reg(A_MOV,ref.offset,r));
  606. end
  607. else
  608. { Both base and index }
  609. if ref.index<>NR_NO then
  610. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,r))
  611. else
  612. { Only base }
  613. if ref.base<>NR_NO then
  614. a_load_reg_reg(list,OS_ADDR,OS_ADDR,ref.base,r)
  615. else
  616. { only offset, can be generated by absolute }
  617. a_load_const_reg(list,OS_ADDR,ref.offset,r);
  618. end;
  619. procedure TCgSparc.a_loadfpu_reg_reg(list:TAasmOutput;size:tcgsize;reg1, reg2:tregister);
  620. const
  621. FpuMovInstr : Array[OS_F32..OS_F64] of TAsmOp =
  622. (A_FMOVS,A_FMOVD);
  623. var
  624. instr : taicpu;
  625. begin
  626. if reg1<>reg2 then
  627. begin
  628. instr:=taicpu.op_reg_reg(fpumovinstr[size],reg1,reg2);
  629. list.Concat(instr);
  630. { Notify the register allocator that we have written a move instruction so
  631. it can try to eliminate it. }
  632. add_move_instruction(instr);
  633. end;
  634. end;
  635. procedure TCgSparc.a_loadfpu_ref_reg(list:TAasmOutput;size:tcgsize;const ref:TReference;reg:tregister);
  636. const
  637. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  638. (A_LDF,A_LDDF);
  639. begin
  640. { several functions call this procedure with OS_32 or OS_64 }
  641. { so this makes life easier (FK) }
  642. case size of
  643. OS_32,OS_F32:
  644. size:=OS_F32;
  645. OS_64,OS_F64,OS_C64:
  646. size:=OS_F64;
  647. else
  648. internalerror(200201121);
  649. end;
  650. handle_load_store(list,false,fpuloadinstr[size],reg,ref);
  651. end;
  652. procedure TCgSparc.a_loadfpu_reg_ref(list:TAasmOutput;size:tcgsize;reg:tregister;const ref:TReference);
  653. const
  654. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  655. (A_STF,A_STDF);
  656. begin
  657. { several functions call this procedure with OS_32 or OS_64 }
  658. { so this makes life easier (FK) }
  659. case size of
  660. OS_32,OS_F32:
  661. size:=OS_F32;
  662. OS_64,OS_F64,OS_C64:
  663. size:=OS_F64;
  664. else
  665. internalerror(200201121);
  666. end;
  667. handle_load_store(list,true,fpuloadinstr[size],reg,ref);
  668. end;
  669. procedure TCgSparc.a_op_const_reg(list:TAasmOutput;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);
  670. begin
  671. if Op in [OP_NEG,OP_NOT] then
  672. internalerror(200306011);
  673. if (a=0) then
  674. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  675. else
  676. handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);
  677. end;
  678. procedure TCgSparc.a_op_reg_reg(list:TAasmOutput;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  679. var
  680. a : aint;
  681. begin
  682. Case Op of
  683. OP_NEG :
  684. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  685. OP_NOT :
  686. begin
  687. case size of
  688. OS_8 :
  689. a:=aint($ffffff00);
  690. OS_16 :
  691. a:=aint($ffff0000);
  692. else
  693. a:=0;
  694. end;
  695. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  696. end;
  697. else
  698. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  699. end;
  700. end;
  701. procedure TCgSparc.a_op_const_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);
  702. var
  703. power : longInt;
  704. begin
  705. case op of
  706. OP_IMUL :
  707. begin
  708. if not(cs_check_overflow in aktlocalswitches) and
  709. ispowerof2(a,power) then
  710. begin
  711. { can be done with a shift }
  712. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  713. exit;
  714. end;
  715. end;
  716. OP_SUB,
  717. OP_ADD :
  718. begin
  719. if (a=0) then
  720. begin
  721. a_load_reg_reg(list,size,size,src,dst);
  722. exit;
  723. end;
  724. end;
  725. end;
  726. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  727. end;
  728. procedure TCgSparc.a_op_reg_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  729. begin
  730. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  731. end;
  732. {*************** compare instructructions ****************}
  733. procedure TCgSparc.a_cmp_const_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);
  734. begin
  735. if (a=0) then
  736. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  737. else
  738. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  739. a_jmp_cond(list,cmp_op,l);
  740. end;
  741. procedure TCgSparc.a_cmp_reg_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  742. begin
  743. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  744. a_jmp_cond(list,cmp_op,l);
  745. end;
  746. procedure TCgSparc.a_jmp_always(List:TAasmOutput;l:TAsmLabel);
  747. begin
  748. List.Concat(TAiCpu.op_sym(A_BA,objectlibrary.newasmsymbol(l.name,AB_EXTERNAL,AT_FUNCTION)));
  749. { Delay slot }
  750. list.Concat(TAiCpu.Op_none(A_NOP));
  751. end;
  752. procedure TCgSparc.a_jmp_cond(list:TAasmOutput;cond:TOpCmp;l:TAsmLabel);
  753. var
  754. ai:TAiCpu;
  755. begin
  756. ai:=TAiCpu.Op_sym(A_Bxx,l);
  757. ai.SetCondition(TOpCmp2AsmCond[cond]);
  758. list.Concat(ai);
  759. { Delay slot }
  760. list.Concat(TAiCpu.Op_none(A_NOP));
  761. end;
  762. procedure TCgSparc.a_jmp_flags(list:TAasmOutput;const f:TResFlags;l:tasmlabel);
  763. var
  764. ai : taicpu;
  765. op : tasmop;
  766. begin
  767. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  768. op:=A_FBxx
  769. else
  770. op:=A_Bxx;
  771. ai := Taicpu.op_sym(op,l);
  772. ai.SetCondition(flags_to_cond(f));
  773. list.Concat(ai);
  774. { Delay slot }
  775. list.Concat(TAiCpu.Op_none(A_NOP));
  776. end;
  777. procedure TCgSparc.g_flags2reg(list:TAasmOutput;Size:TCgSize;const f:tresflags;reg:TRegister);
  778. var
  779. hl : tasmlabel;
  780. begin
  781. objectlibrary.getlabel(hl);
  782. a_load_const_reg(list,size,1,reg);
  783. a_jmp_flags(list,f,hl);
  784. a_load_const_reg(list,size,0,reg);
  785. a_label(list,hl);
  786. end;
  787. procedure TCgSparc.g_overflowCheck(List:TAasmOutput;const Loc:TLocation;def:TDef);
  788. var
  789. hl : tasmlabel;
  790. begin
  791. if not(cs_check_overflow in aktlocalswitches) then
  792. exit;
  793. objectlibrary.getlabel(hl);
  794. if not((def.deftype=pointerdef)or
  795. ((def.deftype=orddef)and
  796. (torddef(def).typ in [u64bit,u16bit,u32bit,u8bit,uchar,bool8bit,bool16bit,bool32bit]))) then
  797. begin
  798. //r.enum:=R_CR7;
  799. //list.concat(taicpu.op_reg(A_MCRXR,r));
  800. //a_jmp_cond(list,A_Bxx,C_OV,hl)
  801. a_jmp_always(list,hl)
  802. end
  803. else
  804. a_jmp_cond(list,OC_AE,hl);
  805. a_call_name(list,'FPC_OVERFLOW');
  806. a_label(list,hl);
  807. end;
  808. { *********** entry/exit code and address loading ************ }
  809. procedure TCgSparc.g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);
  810. begin
  811. if nostackframe then
  812. exit;
  813. { Althogh the SPARC architecture require only word alignment, software
  814. convention and the operating system require every stack frame to be double word
  815. aligned }
  816. LocalSize:=align(LocalSize,8);
  817. { Execute the SAVE instruction to get a new register window and create a new
  818. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  819. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  820. after execution of that instruction is the called function stack pointer}
  821. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  822. if LocalSize>4096 then
  823. begin
  824. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  825. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  826. end
  827. else
  828. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  829. end;
  830. procedure TCgSparc.g_restore_all_registers(list:TaasmOutput;const funcretparaloc:TCGPara);
  831. begin
  832. { The sparc port uses the sparc standard calling convetions so this function has no used }
  833. end;
  834. procedure TCgSparc.g_restore_standard_registers(list:taasmoutput);
  835. begin
  836. { The sparc port uses the sparc standard calling convetions so this function has no used }
  837. end;
  838. procedure TCgSparc.g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);
  839. begin
  840. if nostackframe then
  841. begin
  842. { Here we need to use RETL instead of RET so it uses %o7 }
  843. list.concat(Taicpu.op_none(A_RETL));
  844. list.concat(Taicpu.op_none(A_NOP))
  845. end
  846. else
  847. begin
  848. { We use trivial restore in the delay slot of the JMPL instruction, as we
  849. already set result onto %i0 }
  850. list.concat(Taicpu.op_none(A_RET));
  851. list.concat(Taicpu.op_none(A_RESTORE));
  852. end;
  853. end;
  854. procedure TCgSparc.g_save_all_registers(list : taasmoutput);
  855. begin
  856. { The sparc port uses the sparc standard calling convetions so this function has no used }
  857. end;
  858. procedure TCgSparc.g_save_standard_registers(list : taasmoutput);
  859. begin
  860. { The sparc port uses the sparc standard calling convetions so this function has no used }
  861. end;
  862. { ************* concatcopy ************ }
  863. procedure TCgSparc.g_concatcopy(list:taasmoutput;const source,dest:treference;len:aint;delsource,loadref:boolean);
  864. var
  865. tmpreg1,
  866. hreg,
  867. countreg: TRegister;
  868. src, dst: TReference;
  869. lab: tasmlabel;
  870. count, count2: aint;
  871. orgsrc, orgdst: boolean;
  872. begin
  873. if len>high(longint) then
  874. internalerror(2002072704);
  875. reference_reset(src);
  876. reference_reset(dst);
  877. { load the address of source into src.base }
  878. if loadref then
  879. begin
  880. src.base:=GetAddressRegister(list);
  881. a_load_ref_reg(list,OS_32,OS_32,source,src.base);
  882. orgsrc := false;
  883. end
  884. else
  885. begin
  886. src.base:=GetAddressRegister(list);
  887. a_loadaddr_ref_reg(list,source,src.base);
  888. orgsrc := false;
  889. end;
  890. if not orgsrc and delsource then
  891. reference_release(list,source);
  892. { load the address of dest into dst.base }
  893. dst.base:=GetAddressRegister(list);
  894. a_loadaddr_ref_reg(list,dest,dst.base);
  895. orgdst := false;
  896. { generate a loop }
  897. count:=len div 4;
  898. if count>4 then
  899. begin
  900. { the offsets are zero after the a_loadaddress_ref_reg and just }
  901. { have to be set to 8. I put an Inc there so debugging may be }
  902. { easier (should offset be different from zero here, it will be }
  903. { easy to notice in the generated assembler }
  904. countreg:=GetIntRegister(list,OS_INT);
  905. tmpreg1:=GetIntRegister(list,OS_INT);
  906. a_load_const_reg(list,OS_INT,count,countreg);
  907. { explicitely allocate R_O0 since it can be used safely here }
  908. { (for holding date that's being copied) }
  909. objectlibrary.getlabel(lab);
  910. a_label(list, lab);
  911. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  912. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  913. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  914. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  915. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  916. a_jmp_cond(list,OC_NE,lab);
  917. list.concat(taicpu.op_none(A_NOP));
  918. { keep the registers alive }
  919. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  920. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  921. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  922. UnGetRegister(list,countreg);
  923. len := len mod 4;
  924. end;
  925. { unrolled loop }
  926. count:=len div 4;
  927. if count>0 then
  928. begin
  929. tmpreg1:=GetIntRegister(list,OS_INT);
  930. for count2 := 1 to count do
  931. begin
  932. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  933. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  934. inc(src.offset,4);
  935. inc(dst.offset,4);
  936. end;
  937. len := len mod 4;
  938. end;
  939. if (len and 4) <> 0 then
  940. begin
  941. hreg:=GetIntRegister(list,OS_INT);
  942. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  943. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  944. inc(src.offset,4);
  945. inc(dst.offset,4);
  946. UnGetRegister(list,hreg);
  947. end;
  948. { copy the leftovers }
  949. if (len and 2) <> 0 then
  950. begin
  951. hreg:=GetIntRegister(list,OS_INT);
  952. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  953. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  954. inc(src.offset,2);
  955. inc(dst.offset,2);
  956. UnGetRegister(list,hreg);
  957. end;
  958. if (len and 1) <> 0 then
  959. begin
  960. hreg:=GetIntRegister(list,OS_INT);
  961. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  962. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  963. UnGetRegister(list,hreg);
  964. end;
  965. if orgsrc then
  966. begin
  967. if delsource then
  968. reference_release(list,source);
  969. end
  970. else
  971. UnGetRegister(list,src.base);
  972. if not orgdst then
  973. UnGetRegister(list,dst.base);
  974. end;
  975. {****************************************************************************
  976. TCG64Sparc
  977. ****************************************************************************}
  978. procedure tcg64sparc.a_load64_reg_ref(list : taasmoutput;reg : tregister64;const ref : treference);
  979. var
  980. tmpref: treference;
  981. begin
  982. { Override this function to prevent loading the reference twice }
  983. tmpref:=ref;
  984. tcgsparc(cg).make_simple_ref(list,tmpref);
  985. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  986. inc(tmpref.offset,4);
  987. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  988. end;
  989. procedure tcg64sparc.a_load64_ref_reg(list : taasmoutput;const ref : treference;reg : tregister64);
  990. var
  991. tmpref: treference;
  992. begin
  993. { Override this function to prevent loading the reference twice }
  994. tmpref:=ref;
  995. tcgsparc(cg).make_simple_ref(list,tmpref);
  996. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  997. inc(tmpref.offset,4);
  998. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  999. end;
  1000. procedure tcg64sparc.a_param64_ref(list : taasmoutput;const r : treference;const paraloc : tcgpara);
  1001. var
  1002. hreg64 : tregister64;
  1003. begin
  1004. { Override this function to prevent loading the reference twice.
  1005. Use here some extra registers, but those are optimized away by the RA }
  1006. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  1007. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  1008. a_load64_ref_reg(list,r,hreg64);
  1009. a_param64_reg(list,hreg64,paraloc);
  1010. end;
  1011. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  1012. begin
  1013. case op of
  1014. OP_ADD :
  1015. begin
  1016. op1:=A_ADDCC;
  1017. op2:=A_ADDX;
  1018. end;
  1019. OP_SUB :
  1020. begin
  1021. op1:=A_SUBCC;
  1022. op2:=A_SUBX;
  1023. end;
  1024. OP_XOR :
  1025. begin
  1026. op1:=A_XOR;
  1027. op2:=A_XOR;
  1028. end;
  1029. OP_OR :
  1030. begin
  1031. op1:=A_OR;
  1032. op2:=A_OR;
  1033. end;
  1034. OP_AND :
  1035. begin
  1036. op1:=A_AND;
  1037. op2:=A_AND;
  1038. end;
  1039. else
  1040. internalerror(200203241);
  1041. end;
  1042. end;
  1043. procedure TCg64Sparc.a_op64_reg_reg(list:TAasmOutput;op:TOpCG;regsrc,regdst:TRegister64);
  1044. var
  1045. op1,op2 : TAsmOp;
  1046. begin
  1047. case op of
  1048. OP_NEG :
  1049. begin
  1050. { Use the simple code: y=0-z }
  1051. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1052. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1053. exit;
  1054. end;
  1055. OP_NOT :
  1056. begin
  1057. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1058. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1059. exit;
  1060. end;
  1061. end;
  1062. get_64bit_ops(op,op1,op2);
  1063. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1064. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1065. end;
  1066. procedure TCg64Sparc.a_op64_const_reg(list:TAasmOutput;op:TOpCG;value:int64;regdst:TRegister64);
  1067. var
  1068. op1,op2:TAsmOp;
  1069. begin
  1070. case op of
  1071. OP_NEG,
  1072. OP_NOT :
  1073. internalerror(200306017);
  1074. end;
  1075. get_64bit_ops(op,op1,op2);
  1076. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,aint(lo(value)),regdst.reglo);
  1077. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reghi,aint(hi(value)),regdst.reghi);
  1078. end;
  1079. procedure tcg64sparc.a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;value : int64; regsrc,regdst : tregister64);
  1080. var
  1081. op1,op2:TAsmOp;
  1082. begin
  1083. case op of
  1084. OP_NEG,
  1085. OP_NOT :
  1086. internalerror(200306017);
  1087. end;
  1088. get_64bit_ops(op,op1,op2);
  1089. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,aint(lo(value)),regdst.reglo);
  1090. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reghi,aint(hi(value)),regdst.reghi);
  1091. end;
  1092. procedure tcg64sparc.a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64);
  1093. var
  1094. op1,op2:TAsmOp;
  1095. begin
  1096. case op of
  1097. OP_NEG,
  1098. OP_NOT :
  1099. internalerror(200306017);
  1100. end;
  1101. get_64bit_ops(op,op1,op2);
  1102. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1103. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1104. end;
  1105. begin
  1106. cg:=TCgSparc.Create;
  1107. cg64:=TCg64Sparc.Create;
  1108. end.
  1109. {
  1110. $Log$
  1111. Revision 1.87 2004-09-21 17:25:13 peter
  1112. * paraloc branch merged
  1113. Revision 1.86.4.5 2004/09/20 20:43:15 peter
  1114. * implement reg_ref/ref_reg for 64bit to prevent loading the
  1115. address symbol twice
  1116. Revision 1.86.4.4 2004/09/17 17:19:26 peter
  1117. * fixed 64 bit unaryminus for sparc
  1118. * fixed 64 bit inlining
  1119. * signness of not operation
  1120. Revision 1.86.4.3 2004/09/12 21:31:03 peter
  1121. * sign extension added
  1122. Revision 1.86.4.2 2004/09/12 13:36:40 peter
  1123. * fixed alignment issues
  1124. Revision 1.86.4.1 2004/08/31 20:43:06 peter
  1125. * paraloc patch
  1126. Revision 1.86 2004/08/25 20:40:04 florian
  1127. * fixed absolute on sparc
  1128. Revision 1.85 2004/08/24 21:02:32 florian
  1129. * fixed longbool(<int64>) on sparc
  1130. Revision 1.84 2004/06/20 08:55:32 florian
  1131. * logs truncated
  1132. Revision 1.83 2004/06/16 20:07:10 florian
  1133. * dwarf branch merged
  1134. Revision 1.82.2.9 2004/06/02 19:05:16 peter
  1135. * use a_load_const_reg to load const
  1136. Revision 1.82.2.8 2004/06/02 16:07:40 peter
  1137. * implement op64_reg_reg_reg
  1138. Revision 1.82.2.7 2004/05/31 22:07:54 peter
  1139. * don't use float in concatcopy
  1140. Revision 1.82.2.6 2004/05/30 17:54:14 florian
  1141. + implemented cmp64bit
  1142. * started to fix spilling
  1143. * fixed int64 sub partially
  1144. }