nppcmat.pas 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639
  1. {
  2. $Id$
  3. Copyright (c) 1998-2000 by Florian Klaempfl
  4. Generate PowerPC assembler for math nodes
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit nppcmat;
  19. {$i defines.inc}
  20. interface
  21. uses
  22. node,nmat;
  23. type
  24. tppcmoddivnode = class(tmoddivnode)
  25. procedure pass_2;override;
  26. end;
  27. tppcshlshrnode = class(tshlshrnode)
  28. procedure pass_2;override;
  29. end;
  30. tppcunaryminusnode = class(tunaryminusnode)
  31. procedure pass_2;override;
  32. end;
  33. tppcnotnode = class(tnotnode)
  34. procedure pass_2;override;
  35. end;
  36. implementation
  37. uses
  38. globtype,systems,
  39. cutils,verbose,globals,
  40. symconst,symdef,aasm,types,
  41. cgbase,cgobj,pass_1,pass_2,
  42. ncon,
  43. cpubase,cpuinfo,cpuasm,cginfo,
  44. ncgutil,cga,cgcpu,cg64f32,rgobj;
  45. {*****************************************************************************
  46. TPPCMODDIVNODE
  47. *****************************************************************************}
  48. procedure tppcmoddivnode.pass_2;
  49. const
  50. { signed overflow }
  51. divops: array[boolean, boolean] of tasmop =
  52. ((A_DIVWU,A_DIVWUO_),(A_DIVW,A_DIVWO_));
  53. var
  54. power,
  55. l1, l2 : longint;
  56. op : tasmop;
  57. numerator,
  58. divider,
  59. resultreg : tregister;
  60. saved : boolean;
  61. begin
  62. secondpass(left);
  63. saved:=maybe_savetotemp(right.registers32,left,is_64bitint(left.resulttype.def));
  64. secondpass(right);
  65. if saved then
  66. restorefromtemp(left,is_64bitint(left.resulttype.def));
  67. set_location(location,left.location);
  68. resultreg := R_NO;
  69. { put numerator in register }
  70. if (left.location.loc in [LOC_REFERENCE,LOC_CREFERENCE]) then
  71. begin
  72. reference_release(exprasmlist,left.location.reference);
  73. numerator := rg.getregisterint(exprasmlist);
  74. { OS_32 because everything is always converted to longint/ }
  75. { cardinal in the resulttype pass (JM) }
  76. cg.a_load_ref_reg(exprasmlist,OS_32,left.location.reference,
  77. numerator);
  78. resultreg := numerator;
  79. end
  80. else
  81. begin
  82. numerator := left.location.register;
  83. if left.location.loc = LOC_CREGISTER then
  84. resultreg := rg.getregisterint(exprasmlist)
  85. else
  86. resultreg := numerator;
  87. end;
  88. if (nodetype = divn) and
  89. (right.nodetype = ordconstn) and
  90. ispowerof2(tordconstnode(right).value,power) then
  91. begin
  92. { From "The PowerPC Compiler Writer's Guide": }
  93. { This code uses the fact that, in the PowerPC architecture, }
  94. { the shift right algebraic instructions set the Carry bit if }
  95. { the source register contains a negative number and one or }
  96. { more 1-bits are shifted out. Otherwise, the carry bit is }
  97. { cleared. The addze instruction corrects the quotient, if }
  98. { necessary, when the dividend is negative. For example, if }
  99. { n = -13, (0xFFFF_FFF3), and k = 2, after executing the srawi }
  100. { instruction, q = -4 (0xFFFF_FFFC) and CA = 1. After executing }
  101. { the addze instruction, q = -3, the correct quotient. }
  102. cg.a_op_const_reg_reg(exprasmlist,OP_SAR,OS_32,aword(power),
  103. numerator,resultreg);
  104. exprasmlist.concat(taicpu.op_reg_reg(A_ADDZE,resultreg,resultreg));
  105. end
  106. else
  107. begin
  108. { load divider in a register if necessary }
  109. case right.location.loc of
  110. LOC_CREGISTER, LOC_REGISTER:
  111. divider := right.location.register;
  112. LOC_REFERENCE, LOC_CREFERENCE:
  113. begin
  114. divider := cg.get_scratch_reg(exprasmlist);
  115. cg.a_load_ref_reg(exprasmlist,OS_32,
  116. right.location.reference,divider);
  117. reference_release(exprasmlist,right.location.reference);
  118. end;
  119. end;
  120. { needs overflow checking, (-maxlongint-1) div (-1) overflows! }
  121. { And on PPC, the only way to catch a div-by-0 is by checking }
  122. { the overflow flag (JM) }
  123. op := divops[is_signed(right.resulttype.def),
  124. cs_check_overflow in aktlocalswitches];
  125. exprasmlist.concat(taicpu.op_reg_reg_reg(op,resultreg,numerator,
  126. divider))
  127. end;
  128. { free used registers }
  129. if right.location.loc in [LOC_REFERENCE,LOC_CREFERENCE] then
  130. cg.free_scratch_reg(exprasmlist,divider)
  131. else
  132. rg.ungetregister(exprasmlist,divider);
  133. if numerator <> resultreg then
  134. rg.ungetregisterint(exprasmlist,numerator);
  135. { set result location }
  136. location.loc:=LOC_REGISTER;
  137. location.register:=resultreg;
  138. cg.g_overflowcheck(exprasmlist,self);
  139. end;
  140. {*****************************************************************************
  141. TPPCSHLRSHRNODE
  142. *****************************************************************************}
  143. procedure tppcshlshrnode.pass_2;
  144. var
  145. resultreg, hregister1,hregister2,
  146. hregisterhigh,hregisterlow : tregister;
  147. op : topcg;
  148. asmop1, asmop2: tasmop;
  149. shiftval: aword;
  150. saved : boolean;
  151. begin
  152. secondpass(left);
  153. saved:=maybe_savetotemp(right.registers32,left,is_64bitint(left.resulttype.def));
  154. secondpass(right);
  155. if saved then
  156. restorefromtemp(left,is_64bitint(left.resulttype.def));
  157. if is_64bitint(left.resulttype.def) then
  158. begin
  159. case left.location.loc of
  160. LOC_REGISTER, LOC_CREGISTER:
  161. begin
  162. hregisterhigh := left.location.registerhigh;
  163. hregisterlow := left.location.registerlow;
  164. if left.location.loc = LOC_REGISTER then
  165. begin
  166. location.registerhigh := hregisterhigh;
  167. location.registerlow := hregisterlow
  168. end
  169. else
  170. begin
  171. location.registerhigh := rg.getregisterint(exprasmlist);
  172. location.registerlow := rg.getregisterint(exprasmlist);
  173. end;
  174. end;
  175. LOC_REFERENCE,LOC_CREFERENCE:
  176. begin
  177. { !!!!!!!! not good, registers are release too soon this way !!!! (JM) }
  178. reference_release(exprasmlist,left.location.reference);
  179. hregisterhigh := rg.getregisterint(exprasmlist);
  180. location.registerhigh := hregisterhigh;
  181. hregisterlow := rg.getregisterint(exprasmlist);
  182. location.registerlow := hregisterlow;
  183. tcg64f32(cg).a_load64_ref_reg(exprasmlist,
  184. left.location.reference,hregisterlow,hregisterhigh);
  185. end;
  186. end;
  187. if (right.nodetype = ordconstn) then
  188. begin
  189. shiftval := tordconstnode(right).value;
  190. if tordconstnode(right).value > 31 then
  191. begin
  192. if nodetype = shln then
  193. begin
  194. if (shiftval and 31) <> 0 then
  195. cg.a_op_const_reg_reg(exprasmlist,OP_SHL,OS_32,
  196. shiftval and 31,hregisterlow,location.registerhigh);
  197. cg.a_load_const_reg(exprasmlist,OS_32,0,location.registerlow);
  198. end
  199. else
  200. begin
  201. if (shiftval and 31) <> 0 then
  202. cg.a_op_const_reg_reg(exprasmlist,OP_SHR,OS_32,
  203. shiftval and 31,hregisterhigh,location.registerlow);
  204. cg.a_load_const_reg(exprasmlist,OS_32,0,location.registerhigh);
  205. end;
  206. end
  207. else
  208. begin
  209. if nodetype = shln then
  210. begin
  211. exprasmlist.concat(taicpu.op_reg_reg_const_const_const(
  212. A_RLWINM,location.registerhigh,hregisterhigh,shiftval,
  213. 0,31-shiftval));
  214. exprasmlist.concat(taicpu.op_reg_reg_const_const_const(
  215. A_RLWIMI,location.registerhigh,hregisterlow,shiftval,
  216. 32-shiftval,31));
  217. exprasmlist.concat(taicpu.op_reg_reg_const_const_const(
  218. A_RLWINM,location.registerlow,hregisterlow,shiftval,
  219. 0,31-shiftval));
  220. end
  221. else
  222. begin
  223. exprasmlist.concat(taicpu.op_reg_reg_const_const_const(
  224. A_RLWINM,location.registerlow,hregisterlow,32-shiftval,
  225. shiftval,31));
  226. exprasmlist.concat(taicpu.op_reg_reg_const_const_const(
  227. A_RLWIMI,location.registerlow,hregisterhigh,32-shiftval,
  228. 0,shiftval-1));
  229. exprasmlist.concat(taicpu.op_reg_reg_const_const_const(
  230. A_RLWINM,location.registerhigh,hregisterhigh,32-shiftval,
  231. shiftval,31));
  232. end;
  233. end;
  234. end
  235. else
  236. { no constant shiftcount }
  237. begin
  238. case right.location.loc of
  239. LOC_REGISTER,LOC_CREGISTER:
  240. begin
  241. hregister1 := right.location.register;
  242. end;
  243. LOC_REFERENCE,LOC_CREFERENCE:
  244. begin
  245. hregister1 := cg.get_scratch_reg(exprasmlist);
  246. cg.a_load_ref_reg(exprasmlist,OS_S32,
  247. right.location.reference,hregister1);
  248. end;
  249. end;
  250. if nodetype = shln then
  251. begin
  252. asmop1 := A_SLW;
  253. asmop2 := A_SRW;
  254. end
  255. else
  256. begin
  257. asmop1 := A_SRW;
  258. asmop2 := A_SLW;
  259. resultreg := location.registerhigh;
  260. location.registerhigh := location.registerlow;
  261. location.registerlow := resultreg;
  262. end;
  263. rg.getexplicitregisterint(exprasmlist,R_0);
  264. exprasmlist.concat(taicpu.op_reg_reg_const(A_SUBFIC,
  265. R_0,hregister1,32));
  266. exprasmlist.concat(taicpu.op_reg_reg_reg(asmop1,
  267. location.registerhigh,hregisterhigh,hregister1));
  268. exprasmlist.concat(taicpu.op_reg_reg_reg(asmop2,
  269. R_0,hregisterlow,R_0));
  270. exprasmlist.concat(taicpu.op_reg_reg_reg(A_OR,
  271. location.registerhigh,location.registerhigh,R_0));
  272. exprasmlist.concat(taicpu.op_reg_reg_const(A_SUBI,
  273. R_0,hregister1,32));
  274. exprasmlist.concat(taicpu.op_reg_reg_reg(asmop1,
  275. R_0,hregisterlow,R_0));
  276. exprasmlist.concat(taicpu.op_reg_reg_reg(A_OR,
  277. location.registerhigh,location.registerhigh,R_0));
  278. exprasmlist.concat(taicpu.op_reg_reg_reg(asmop1,
  279. location.registerlow,hregisterlow,hregister1));
  280. rg.ungetregister(exprasmlist,R_0);
  281. if right.location.loc in [LOC_CREFERENCE,LOC_REFERENCE] then
  282. cg.free_scratch_reg(exprasmlist,hregister1)
  283. else
  284. rg.ungetregister(exprasmlist,hregister1);
  285. end
  286. end
  287. else
  288. begin
  289. { load left operators in a register }
  290. if (left.location.loc in [LOC_REFERENCE,LOC_CREFERENCE]) then
  291. begin
  292. reference_release(exprasmlist,left.location.reference);
  293. hregister1 := rg.getregisterint(exprasmlist);
  294. { OS_32 because everything is always converted to longint/ }
  295. { cardinal in the resulttype pass (JM) }
  296. cg.a_load_ref_reg(exprasmlist,OS_32,left.location.reference,
  297. hregister1);
  298. resultreg := hregister1;
  299. end
  300. else
  301. begin
  302. hregister1 := left.location.register;
  303. if left.location.loc = LOC_CREGISTER then
  304. resultreg := rg.getregisterint(exprasmlist)
  305. else
  306. resultreg := hregister1;
  307. end;
  308. { determine operator }
  309. if nodetype=shln then
  310. op:=OP_SHL
  311. else
  312. op:=OP_SHR;
  313. { shifting by a constant directly coded: }
  314. if (right.nodetype=ordconstn) then
  315. cg.a_op_const_reg_reg(exprasmlist,op,OS_32,
  316. tordconstnode(right).value and 31,hregister1,resultreg)
  317. else
  318. begin
  319. { load shift count in a register if necessary }
  320. case right.location.loc of
  321. LOC_CREGISTER, LOC_REGISTER:
  322. hregister2 := right.location.register;
  323. LOC_REFERENCE, LOC_CREFERENCE:
  324. begin
  325. hregister2 := cg.get_scratch_reg(exprasmlist);
  326. cg.a_load_ref_reg(exprasmlist,OS_32,
  327. right.location.reference,hregister2);
  328. reference_release(exprasmlist,right.location.reference);
  329. end;
  330. end;
  331. tcgppc(cg).a_op_reg_reg_reg(exprasmlist,op,OS_32,hregister1,
  332. hregister2,resultreg);
  333. if right.location.loc in [LOC_REFERENCE,LOC_CREFERENCE] then
  334. cg.free_scratch_reg(exprasmlist,hregister2)
  335. else
  336. rg.ungetregister(exprasmlist,hregister2);
  337. end;
  338. { set result location }
  339. location.loc:=LOC_REGISTER;
  340. location.register:=resultreg;
  341. end;
  342. end;
  343. {*****************************************************************************
  344. TPPCUNARYMINUSNODE
  345. *****************************************************************************}
  346. procedure tppcunaryminusnode.pass_2;
  347. var
  348. src1, src2, tmp: tregister;
  349. op: tasmop;
  350. begin
  351. secondpass(left);
  352. if is_64bitint(left.resulttype.def) then
  353. begin
  354. clear_location(location);
  355. location.loc:=LOC_REGISTER;
  356. case left.location.loc of
  357. LOC_REGISTER, LOC_CREGISTER :
  358. begin
  359. src1 := left.location.registerlow;
  360. src2 := left.location.registerhigh;
  361. if left.location.loc = LOC_REGISTER then
  362. begin
  363. location.registerlow:=src1;
  364. location.registerhigh:=src2;
  365. end
  366. else
  367. begin
  368. location.registerlow := rg.getregisterint(exprasmlist);
  369. location.registerhigh := rg.getregisterint(exprasmlist);
  370. end;
  371. end;
  372. LOC_REFERENCE,LOC_CREFERENCE :
  373. begin
  374. reference_release(exprasmlist,left.location.reference);
  375. location.registerlow:=rg.getregisterint(exprasmlist);
  376. src1 := location.registerlow;
  377. location.registerhigh:=rg.getregisterint(exprasmlist);
  378. src2 := location.registerhigh;
  379. tcg64f32(cg).a_load64_ref_reg(exprasmlist,left.location.reference,
  380. location.registerlow,
  381. location.registerhigh);
  382. end;
  383. end;
  384. exprasmlist.concat(taicpu.op_reg_reg(A_NEG,location.registerlow,
  385. src1));
  386. cg.a_op_reg_reg(exprasmlist,OP_NOT,OS_32,src2,location.registerhigh);
  387. tmp := cg.get_scratch_reg(exprasmlist);
  388. cg.a_op_const_reg_reg(exprasmlist,OP_SAR,OS_32,31,location.registerlow,
  389. tmp);
  390. if not(cs_check_overflow in aktlocalswitches) then
  391. cg.a_op_reg_reg(exprasmlist,OP_ADD,OS_32,location.registerhigh,
  392. tmp)
  393. else
  394. exprasmlist.concat(taicpu.op_reg_reg_reg(A_ADDO_,tmp,
  395. location.registerhigh,tmp));
  396. cg.free_scratch_reg(exprasmlist,tmp);
  397. end
  398. else
  399. begin
  400. location.loc:=LOC_REGISTER;
  401. case left.location.loc of
  402. LOC_FPUREGISTER, LOC_REGISTER:
  403. begin
  404. src1 := left.location.register;
  405. location.register := src1;
  406. end;
  407. LOC_CFPUREGISTER, LOC_CREGISTER:
  408. begin
  409. src1 := left.location.register;
  410. if left.location.loc = LOC_CREGISTER then
  411. location.register := rg.getregisterint(exprasmlist)
  412. else
  413. location.register := rg.getregisterfpu(exprasmlist);
  414. end;
  415. LOC_REFERENCE,LOC_CREFERENCE:
  416. begin
  417. reference_release(exprasmlist,left.location.reference);
  418. if (left.resulttype.def.deftype=floatdef) then
  419. begin
  420. src1 := rg.getregisterfpu(exprasmlist);
  421. location.register := src1;
  422. cg.a_loadfpu_ref_reg(exprasmlist,
  423. def_cgsize(left.resulttype.def),
  424. left.location.reference,src1);
  425. end
  426. else
  427. begin
  428. src1 := rg.getregisterint(exprasmlist);
  429. location.register:= src1;
  430. cg.a_load_ref_reg(exprasmlist,OS_32,
  431. left.location.reference,src1);
  432. end;
  433. end;
  434. end;
  435. { choose appropriate operand }
  436. if left.resulttype.def.deftype <> floatdef then
  437. if not(cs_check_overflow in aktlocalswitches) then
  438. op := A_NEG
  439. else
  440. op := A_NEGO_
  441. else
  442. op := A_FNEG;
  443. { emit operation }
  444. exprasmlist.concat(taicpu.op_reg_reg(op,location.register,src1));
  445. end;
  446. { Here was a problem... }
  447. { Operand to be negated always }
  448. { seems to be converted to signed }
  449. { 32-bit before doing neg!! }
  450. { So this is useless... }
  451. { that's not true: -2^31 gives an overflow error if it is negated (FK) }
  452. cg.g_overflowcheck(exprasmlist,self);
  453. end;
  454. {*****************************************************************************
  455. TPPCNOTNODE
  456. *****************************************************************************}
  457. procedure tppcnotnode.pass_2;
  458. var
  459. hl : tasmlabel;
  460. regl, regh: tregister;
  461. begin
  462. if is_boolean(resulttype.def) then
  463. begin
  464. { the second pass could change the location of left }
  465. { if it is a register variable, so we've to do }
  466. { this before the case statement }
  467. if left.location.loc in [LOC_REFERENCE,LOC_CREFERENCE,
  468. LOC_FLAGS,LOC_REGISTER,LOC_CREGISTER] then
  469. secondpass(left);
  470. case left.location.loc of
  471. LOC_JUMP :
  472. begin
  473. hl:=truelabel;
  474. truelabel:=falselabel;
  475. falselabel:=hl;
  476. secondpass(left);
  477. maketojumpbool(left,lr_load_regvars);
  478. hl:=truelabel;
  479. truelabel:=falselabel;
  480. falselabel:=hl;
  481. end;
  482. LOC_FLAGS :
  483. begin
  484. location.resflags:=left.location.resflags;
  485. inverse_flags(left.location.resflags);
  486. end;
  487. LOC_REGISTER, LOC_CREGISTER, LOC_REFERENCE, LOC_CREFERENCE :
  488. begin
  489. if left.location.loc in [LOC_REGISTER,LOC_CREGISTER] then
  490. regl := left.location.register
  491. else
  492. begin
  493. regl := rg.getregisterint(exprasmlist);
  494. cg.a_load_ref_reg(exprasmlist,def_cgsize(left.resulttype.def),
  495. left.location.reference,regl);
  496. end;
  497. location.loc:=LOC_FLAGS;
  498. location.resflags.cr:=r_cr0;
  499. location.resflags.flag:=F_EQ;
  500. exprasmlist.concat(taicpu.op_reg_const(A_CMPWI,regl,0));
  501. rg.ungetregister(exprasmlist,regl);
  502. end;
  503. end;
  504. end
  505. else if is_64bitint(left.resulttype.def) then
  506. begin
  507. secondpass(left);
  508. clear_location(location);
  509. location.loc:=LOC_REGISTER;
  510. { make sure left is in a register and set the dest register }
  511. case left.location.loc of
  512. LOC_REFERENCE, LOC_CREFERENCE, LOC_CREGISTER:
  513. begin
  514. location.registerlow := rg.getregisterint(exprasmlist);
  515. location.registerhigh := rg.getregisterint(exprasmlist);
  516. if left.location.loc <> LOC_CREGISTER then
  517. begin
  518. tcg64f32(cg).a_load64_ref_reg(exprasmlist,
  519. left.location.reference,location.registerlow,
  520. location.registerhigh);
  521. regl := location.registerlow;
  522. regh := location.registerhigh;
  523. end
  524. else
  525. begin
  526. regl := left.location.registerlow;
  527. regh := left.location.registerhigh;
  528. end;
  529. end;
  530. LOC_REGISTER:
  531. begin
  532. regl := left.location.registerlow;
  533. location.registerlow := regl;
  534. regh := left.location.registerhigh;
  535. location.registerhigh := regh;
  536. end;
  537. end;
  538. { perform the NOT operation }
  539. exprasmlist.concat(taicpu.op_reg_reg(A_NOT,location.registerhigh,
  540. regh));
  541. exprasmlist.concat(taicpu.op_reg_reg(A_NOT,location.registerlow,
  542. regl));
  543. end
  544. else
  545. begin
  546. secondpass(left);
  547. clear_location(location);
  548. location.loc:=LOC_REGISTER;
  549. { make sure left is in a register and set the dest register }
  550. case left.location.loc of
  551. LOC_REFERENCE, LOC_CREFERENCE, LOC_CREGISTER:
  552. begin
  553. location.register := rg.getregisterint(exprasmlist);
  554. if left.location.loc <> LOC_CREGISTER then
  555. begin
  556. cg.a_load_ref_reg(exprasmlist,
  557. def_cgsize(left.resulttype.def),
  558. left.location.reference,location.register);
  559. regl := location.register;
  560. end
  561. else
  562. regl := left.location.register;
  563. end;
  564. LOC_REGISTER:
  565. regl := left.location.register;
  566. end;
  567. { perform the NOT operation }
  568. exprasmlist.concat(taicpu.op_reg_reg(A_NOT,location.register,
  569. regl));
  570. { release the source reg if it wasn't reused }
  571. if regl <> location.register then
  572. rg.ungetregisterint(exprasmlist,regl);
  573. end;
  574. end;
  575. begin
  576. cmoddivnode:=tppcmoddivnode;
  577. cshlshrnode:=tppcshlshrnode;
  578. cunaryminusnode:=tppcunaryminusnode;
  579. cnotnode:=tppcnotnode;
  580. end.
  581. {
  582. $Log$
  583. Revision 1.3 2002-04-06 18:13:02 jonas
  584. * several powerpc-related additions and fixes
  585. Revision 1.2 2002/01/03 14:57:52 jonas
  586. * completed (not compilale yet though)
  587. Revision 1.1 2001/12/29 15:28:58 jonas
  588. * powerpc/cgcpu.pas compiles :)
  589. * several powerpc-related fixes
  590. * cpuasm unit is now based on common tainst unit
  591. + nppcmat unit for powerpc (almost complete)
  592. }