ncgutil.pas 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Helper routines for all code generators
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit ncgutil;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. node,cpuinfo,
  22. globtype,
  23. cpubase,cgbase,parabase,cgutils,
  24. aasmbase,aasmtai,aasmdata,aasmcpu,
  25. symconst,symbase,symdef,symsym,symtype,symtable
  26. {$ifndef cpu64bitalu}
  27. ,cg64f32
  28. {$endif not cpu64bitalu}
  29. ;
  30. type
  31. tloadregvars = (lr_dont_load_regvars, lr_load_regvars);
  32. pusedregvars = ^tusedregvars;
  33. tusedregvars = record
  34. intregvars, fpuregvars, mmregvars: Tsuperregisterworklist;
  35. end;
  36. {
  37. Not used currently, implemented because I thought we had to
  38. synchronise around if/then/else as well, but not needed. May
  39. still be useful for SSA once we get around to implementing
  40. that (JM)
  41. pusedregvarscommon = ^tusedregvarscommon;
  42. tusedregvarscommon = record
  43. allregvars, commonregvars, myregvars: tusedregvars;
  44. end;
  45. }
  46. procedure firstcomplex(p : tbinarynode);
  47. procedure maketojumpbool(list:TAsmList; p : tnode; loadregvars: tloadregvars);
  48. // procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  49. procedure location_force_fpureg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  50. procedure location_force_mmregscalar(list:TAsmList;var l: tlocation;maybeconst:boolean);
  51. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  52. procedure location_allocate_register(list:TAsmList;out l: tlocation;def: tdef;constant: boolean);
  53. { loads a cgpara into a tlocation; assumes that loc.loc is already
  54. initialised }
  55. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  56. { allocate registers for a tlocation; assumes that loc.loc is already
  57. set to LOC_CREGISTER/LOC_CFPUREGISTER/... }
  58. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation);
  59. procedure register_maybe_adjust_setbase(list: TAsmList; var l: tlocation; setbase: aint);
  60. function has_alias_name(pd:tprocdef;const s:string):boolean;
  61. procedure alloc_proc_symbol(pd: tprocdef);
  62. procedure gen_proc_symbol(list:TAsmList);
  63. procedure gen_proc_entry_code(list:TAsmList);
  64. procedure gen_proc_exit_code(list:TAsmList);
  65. procedure gen_stack_check_size_para(list:TAsmList);
  66. procedure gen_stack_check_call(list:TAsmList);
  67. procedure gen_save_used_regs(list:TAsmList);
  68. procedure gen_restore_used_regs(list:TAsmList);
  69. procedure gen_load_para_value(list:TAsmList);
  70. procedure gen_external_stub(list:TAsmList;pd:tprocdef;const externalname:string);
  71. procedure gen_intf_wrappers(list:TAsmList;st:TSymtable;nested:boolean);
  72. procedure gen_load_vmt_register(list:TAsmList;objdef:tobjectdef;selfloc:tlocation;var vmtreg:tregister);
  73. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  74. { adds the regvars used in n and its children to rv.allregvars,
  75. those which were already in rv.allregvars to rv.commonregvars and
  76. uses rv.myregvars as scratch (so that two uses of the same regvar
  77. in a single tree to make it appear in commonregvars). Useful to
  78. find out which regvars are used in two different node trees
  79. (e.g. in the "else" and "then" path, or in various case blocks }
  80. // procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  81. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  82. { if the result of n is a LOC_C(..)REGISTER, try to find the corresponding }
  83. { loadn and change its location to a new register (= SSA). In case reload }
  84. { is true, transfer the old to the new register }
  85. procedure maybechangeloadnodereg(list: TAsmList; var n: tnode; reload: boolean);
  86. {#
  87. Allocate the buffers for exception management and setjmp environment.
  88. Return a pointer to these buffers, send them to the utility routine
  89. so they are registered, and then call setjmp.
  90. Then compare the result of setjmp with 0, and if not equal
  91. to zero, then jump to exceptlabel.
  92. Also store the result of setjmp to a temporary space by calling g_save_exception_reason
  93. It is to note that this routine may be called *after* the stackframe of a
  94. routine has been called, therefore on machines where the stack cannot
  95. be modified, all temps should be allocated on the heap instead of the
  96. stack.
  97. }
  98. const
  99. EXCEPT_BUF_SIZE = 3*sizeof(pint);
  100. type
  101. texceptiontemps=record
  102. jmpbuf,
  103. envbuf,
  104. reasonbuf : treference;
  105. end;
  106. procedure get_exception_temps(list:TAsmList;var t:texceptiontemps);
  107. procedure unget_exception_temps(list:TAsmList;const t:texceptiontemps);
  108. procedure new_exception(list:TAsmList;const t:texceptiontemps;exceptlabel:tasmlabel);
  109. procedure free_exception(list:TAsmList;const t:texceptiontemps;a:aint;endexceptlabel:tasmlabel;onlyfree:boolean);
  110. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  111. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  112. procedure location_free(list: TAsmList; const location : TLocation);
  113. function getprocalign : shortint;
  114. procedure gen_fpc_dummy(list : TAsmList);
  115. implementation
  116. uses
  117. version,
  118. cutils,cclasses,
  119. globals,systems,verbose,export,
  120. ppu,defutil,
  121. procinfo,paramgr,fmodule,
  122. regvars,dbgbase,
  123. pass_1,pass_2,
  124. nbas,ncon,nld,nmem,nutils,ngenutil,
  125. tgobj,cgobj,cgcpu,hlcgobj,hlcgcpu
  126. {$ifdef powerpc}
  127. , cpupi
  128. {$endif}
  129. {$ifdef powerpc64}
  130. , cpupi
  131. {$endif}
  132. {$ifdef SUPPORT_MMX}
  133. , cgx86
  134. {$endif SUPPORT_MMX}
  135. ;
  136. {*****************************************************************************
  137. Misc Helpers
  138. *****************************************************************************}
  139. {$if first_mm_imreg = 0}
  140. {$WARN 4044 OFF} { Comparison might be always false ... }
  141. {$endif}
  142. procedure location_free(list: TAsmList; const location : TLocation);
  143. begin
  144. case location.loc of
  145. LOC_VOID:
  146. ;
  147. LOC_REGISTER,
  148. LOC_CREGISTER:
  149. begin
  150. {$ifdef cpu64bitalu}
  151. { x86-64 system v abi:
  152. structs with up to 16 bytes are returned in registers }
  153. if location.size in [OS_128,OS_S128] then
  154. begin
  155. if getsupreg(location.register)<first_int_imreg then
  156. cg.ungetcpuregister(list,location.register);
  157. if getsupreg(location.registerhi)<first_int_imreg then
  158. cg.ungetcpuregister(list,location.registerhi);
  159. end
  160. {$else cpu64bitalu}
  161. if location.size in [OS_64,OS_S64] then
  162. begin
  163. if getsupreg(location.register64.reglo)<first_int_imreg then
  164. cg.ungetcpuregister(list,location.register64.reglo);
  165. if getsupreg(location.register64.reghi)<first_int_imreg then
  166. cg.ungetcpuregister(list,location.register64.reghi);
  167. end
  168. {$endif cpu64bitalu}
  169. else
  170. if getsupreg(location.register)<first_int_imreg then
  171. cg.ungetcpuregister(list,location.register);
  172. end;
  173. LOC_FPUREGISTER,
  174. LOC_CFPUREGISTER:
  175. begin
  176. if getsupreg(location.register)<first_fpu_imreg then
  177. cg.ungetcpuregister(list,location.register);
  178. end;
  179. LOC_MMREGISTER,
  180. LOC_CMMREGISTER :
  181. begin
  182. if getsupreg(location.register)<first_mm_imreg then
  183. cg.ungetcpuregister(list,location.register);
  184. end;
  185. LOC_REFERENCE,
  186. LOC_CREFERENCE :
  187. begin
  188. if paramanager.use_fixed_stack then
  189. location_freetemp(list,location);
  190. end;
  191. else
  192. internalerror(2004110211);
  193. end;
  194. end;
  195. procedure firstcomplex(p : tbinarynode);
  196. var
  197. fcl, fcr: longint;
  198. ncl, ncr: longint;
  199. begin
  200. { always calculate boolean AND and OR from left to right }
  201. if (p.nodetype in [orn,andn]) and
  202. is_boolean(p.left.resultdef) then
  203. begin
  204. if nf_swapped in p.flags then
  205. internalerror(200709253);
  206. end
  207. else
  208. begin
  209. fcl:=node_resources_fpu(p.left);
  210. fcr:=node_resources_fpu(p.right);
  211. ncl:=node_complexity(p.left);
  212. ncr:=node_complexity(p.right);
  213. { We swap left and right if
  214. a) right needs more floating point registers than left, and
  215. left needs more than 0 floating point registers (if it
  216. doesn't need any, swapping won't change the floating
  217. point register pressure)
  218. b) both left and right need an equal amount of floating
  219. point registers or right needs no floating point registers,
  220. and in addition right has a higher complexity than left
  221. (+- needs more integer registers, but not necessarily)
  222. }
  223. if ((fcr>fcl) and
  224. (fcl>0)) or
  225. (((fcr=fcl) or
  226. (fcr=0)) and
  227. (ncr>ncl)) then
  228. p.swapleftright
  229. end;
  230. end;
  231. procedure maketojumpbool(list:TAsmList; p : tnode; loadregvars: tloadregvars);
  232. {
  233. produces jumps to true respectively false labels using boolean expressions
  234. depending on whether the loading of regvars is currently being
  235. synchronized manually (such as in an if-node) or automatically (most of
  236. the other cases where this procedure is called), loadregvars can be
  237. "lr_load_regvars" or "lr_dont_load_regvars"
  238. }
  239. var
  240. opsize : tcgsize;
  241. storepos : tfileposinfo;
  242. tmpreg : tregister;
  243. begin
  244. if nf_error in p.flags then
  245. exit;
  246. storepos:=current_filepos;
  247. current_filepos:=p.fileinfo;
  248. if is_boolean(p.resultdef) then
  249. begin
  250. {$ifdef OLDREGVARS}
  251. if loadregvars = lr_load_regvars then
  252. load_all_regvars(list);
  253. {$endif OLDREGVARS}
  254. if is_constboolnode(p) then
  255. begin
  256. if Tordconstnode(p).value.uvalue<>0 then
  257. cg.a_jmp_always(list,current_procinfo.CurrTrueLabel)
  258. else
  259. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel)
  260. end
  261. else
  262. begin
  263. opsize:=def_cgsize(p.resultdef);
  264. case p.location.loc of
  265. LOC_SUBSETREG,LOC_CSUBSETREG,
  266. LOC_SUBSETREF,LOC_CSUBSETREF:
  267. begin
  268. tmpreg := cg.getintregister(list,OS_INT);
  269. hlcg.a_load_loc_reg(list,p.resultdef,osuinttype,p.location,tmpreg);
  270. cg.a_cmp_const_reg_label(list,OS_INT,OC_NE,0,tmpreg,current_procinfo.CurrTrueLabel);
  271. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  272. end;
  273. LOC_CREGISTER,LOC_REGISTER,LOC_CREFERENCE,LOC_REFERENCE :
  274. begin
  275. {$ifdef cpu64bitalu}
  276. if opsize in [OS_128,OS_S128] then
  277. begin
  278. hlcg.location_force_reg(list,p.location,p.resultdef,hlcg.tcgsize2orddef(opsize),true);
  279. tmpreg:=cg.getintregister(list,OS_64);
  280. cg.a_op_reg_reg_reg(list,OP_OR,OS_64,p.location.register128.reglo,p.location.register128.reghi,tmpreg);
  281. location_reset(p.location,LOC_REGISTER,OS_64);
  282. p.location.register:=tmpreg;
  283. opsize:=OS_64;
  284. end;
  285. {$else cpu64bitalu}
  286. if opsize in [OS_64,OS_S64] then
  287. begin
  288. hlcg.location_force_reg(list,p.location,p.resultdef,hlcg.tcgsize2orddef(opsize),true);
  289. tmpreg:=cg.getintregister(list,OS_32);
  290. cg.a_op_reg_reg_reg(list,OP_OR,OS_32,p.location.register64.reglo,p.location.register64.reghi,tmpreg);
  291. location_reset(p.location,LOC_REGISTER,OS_32);
  292. p.location.register:=tmpreg;
  293. opsize:=OS_32;
  294. end;
  295. {$endif cpu64bitalu}
  296. cg.a_cmp_const_loc_label(list,opsize,OC_NE,0,p.location,current_procinfo.CurrTrueLabel);
  297. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  298. end;
  299. LOC_JUMP:
  300. ;
  301. {$ifdef cpuflags}
  302. LOC_FLAGS :
  303. begin
  304. cg.a_jmp_flags(list,p.location.resflags,current_procinfo.CurrTrueLabel);
  305. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  306. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  307. end;
  308. {$endif cpuflags}
  309. else
  310. begin
  311. printnode(output,p);
  312. internalerror(200308241);
  313. end;
  314. end;
  315. end;
  316. end
  317. else
  318. internalerror(200112305);
  319. current_filepos:=storepos;
  320. end;
  321. (*
  322. This code needs fixing. It is not safe to use rgint; on the m68000 it
  323. would be rgaddr.
  324. procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  325. begin
  326. case t.loc of
  327. LOC_REGISTER:
  328. begin
  329. { can't be a regvar, since it would be LOC_CREGISTER then }
  330. exclude(regs,getsupreg(t.register));
  331. if t.register64.reghi<>NR_NO then
  332. exclude(regs,getsupreg(t.register64.reghi));
  333. end;
  334. LOC_CREFERENCE,LOC_REFERENCE:
  335. begin
  336. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  337. (getsupreg(t.reference.base) in cg.rgint.usableregs) then
  338. exclude(regs,getsupreg(t.reference.base));
  339. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  340. (getsupreg(t.reference.index) in cg.rgint.usableregs) then
  341. exclude(regs,getsupreg(t.reference.index));
  342. end;
  343. end;
  344. end;
  345. *)
  346. {*****************************************************************************
  347. EXCEPTION MANAGEMENT
  348. *****************************************************************************}
  349. procedure get_exception_temps(list:TAsmList;var t:texceptiontemps);
  350. var
  351. srsym : ttypesym;
  352. begin
  353. if jmp_buf_size=-1 then
  354. begin
  355. srsym:=search_system_type('JMP_BUF');
  356. jmp_buf_size:=srsym.typedef.size;
  357. jmp_buf_align:=srsym.typedef.alignment;
  358. end;
  359. tg.GetTemp(list,EXCEPT_BUF_SIZE,sizeof(pint),tt_persistent,t.envbuf);
  360. tg.GetTemp(list,jmp_buf_size,jmp_buf_align,tt_persistent,t.jmpbuf);
  361. tg.GetTemp(list,sizeof(pint),sizeof(pint),tt_persistent,t.reasonbuf);
  362. end;
  363. procedure unget_exception_temps(list:TAsmList;const t:texceptiontemps);
  364. begin
  365. tg.Ungettemp(list,t.jmpbuf);
  366. tg.ungettemp(list,t.envbuf);
  367. tg.ungettemp(list,t.reasonbuf);
  368. end;
  369. procedure new_exception(list:TAsmList;const t:texceptiontemps;exceptlabel:tasmlabel);
  370. const
  371. {$ifdef cpu16bitaddr}
  372. pushexceptaddr_frametype_cgsize = OS_S16;
  373. setjmp_result_cgsize = OS_S16;
  374. {$else cpu16bitaddr}
  375. pushexceptaddr_frametype_cgsize = OS_S32;
  376. setjmp_result_cgsize = OS_S32;
  377. {$endif cpu16bitaddr}
  378. var
  379. paraloc1,paraloc2,paraloc3 : tcgpara;
  380. pd: tprocdef;
  381. begin
  382. pd:=search_system_proc('fpc_pushexceptaddr');
  383. paraloc1.init;
  384. paraloc2.init;
  385. paraloc3.init;
  386. paramanager.getintparaloc(pd,1,paraloc1);
  387. paramanager.getintparaloc(pd,2,paraloc2);
  388. paramanager.getintparaloc(pd,3,paraloc3);
  389. cg.a_loadaddr_ref_cgpara(list,t.envbuf,paraloc3);
  390. cg.a_loadaddr_ref_cgpara(list,t.jmpbuf,paraloc2);
  391. { push type of exceptionframe }
  392. cg.a_load_const_cgpara(list,pushexceptaddr_frametype_cgsize,1,paraloc1);
  393. paramanager.freecgpara(list,paraloc3);
  394. paramanager.freecgpara(list,paraloc2);
  395. paramanager.freecgpara(list,paraloc1);
  396. cg.allocallcpuregisters(list);
  397. cg.a_call_name(list,'FPC_PUSHEXCEPTADDR',false);
  398. cg.deallocallcpuregisters(list);
  399. pd:=search_system_proc('fpc_setjmp');
  400. paramanager.getintparaloc(pd,1,paraloc1);
  401. cg.a_load_reg_cgpara(list,OS_ADDR,NR_FUNCTION_RESULT_REG,paraloc1);
  402. paramanager.freecgpara(list,paraloc1);
  403. cg.allocallcpuregisters(list);
  404. cg.a_call_name(list,'FPC_SETJMP',false);
  405. cg.deallocallcpuregisters(list);
  406. cg.alloccpuregisters(list,R_INTREGISTER,[RS_FUNCTION_RESULT_REG]);
  407. cg.g_exception_reason_save(list, t.reasonbuf);
  408. cg.a_cmp_const_reg_label(list,setjmp_result_cgsize,OC_NE,0,cg.makeregsize(list,NR_FUNCTION_RESULT_REG,setjmp_result_cgsize),exceptlabel);
  409. cg.dealloccpuregisters(list,R_INTREGISTER,[RS_FUNCTION_RESULT_REG]);
  410. paraloc1.done;
  411. paraloc2.done;
  412. paraloc3.done;
  413. end;
  414. procedure free_exception(list:TAsmList;const t:texceptiontemps;a:aint;endexceptlabel:tasmlabel;onlyfree:boolean);
  415. begin
  416. cg.allocallcpuregisters(list);
  417. cg.a_call_name(list,'FPC_POPADDRSTACK',false);
  418. cg.deallocallcpuregisters(list);
  419. if not onlyfree then
  420. begin
  421. { g_exception_reason_load already allocates NR_FUNCTION_RESULT_REG }
  422. cg.g_exception_reason_load(list, t.reasonbuf);
  423. cg.a_cmp_const_reg_label(list,OS_INT,OC_EQ,a,NR_FUNCTION_RESULT_REG,endexceptlabel);
  424. cg.a_reg_dealloc(list,NR_FUNCTION_RESULT_REG);
  425. end;
  426. end;
  427. {*****************************************************************************
  428. TLocation
  429. *****************************************************************************}
  430. procedure location_force_fpureg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  431. var
  432. reg : tregister;
  433. href : treference;
  434. begin
  435. if (l.loc<>LOC_FPUREGISTER) and
  436. ((l.loc<>LOC_CFPUREGISTER) or (not maybeconst)) then
  437. begin
  438. { if it's in an mm register, store to memory first }
  439. if (l.loc in [LOC_MMREGISTER,LOC_CMMREGISTER]) then
  440. begin
  441. tg.GetTemp(list,tcgsize2size[l.size],tcgsize2size[l.size],tt_normal,href);
  442. cg.a_loadmm_reg_ref(list,l.size,l.size,l.register,href,mms_movescalar);
  443. location_reset_ref(l,LOC_REFERENCE,l.size,0);
  444. l.reference:=href;
  445. end;
  446. reg:=cg.getfpuregister(list,l.size);
  447. cg.a_loadfpu_loc_reg(list,l.size,l,reg);
  448. location_freetemp(list,l);
  449. location_reset(l,LOC_FPUREGISTER,l.size);
  450. l.register:=reg;
  451. end;
  452. end;
  453. procedure location_force_mmregscalar(list:TAsmList;var l: tlocation;maybeconst:boolean);
  454. var
  455. reg : tregister;
  456. href : treference;
  457. newsize : tcgsize;
  458. begin
  459. if (l.loc<>LOC_MMREGISTER) and
  460. ((l.loc<>LOC_CMMREGISTER) or (not maybeconst)) then
  461. begin
  462. { if it's in an fpu register, store to memory first }
  463. if (l.loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER]) then
  464. begin
  465. tg.GetTemp(list,tcgsize2size[l.size],tcgsize2size[l.size],tt_normal,href);
  466. cg.a_loadfpu_reg_ref(list,l.size,l.size,l.register,href);
  467. location_reset_ref(l,LOC_REFERENCE,l.size,0);
  468. l.reference:=href;
  469. end;
  470. {$ifndef cpu64bitalu}
  471. if (l.loc in [LOC_REGISTER,LOC_CREGISTER]) and
  472. (l.size in [OS_64,OS_S64]) then
  473. begin
  474. reg:=cg.getmmregister(list,OS_F64);
  475. cg64.a_loadmm_intreg64_reg(list,OS_F64,l.register64,reg);
  476. l.size:=OS_F64
  477. end
  478. else
  479. {$endif not cpu64bitalu}
  480. begin
  481. { on ARM, CFP values may be located in integer registers,
  482. and its second_int_to_real() also uses this routine to
  483. force integer (memory) values in an mmregister }
  484. if (l.size in [OS_32,OS_S32]) then
  485. newsize:=OS_F32
  486. else if (l.size in [OS_64,OS_S64]) then
  487. newsize:=OS_F64
  488. else
  489. newsize:=l.size;
  490. reg:=cg.getmmregister(list,newsize);
  491. hlcg.a_loadmm_loc_reg(list,l.size,newsize,l,reg,mms_movescalar);
  492. l.size:=newsize;
  493. end;
  494. location_freetemp(list,l);
  495. location_reset(l,LOC_MMREGISTER,l.size);
  496. l.register:=reg;
  497. end;
  498. end;
  499. procedure register_maybe_adjust_setbase(list: TAsmList; var l: tlocation; setbase: aint);
  500. var
  501. tmpreg: tregister;
  502. begin
  503. if (setbase<>0) then
  504. begin
  505. if not(l.loc in [LOC_REGISTER,LOC_CREGISTER]) then
  506. internalerror(2007091502);
  507. { subtract the setbase }
  508. case l.loc of
  509. LOC_CREGISTER:
  510. begin
  511. tmpreg := cg.getintregister(list,l.size);
  512. cg.a_op_const_reg_reg(list,OP_SUB,l.size,setbase,l.register,tmpreg);
  513. l.loc:=LOC_REGISTER;
  514. l.register:=tmpreg;
  515. end;
  516. LOC_REGISTER:
  517. begin
  518. cg.a_op_const_reg(list,OP_SUB,l.size,setbase,l.register);
  519. end;
  520. end;
  521. end;
  522. end;
  523. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  524. var
  525. reg : tregister;
  526. begin
  527. if (l.loc<>LOC_MMREGISTER) and
  528. ((l.loc<>LOC_CMMREGISTER) or (not maybeconst)) then
  529. begin
  530. reg:=cg.getmmregister(list,OS_VECTOR);
  531. hlcg.a_loadmm_loc_reg(list,l.size,OS_VECTOR,l,reg,nil);
  532. location_freetemp(list,l);
  533. location_reset(l,LOC_MMREGISTER,OS_VECTOR);
  534. l.register:=reg;
  535. end;
  536. end;
  537. procedure location_allocate_register(list: TAsmList;out l: tlocation;def: tdef;constant: boolean);
  538. begin
  539. l.size:=def_cgsize(def);
  540. if (def.typ=floatdef) and
  541. not(cs_fp_emulation in current_settings.moduleswitches) then
  542. begin
  543. if use_vectorfpu(def) then
  544. begin
  545. if constant then
  546. location_reset(l,LOC_CMMREGISTER,l.size)
  547. else
  548. location_reset(l,LOC_MMREGISTER,l.size);
  549. l.register:=cg.getmmregister(list,l.size);
  550. end
  551. else
  552. begin
  553. if constant then
  554. location_reset(l,LOC_CFPUREGISTER,l.size)
  555. else
  556. location_reset(l,LOC_FPUREGISTER,l.size);
  557. l.register:=cg.getfpuregister(list,l.size);
  558. end;
  559. end
  560. else
  561. begin
  562. if constant then
  563. location_reset(l,LOC_CREGISTER,l.size)
  564. else
  565. location_reset(l,LOC_REGISTER,l.size);
  566. {$ifdef cpu64bitalu}
  567. if l.size in [OS_128,OS_S128,OS_F128] then
  568. begin
  569. l.register128.reglo:=cg.getintregister(list,OS_64);
  570. l.register128.reghi:=cg.getintregister(list,OS_64);
  571. end
  572. else
  573. {$else cpu64bitalu}
  574. if l.size in [OS_64,OS_S64,OS_F64] then
  575. begin
  576. l.register64.reglo:=cg.getintregister(list,OS_32);
  577. l.register64.reghi:=cg.getintregister(list,OS_32);
  578. end
  579. else
  580. {$endif cpu64bitalu}
  581. { Note: for withs of records (and maybe objects, classes, etc.) an
  582. address register could be set here, but that is later
  583. changed to an intregister neverthless when in the
  584. tcgassignmentnode maybechangeloadnodereg is called for the
  585. temporary node; so the workaround for now is to fix the
  586. symptoms... }
  587. l.register:=cg.getintregister(list,l.size);
  588. end;
  589. end;
  590. {****************************************************************************
  591. Init/Finalize Code
  592. ****************************************************************************}
  593. procedure copyvalueparas(p:TObject;arg:pointer);
  594. var
  595. href : treference;
  596. hreg : tregister;
  597. list : TAsmList;
  598. hsym : tparavarsym;
  599. l : longint;
  600. localcopyloc : tlocation;
  601. sizedef : tdef;
  602. begin
  603. list:=TAsmList(arg);
  604. if (tsym(p).typ=paravarsym) and
  605. (tparavarsym(p).varspez=vs_value) and
  606. (paramanager.push_addr_param(tparavarsym(p).varspez,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)) then
  607. begin
  608. { we have no idea about the alignment at the caller side }
  609. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,true,1);
  610. if is_open_array(tparavarsym(p).vardef) or
  611. is_array_of_const(tparavarsym(p).vardef) then
  612. begin
  613. { cdecl functions don't have a high pointer so it is not possible to generate
  614. a local copy }
  615. if not(current_procinfo.procdef.proccalloption in cdecl_pocalls) then
  616. begin
  617. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  618. if not assigned(hsym) then
  619. internalerror(200306061);
  620. hreg:=cg.getaddressregister(list);
  621. if not is_packed_array(tparavarsym(p).vardef) then
  622. hlcg.g_copyvaluepara_openarray(list,href,hsym.initialloc,tarraydef(tparavarsym(p).vardef),hreg)
  623. else
  624. internalerror(2006080401);
  625. // cg.g_copyvaluepara_packedopenarray(list,href,hsym.intialloc,tarraydef(tparavarsym(p).vardef).elepackedbitsize,hreg);
  626. sizedef:=getpointerdef(tparavarsym(p).vardef);
  627. hlcg.a_load_reg_loc(list,sizedef,sizedef,hreg,tparavarsym(p).initialloc);
  628. end;
  629. end
  630. else
  631. begin
  632. { Allocate space for the local copy }
  633. l:=tparavarsym(p).getsize;
  634. localcopyloc.loc:=LOC_REFERENCE;
  635. localcopyloc.size:=int_cgsize(l);
  636. tg.GetLocal(list,l,tparavarsym(p).vardef,localcopyloc.reference);
  637. { Copy data }
  638. if is_shortstring(tparavarsym(p).vardef) then
  639. begin
  640. { this code is only executed before the code for the body and the entry/exit code is generated
  641. so we're allowed to include pi_do_call here; after pass1 is run, this isn't allowed anymore
  642. }
  643. include(current_procinfo.flags,pi_do_call);
  644. hlcg.g_copyshortstring(list,href,localcopyloc.reference,tstringdef(tparavarsym(p).vardef));
  645. end
  646. else if tparavarsym(p).vardef.typ = variantdef then
  647. begin
  648. { this code is only executed before the code for the body and the entry/exit code is generated
  649. so we're allowed to include pi_do_call here; after pass1 is run, this isn't allowed anymore
  650. }
  651. include(current_procinfo.flags,pi_do_call);
  652. hlcg.g_copyvariant(list,href,localcopyloc.reference,tvariantdef(tparavarsym(p).vardef))
  653. end
  654. else
  655. begin
  656. { pass proper alignment info }
  657. localcopyloc.reference.alignment:=tparavarsym(p).vardef.alignment;
  658. cg.g_concatcopy(list,href,localcopyloc.reference,tparavarsym(p).vardef.size);
  659. end;
  660. { update localloc of varsym }
  661. tg.Ungetlocal(list,tparavarsym(p).localloc.reference);
  662. tparavarsym(p).localloc:=localcopyloc;
  663. tparavarsym(p).initialloc:=localcopyloc;
  664. end;
  665. end;
  666. end;
  667. { generates the code for incrementing the reference count of parameters and
  668. initialize out parameters }
  669. procedure init_paras(p:TObject;arg:pointer);
  670. var
  671. href : treference;
  672. hsym : tparavarsym;
  673. eldef : tdef;
  674. list : TAsmList;
  675. needs_inittable : boolean;
  676. begin
  677. list:=TAsmList(arg);
  678. if (tsym(p).typ=paravarsym) then
  679. begin
  680. needs_inittable:=is_managed_type(tparavarsym(p).vardef);
  681. if not needs_inittable then
  682. exit;
  683. case tparavarsym(p).varspez of
  684. vs_value :
  685. begin
  686. { variants are already handled by the call to fpc_variant_copy_overwrite if
  687. they are passed by reference }
  688. if not((tparavarsym(p).vardef.typ=variantdef) and
  689. paramanager.push_addr_param(tparavarsym(p).varspez,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)) then
  690. begin
  691. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,is_open_array(tparavarsym(p).vardef),sizeof(pint));
  692. if is_open_array(tparavarsym(p).vardef) then
  693. begin
  694. { open arrays do not contain correct element count in their rtti,
  695. the actual count must be passed separately. }
  696. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  697. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  698. if not assigned(hsym) then
  699. internalerror(201003031);
  700. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_addref_array');
  701. end
  702. else
  703. hlcg.g_incrrefcount(list,tparavarsym(p).vardef,href);
  704. end;
  705. end;
  706. vs_out :
  707. begin
  708. { we have no idea about the alignment at the callee side,
  709. and the user also cannot specify "unaligned" here, so
  710. assume worst case }
  711. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,true,1);
  712. if is_open_array(tparavarsym(p).vardef) then
  713. begin
  714. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  715. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  716. if not assigned(hsym) then
  717. internalerror(201103033);
  718. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_initialize_array');
  719. end
  720. else
  721. hlcg.g_initialize(list,tparavarsym(p).vardef,href);
  722. end;
  723. end;
  724. end;
  725. end;
  726. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation);
  727. begin
  728. case loc.loc of
  729. LOC_CREGISTER:
  730. begin
  731. {$ifdef cpu64bitalu}
  732. if loc.size in [OS_128,OS_S128] then
  733. begin
  734. loc.register128.reglo:=cg.getintregister(list,OS_64);
  735. loc.register128.reghi:=cg.getintregister(list,OS_64);
  736. end
  737. else
  738. {$else cpu64bitalu}
  739. if loc.size in [OS_64,OS_S64] then
  740. begin
  741. loc.register64.reglo:=cg.getintregister(list,OS_32);
  742. loc.register64.reghi:=cg.getintregister(list,OS_32);
  743. end
  744. else
  745. {$endif cpu64bitalu}
  746. loc.register:=cg.getintregister(list,loc.size);
  747. end;
  748. LOC_CFPUREGISTER:
  749. begin
  750. loc.register:=cg.getfpuregister(list,loc.size);
  751. end;
  752. LOC_CMMREGISTER:
  753. begin
  754. loc.register:=cg.getmmregister(list,loc.size);
  755. end;
  756. end;
  757. end;
  758. procedure gen_alloc_regvar(list:TAsmList;sym: tabstractnormalvarsym; allocreg: boolean);
  759. begin
  760. if allocreg then
  761. gen_alloc_regloc(list,sym.initialloc);
  762. if (pi_has_label in current_procinfo.flags) then
  763. begin
  764. { Allocate register already, to prevent first allocation to be
  765. inside a loop }
  766. {$ifdef cpu64bitalu}
  767. if sym.initialloc.size in [OS_128,OS_S128] then
  768. begin
  769. cg.a_reg_sync(list,sym.initialloc.register128.reglo);
  770. cg.a_reg_sync(list,sym.initialloc.register128.reghi);
  771. end
  772. else
  773. {$else cpu64bitalu}
  774. if sym.initialloc.size in [OS_64,OS_S64] then
  775. begin
  776. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  777. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  778. end
  779. else
  780. {$endif cpu64bitalu}
  781. cg.a_reg_sync(list,sym.initialloc.register);
  782. end;
  783. sym.localloc:=sym.initialloc;
  784. end;
  785. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  786. procedure unget_para(const paraloc:TCGParaLocation);
  787. begin
  788. case paraloc.loc of
  789. LOC_REGISTER :
  790. begin
  791. if getsupreg(paraloc.register)<first_int_imreg then
  792. cg.ungetcpuregister(list,paraloc.register);
  793. end;
  794. LOC_MMREGISTER :
  795. begin
  796. if getsupreg(paraloc.register)<first_mm_imreg then
  797. cg.ungetcpuregister(list,paraloc.register);
  798. end;
  799. LOC_FPUREGISTER :
  800. begin
  801. if getsupreg(paraloc.register)<first_fpu_imreg then
  802. cg.ungetcpuregister(list,paraloc.register);
  803. end;
  804. end;
  805. end;
  806. var
  807. paraloc : pcgparalocation;
  808. href : treference;
  809. sizeleft : aint;
  810. {$if defined(sparc) or defined(arm) or defined(mips)}
  811. tempref : treference;
  812. {$endif defined(sparc) or defined(arm) or defined(mips)}
  813. {$ifdef mips}
  814. tmpreg : tregister;
  815. {$endif mips}
  816. {$ifndef cpu64bitalu}
  817. tempreg : tregister;
  818. reg64 : tregister64;
  819. {$endif not cpu64bitalu}
  820. begin
  821. paraloc:=para.location;
  822. if not assigned(paraloc) then
  823. internalerror(200408203);
  824. { skip e.g. empty records }
  825. if (paraloc^.loc = LOC_VOID) then
  826. exit;
  827. case destloc.loc of
  828. LOC_REFERENCE :
  829. begin
  830. { If the parameter location is reused we don't need to copy
  831. anything }
  832. if not reusepara then
  833. begin
  834. href:=destloc.reference;
  835. sizeleft:=para.intsize;
  836. while assigned(paraloc) do
  837. begin
  838. if (paraloc^.size=OS_NO) then
  839. begin
  840. { Can only be a reference that contains the rest
  841. of the parameter }
  842. if (paraloc^.loc<>LOC_REFERENCE) or
  843. assigned(paraloc^.next) then
  844. internalerror(2005013010);
  845. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  846. inc(href.offset,sizeleft);
  847. sizeleft:=0;
  848. end
  849. else
  850. begin
  851. cg.a_load_cgparaloc_ref(list,paraloc^,href,tcgsize2size[paraloc^.size],destloc.reference.alignment);
  852. inc(href.offset,TCGSize2Size[paraloc^.size]);
  853. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  854. end;
  855. unget_para(paraloc^);
  856. paraloc:=paraloc^.next;
  857. end;
  858. end;
  859. end;
  860. LOC_REGISTER,
  861. LOC_CREGISTER :
  862. begin
  863. {$ifdef cpu64bitalu}
  864. if (para.size in [OS_128,OS_S128,OS_F128]) and
  865. ({ in case of fpu emulation, or abi's that pass fpu values
  866. via integer registers }
  867. (vardef.typ=floatdef) or
  868. is_methodpointer(vardef) or
  869. is_record(vardef)) then
  870. begin
  871. case paraloc^.loc of
  872. LOC_REGISTER:
  873. begin
  874. if not assigned(paraloc^.next) then
  875. internalerror(200410104);
  876. if (target_info.endian=ENDIAN_BIG) then
  877. begin
  878. { paraloc^ -> high
  879. paraloc^.next -> low }
  880. unget_para(paraloc^);
  881. gen_alloc_regloc(list,destloc);
  882. { reg->reg, alignment is irrelevant }
  883. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reghi,8);
  884. unget_para(paraloc^.next^);
  885. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reglo,8);
  886. end
  887. else
  888. begin
  889. { paraloc^ -> low
  890. paraloc^.next -> high }
  891. unget_para(paraloc^);
  892. gen_alloc_regloc(list,destloc);
  893. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reglo,8);
  894. unget_para(paraloc^.next^);
  895. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reghi,8);
  896. end;
  897. end;
  898. LOC_REFERENCE:
  899. begin
  900. gen_alloc_regloc(list,destloc);
  901. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment);
  902. cg128.a_load128_ref_reg(list,href,destloc.register128);
  903. unget_para(paraloc^);
  904. end;
  905. else
  906. internalerror(2012090607);
  907. end
  908. end
  909. else
  910. {$else cpu64bitalu}
  911. if (para.size in [OS_64,OS_S64,OS_F64]) and
  912. (is_64bit(vardef) or
  913. { in case of fpu emulation, or abi's that pass fpu values
  914. via integer registers }
  915. (vardef.typ=floatdef) or
  916. is_methodpointer(vardef) or
  917. is_record(vardef)) then
  918. begin
  919. case paraloc^.loc of
  920. LOC_REGISTER:
  921. begin
  922. if not assigned(paraloc^.next) then
  923. internalerror(200410104);
  924. if (target_info.endian=ENDIAN_BIG) then
  925. begin
  926. { paraloc^ -> high
  927. paraloc^.next -> low }
  928. unget_para(paraloc^);
  929. gen_alloc_regloc(list,destloc);
  930. { reg->reg, alignment is irrelevant }
  931. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reghi,4);
  932. unget_para(paraloc^.next^);
  933. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reglo,4);
  934. end
  935. else
  936. begin
  937. { paraloc^ -> low
  938. paraloc^.next -> high }
  939. unget_para(paraloc^);
  940. gen_alloc_regloc(list,destloc);
  941. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reglo,4);
  942. unget_para(paraloc^.next^);
  943. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reghi,4);
  944. end;
  945. end;
  946. LOC_REFERENCE:
  947. begin
  948. gen_alloc_regloc(list,destloc);
  949. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment);
  950. cg64.a_load64_ref_reg(list,href,destloc.register64);
  951. unget_para(paraloc^);
  952. end;
  953. else
  954. internalerror(2005101501);
  955. end
  956. end
  957. else
  958. {$endif cpu64bitalu}
  959. begin
  960. if assigned(paraloc^.next) then
  961. begin
  962. if (destloc.size in [OS_PAIR,OS_SPAIR]) and
  963. (para.Size in [OS_PAIR,OS_SPAIR]) then
  964. begin
  965. unget_para(paraloc^);
  966. gen_alloc_regloc(list,destloc);
  967. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^,destloc.register,sizeof(aint));
  968. unget_para(paraloc^.Next^);
  969. gen_alloc_regloc(list,destloc);
  970. {$if defined(cpu16bitalu) or defined(cpu8bitalu)}
  971. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^.Next^,GetNextReg(destloc.register),sizeof(aint));
  972. {$else}
  973. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^.Next^,destloc.registerhi,sizeof(aint));
  974. {$endif}
  975. end
  976. else
  977. internalerror(200410105);
  978. end
  979. else
  980. begin
  981. unget_para(paraloc^);
  982. gen_alloc_regloc(list,destloc);
  983. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,sizeof(aint));
  984. end;
  985. end;
  986. end;
  987. LOC_FPUREGISTER,
  988. LOC_CFPUREGISTER :
  989. begin
  990. {$ifdef mips}
  991. if (destloc.size = paraloc^.Size) and
  992. (paraloc^.Loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER]) then
  993. begin
  994. gen_alloc_regloc(list,destloc);
  995. cg.a_loadfpu_reg_reg(list,paraloc^.Size, destloc.size, paraloc^.register, destloc.register);
  996. end
  997. else if (destloc.size = OS_F32) and
  998. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  999. begin
  1000. gen_alloc_regloc(list,destloc);
  1001. unget_para(paraloc^);
  1002. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,destloc.register));
  1003. end
  1004. { TODO: Produces invalid code, needs fixing together with regalloc setup. }
  1005. {
  1006. else if (destloc.size = OS_F64) and
  1007. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) and
  1008. (paraloc^.next^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  1009. begin
  1010. gen_alloc_regloc(list,destloc);
  1011. tmpreg:=destloc.register;
  1012. unget_para(paraloc^);
  1013. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,tmpreg));
  1014. setsupreg(tmpreg,getsupreg(tmpreg)+1);
  1015. unget_para(paraloc^.next^);
  1016. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.Next^.register,tmpreg));
  1017. end
  1018. }
  1019. else
  1020. begin
  1021. sizeleft := TCGSize2Size[destloc.size];
  1022. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  1023. href:=tempref;
  1024. while assigned(paraloc) do
  1025. begin
  1026. unget_para(paraloc^);
  1027. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1028. inc(href.offset,TCGSize2Size[paraloc^.size]);
  1029. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  1030. paraloc:=paraloc^.next;
  1031. end;
  1032. gen_alloc_regloc(list,destloc);
  1033. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  1034. tg.UnGetTemp(list,tempref);
  1035. end;
  1036. {$else mips}
  1037. {$if defined(sparc) or defined(arm)}
  1038. { Arm and Sparc passes floats in int registers, when loading to fpu register
  1039. we need a temp }
  1040. sizeleft := TCGSize2Size[destloc.size];
  1041. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  1042. href:=tempref;
  1043. while assigned(paraloc) do
  1044. begin
  1045. unget_para(paraloc^);
  1046. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1047. inc(href.offset,TCGSize2Size[paraloc^.size]);
  1048. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  1049. paraloc:=paraloc^.next;
  1050. end;
  1051. gen_alloc_regloc(list,destloc);
  1052. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  1053. tg.UnGetTemp(list,tempref);
  1054. {$else defined(sparc) or defined(arm)}
  1055. unget_para(paraloc^);
  1056. gen_alloc_regloc(list,destloc);
  1057. { from register to register -> alignment is irrelevant }
  1058. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1059. if assigned(paraloc^.next) then
  1060. internalerror(200410109);
  1061. {$endif defined(sparc) or defined(arm)}
  1062. {$endif mips}
  1063. end;
  1064. LOC_MMREGISTER,
  1065. LOC_CMMREGISTER :
  1066. begin
  1067. {$ifndef cpu64bitalu}
  1068. { ARM vfp floats are passed in integer registers }
  1069. if (para.size=OS_F64) and
  1070. (paraloc^.size in [OS_32,OS_S32]) and
  1071. use_vectorfpu(vardef) then
  1072. begin
  1073. { we need 2x32bit reg }
  1074. if not assigned(paraloc^.next) or
  1075. assigned(paraloc^.next^.next) then
  1076. internalerror(2009112421);
  1077. unget_para(paraloc^.next^);
  1078. case paraloc^.next^.loc of
  1079. LOC_REGISTER:
  1080. tempreg:=paraloc^.next^.register;
  1081. LOC_REFERENCE:
  1082. begin
  1083. tempreg:=cg.getintregister(list,OS_32);
  1084. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,tempreg,4);
  1085. end;
  1086. else
  1087. internalerror(2012051301);
  1088. end;
  1089. { don't free before the above, because then the getintregister
  1090. could reallocate this register and overwrite it }
  1091. unget_para(paraloc^);
  1092. gen_alloc_regloc(list,destloc);
  1093. if (target_info.endian=endian_big) then
  1094. { paraloc^ -> high
  1095. paraloc^.next -> low }
  1096. reg64:=joinreg64(tempreg,paraloc^.register)
  1097. else
  1098. reg64:=joinreg64(paraloc^.register,tempreg);
  1099. cg64.a_loadmm_intreg64_reg(list,OS_F64,reg64,destloc.register);
  1100. end
  1101. else
  1102. {$endif not cpu64bitalu}
  1103. begin
  1104. unget_para(paraloc^);
  1105. gen_alloc_regloc(list,destloc);
  1106. { from register to register -> alignment is irrelevant }
  1107. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1108. { data could come in two memory locations, for now
  1109. we simply ignore the sanity check (FK)
  1110. if assigned(paraloc^.next) then
  1111. internalerror(200410108);
  1112. }
  1113. end;
  1114. end;
  1115. else
  1116. internalerror(2010052903);
  1117. end;
  1118. end;
  1119. procedure gen_load_para_value(list:TAsmList);
  1120. procedure get_para(const paraloc:TCGParaLocation);
  1121. begin
  1122. case paraloc.loc of
  1123. LOC_REGISTER :
  1124. begin
  1125. if getsupreg(paraloc.register)<first_int_imreg then
  1126. cg.getcpuregister(list,paraloc.register);
  1127. end;
  1128. LOC_MMREGISTER :
  1129. begin
  1130. if getsupreg(paraloc.register)<first_mm_imreg then
  1131. cg.getcpuregister(list,paraloc.register);
  1132. end;
  1133. LOC_FPUREGISTER :
  1134. begin
  1135. if getsupreg(paraloc.register)<first_fpu_imreg then
  1136. cg.getcpuregister(list,paraloc.register);
  1137. end;
  1138. end;
  1139. end;
  1140. var
  1141. i : longint;
  1142. currpara : tparavarsym;
  1143. paraloc : pcgparalocation;
  1144. begin
  1145. if (po_assembler in current_procinfo.procdef.procoptions) or
  1146. { exceptfilters have a single hidden 'parentfp' parameter, which
  1147. is handled by tcg.g_proc_entry. }
  1148. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  1149. exit;
  1150. { Allocate registers used by parameters }
  1151. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1152. begin
  1153. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1154. paraloc:=currpara.paraloc[calleeside].location;
  1155. while assigned(paraloc) do
  1156. begin
  1157. if paraloc^.loc in [LOC_REGISTER,LOC_FPUREGISTER,LOC_MMREGISTER] then
  1158. get_para(paraloc^);
  1159. paraloc:=paraloc^.next;
  1160. end;
  1161. end;
  1162. { Copy parameters to local references/registers }
  1163. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1164. begin
  1165. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1166. gen_load_cgpara_loc(list,currpara.vardef,currpara.paraloc[calleeside],currpara.initialloc,paramanager.param_use_paraloc(currpara.paraloc[calleeside]));
  1167. { gen_load_cgpara_loc() already allocated the initialloc
  1168. -> don't allocate again }
  1169. if currpara.initialloc.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMREGISTER] then
  1170. gen_alloc_regvar(list,currpara,false);
  1171. end;
  1172. { generate copies of call by value parameters, must be done before
  1173. the initialization and body is parsed because the refcounts are
  1174. incremented using the local copies }
  1175. current_procinfo.procdef.parast.SymList.ForEachCall(@copyvalueparas,list);
  1176. {$ifdef powerpc}
  1177. { unget the register that contains the stack pointer before the procedure entry, }
  1178. { which is used to access the parameters in their original callee-side location }
  1179. if (tppcprocinfo(current_procinfo).needs_frame_pointer) then
  1180. cg.a_reg_dealloc(list,NR_R12);
  1181. {$endif powerpc}
  1182. {$ifdef powerpc64}
  1183. { unget the register that contains the stack pointer before the procedure entry, }
  1184. { which is used to access the parameters in their original callee-side location }
  1185. if (tppcprocinfo(current_procinfo).needs_frame_pointer) then
  1186. cg.a_reg_dealloc(list, NR_OLD_STACK_POINTER_REG);
  1187. {$endif powerpc64}
  1188. if not(po_assembler in current_procinfo.procdef.procoptions) then
  1189. begin
  1190. { initialize refcounted paras, and trash others. Needed here
  1191. instead of in gen_initialize_code, because when a reference is
  1192. intialised or trashed while the pointer to that reference is kept
  1193. in a regvar, we add a register move and that one again has to
  1194. come after the parameter loading code as far as the register
  1195. allocator is concerned }
  1196. current_procinfo.procdef.parast.SymList.ForEachCall(@init_paras,list);
  1197. end;
  1198. end;
  1199. {****************************************************************************
  1200. Entry/Exit
  1201. ****************************************************************************}
  1202. function has_alias_name(pd:tprocdef;const s:string):boolean;
  1203. var
  1204. item : TCmdStrListItem;
  1205. begin
  1206. result:=true;
  1207. if pd.mangledname=s then
  1208. exit;
  1209. item := TCmdStrListItem(pd.aliasnames.first);
  1210. while assigned(item) do
  1211. begin
  1212. if item.str=s then
  1213. exit;
  1214. item := TCmdStrListItem(item.next);
  1215. end;
  1216. result:=false;
  1217. end;
  1218. procedure alloc_proc_symbol(pd: tprocdef);
  1219. var
  1220. item : TCmdStrListItem;
  1221. begin
  1222. item := TCmdStrListItem(pd.aliasnames.first);
  1223. while assigned(item) do
  1224. begin
  1225. current_asmdata.DefineAsmSymbol(item.str,AB_GLOBAL,AT_FUNCTION);
  1226. item := TCmdStrListItem(item.next);
  1227. end;
  1228. end;
  1229. procedure gen_proc_symbol(list:TAsmList);
  1230. var
  1231. item,
  1232. previtem : TCmdStrListItem;
  1233. begin
  1234. previtem:=nil;
  1235. item := TCmdStrListItem(current_procinfo.procdef.aliasnames.first);
  1236. while assigned(item) do
  1237. begin
  1238. {$ifdef arm}
  1239. if current_settings.cputype in cpu_thumb2 then
  1240. list.concat(tai_thumb_func.create);
  1241. {$endif arm}
  1242. { "double link" all procedure entry symbols via .reference }
  1243. { directives on darwin, because otherwise the linker }
  1244. { sometimes strips the procedure if only on of the symbols }
  1245. { is referenced }
  1246. if assigned(previtem) and
  1247. (target_info.system in systems_darwin) then
  1248. list.concat(tai_directive.create(asd_reference,item.str));
  1249. if (cs_profile in current_settings.moduleswitches) or
  1250. (po_global in current_procinfo.procdef.procoptions) then
  1251. list.concat(Tai_symbol.createname_global(item.str,AT_FUNCTION,0))
  1252. else
  1253. list.concat(Tai_symbol.createname(item.str,AT_FUNCTION,0));
  1254. if assigned(previtem) and
  1255. (target_info.system in systems_darwin) then
  1256. list.concat(tai_directive.create(asd_reference,previtem.str));
  1257. if not(af_stabs_use_function_absolute_addresses in target_asm.flags) then
  1258. list.concat(Tai_function_name.create(item.str));
  1259. previtem:=item;
  1260. item := TCmdStrListItem(item.next);
  1261. end;
  1262. current_procinfo.procdef.procstarttai:=tai(list.last);
  1263. end;
  1264. procedure gen_proc_entry_code(list:TAsmList);
  1265. var
  1266. hitemp,
  1267. lotemp, stack_frame_size : longint;
  1268. begin
  1269. { generate call frame marker for dwarf call frame info }
  1270. current_asmdata.asmcfi.start_frame(list);
  1271. { All temps are know, write offsets used for information }
  1272. if (cs_asm_source in current_settings.globalswitches) then
  1273. begin
  1274. if tg.direction>0 then
  1275. begin
  1276. lotemp:=current_procinfo.tempstart;
  1277. hitemp:=tg.lasttemp;
  1278. end
  1279. else
  1280. begin
  1281. lotemp:=tg.lasttemp;
  1282. hitemp:=current_procinfo.tempstart;
  1283. end;
  1284. list.concat(Tai_comment.Create(strpnew('Temps allocated between '+std_regname(current_procinfo.framepointer)+
  1285. tostr_with_plus(lotemp)+' and '+std_regname(current_procinfo.framepointer)+tostr_with_plus(hitemp))));
  1286. end;
  1287. { generate target specific proc entry code }
  1288. stack_frame_size := current_procinfo.calc_stackframe_size;
  1289. if (stack_frame_size <> 0) and
  1290. (po_nostackframe in current_procinfo.procdef.procoptions) then
  1291. message1(parser_e_nostackframe_with_locals,tostr(stack_frame_size));
  1292. hlcg.g_proc_entry(list,stack_frame_size,(po_nostackframe in current_procinfo.procdef.procoptions));
  1293. end;
  1294. procedure gen_proc_exit_code(list:TAsmList);
  1295. var
  1296. parasize : longint;
  1297. begin
  1298. { c style clearstack does not need to remove parameters from the stack, only the
  1299. return value when it was pushed by arguments }
  1300. if current_procinfo.procdef.proccalloption in clearstack_pocalls then
  1301. begin
  1302. parasize:=0;
  1303. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef) then
  1304. inc(parasize,sizeof(pint));
  1305. end
  1306. else
  1307. begin
  1308. parasize:=current_procinfo.para_stack_size;
  1309. { the parent frame pointer para has to be removed by the caller in
  1310. case of Delphi-style parent frame pointer passing }
  1311. if not paramanager.use_fixed_stack and
  1312. (po_delphi_nested_cc in current_procinfo.procdef.procoptions) then
  1313. dec(parasize,sizeof(pint));
  1314. end;
  1315. { generate target specific proc exit code }
  1316. hlcg.g_proc_exit(list,parasize,(po_nostackframe in current_procinfo.procdef.procoptions));
  1317. { release return registers, needed for optimizer }
  1318. if not is_void(current_procinfo.procdef.returndef) then
  1319. paramanager.freecgpara(list,current_procinfo.procdef.funcretloc[calleeside]);
  1320. { end of frame marker for call frame info }
  1321. current_asmdata.asmcfi.end_frame(list);
  1322. end;
  1323. procedure gen_stack_check_size_para(list:TAsmList);
  1324. var
  1325. paraloc1 : tcgpara;
  1326. pd : tprocdef;
  1327. begin
  1328. pd:=search_system_proc('fpc_stackcheck');
  1329. paraloc1.init;
  1330. paramanager.getintparaloc(pd,1,paraloc1);
  1331. cg.a_load_const_cgpara(list,OS_INT,current_procinfo.calc_stackframe_size,paraloc1);
  1332. paramanager.freecgpara(list,paraloc1);
  1333. paraloc1.done;
  1334. end;
  1335. procedure gen_stack_check_call(list:TAsmList);
  1336. var
  1337. paraloc1 : tcgpara;
  1338. pd : tprocdef;
  1339. begin
  1340. pd:=search_system_proc('fpc_stackcheck');
  1341. paraloc1.init;
  1342. { Also alloc the register needed for the parameter }
  1343. paramanager.getintparaloc(pd,1,paraloc1);
  1344. paramanager.freecgpara(list,paraloc1);
  1345. { Call the helper }
  1346. cg.allocallcpuregisters(list);
  1347. cg.a_call_name(list,'FPC_STACKCHECK',false);
  1348. cg.deallocallcpuregisters(list);
  1349. paraloc1.done;
  1350. end;
  1351. procedure gen_save_used_regs(list:TAsmList);
  1352. begin
  1353. { Pure assembler routines need to save the registers themselves }
  1354. if (po_assembler in current_procinfo.procdef.procoptions) then
  1355. exit;
  1356. { oldfpccall expects all registers to be destroyed }
  1357. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1358. cg.g_save_registers(list);
  1359. end;
  1360. procedure gen_restore_used_regs(list:TAsmList);
  1361. begin
  1362. { Pure assembler routines need to save the registers themselves }
  1363. if (po_assembler in current_procinfo.procdef.procoptions) then
  1364. exit;
  1365. { oldfpccall expects all registers to be destroyed }
  1366. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1367. cg.g_restore_registers(list);
  1368. end;
  1369. {****************************************************************************
  1370. External handling
  1371. ****************************************************************************}
  1372. procedure gen_external_stub(list:TAsmList;pd:tprocdef;const externalname:string);
  1373. begin
  1374. create_hlcodegen;
  1375. { add the procedure to the al_procedures }
  1376. maybe_new_object_file(list);
  1377. new_section(list,sec_code,lower(pd.mangledname),current_settings.alignment.procalign);
  1378. list.concat(Tai_align.create(current_settings.alignment.procalign));
  1379. if (po_global in pd.procoptions) then
  1380. list.concat(Tai_symbol.createname_global(pd.mangledname,AT_FUNCTION,0))
  1381. else
  1382. list.concat(Tai_symbol.createname(pd.mangledname,AT_FUNCTION,0));
  1383. cg.g_external_wrapper(list,pd,externalname);
  1384. destroy_hlcodegen;
  1385. end;
  1386. {****************************************************************************
  1387. Const Data
  1388. ****************************************************************************}
  1389. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  1390. procedure setlocalloc(vs:tabstractnormalvarsym);
  1391. begin
  1392. if cs_asm_source in current_settings.globalswitches then
  1393. begin
  1394. case vs.initialloc.loc of
  1395. LOC_REFERENCE :
  1396. begin
  1397. if not assigned(vs.initialloc.reference.symbol) then
  1398. list.concat(Tai_comment.Create(strpnew('Var '+vs.realname+' located at '+
  1399. std_regname(vs.initialloc.reference.base)+tostr_with_plus(vs.initialloc.reference.offset))));
  1400. end;
  1401. end;
  1402. end;
  1403. vs.localloc:=vs.initialloc;
  1404. end;
  1405. var
  1406. i : longint;
  1407. sym : tsym;
  1408. vs : tabstractnormalvarsym;
  1409. isaddr : boolean;
  1410. begin
  1411. for i:=0 to st.SymList.Count-1 do
  1412. begin
  1413. sym:=tsym(st.SymList[i]);
  1414. case sym.typ of
  1415. staticvarsym :
  1416. begin
  1417. vs:=tabstractnormalvarsym(sym);
  1418. { The code in loadnode.pass_generatecode will create the
  1419. LOC_REFERENCE instead for all none register variables. This is
  1420. required because we can't store an asmsymbol in the localloc because
  1421. the asmsymbol is invalid after an unit is compiled. This gives
  1422. problems when this procedure is inlined in another unit (PFV) }
  1423. if vs.is_regvar(false) then
  1424. begin
  1425. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1426. vs.initialloc.size:=def_cgsize(vs.vardef);
  1427. gen_alloc_regvar(list,vs,true);
  1428. setlocalloc(vs);
  1429. end;
  1430. end;
  1431. paravarsym :
  1432. begin
  1433. vs:=tabstractnormalvarsym(sym);
  1434. { Parameters passed to assembler procedures need to be kept
  1435. in the original location }
  1436. if (po_assembler in current_procinfo.procdef.procoptions) then
  1437. tparavarsym(vs).paraloc[calleeside].get_location(vs.initialloc)
  1438. { exception filters receive their frame pointer as a parameter }
  1439. else if (current_procinfo.procdef.proctypeoption=potype_exceptfilter) and
  1440. (vo_is_parentfp in vs.varoptions) then
  1441. begin
  1442. location_reset(vs.initialloc,LOC_REGISTER,OS_ADDR);
  1443. vs.initialloc.register:=NR_FRAME_POINTER_REG;
  1444. end
  1445. else
  1446. begin
  1447. isaddr:=paramanager.push_addr_param(vs.varspez,vs.vardef,current_procinfo.procdef.proccalloption);
  1448. if isaddr then
  1449. vs.initialloc.size:=OS_ADDR
  1450. else
  1451. vs.initialloc.size:=def_cgsize(vs.vardef);
  1452. if vs.is_regvar(isaddr) then
  1453. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable]
  1454. else
  1455. begin
  1456. vs.initialloc.loc:=LOC_REFERENCE;
  1457. { Reuse the parameter location for values to are at a single location on the stack }
  1458. if paramanager.param_use_paraloc(tparavarsym(sym).paraloc[calleeside]) then
  1459. begin
  1460. reference_reset_base(vs.initialloc.reference,tparavarsym(sym).paraloc[calleeside].location^.reference.index,
  1461. tparavarsym(sym).paraloc[calleeside].location^.reference.offset,tparavarsym(sym).paraloc[calleeside].alignment);
  1462. end
  1463. else
  1464. begin
  1465. if isaddr then
  1466. tg.GetLocal(list,sizeof(pint),voidpointertype,vs.initialloc.reference)
  1467. else
  1468. tg.GetLocal(list,vs.getsize,tparavarsym(sym).paraloc[calleeside].alignment,vs.vardef,vs.initialloc.reference);
  1469. end;
  1470. end;
  1471. end;
  1472. setlocalloc(vs);
  1473. end;
  1474. localvarsym :
  1475. begin
  1476. vs:=tabstractnormalvarsym(sym);
  1477. vs.initialloc.size:=def_cgsize(vs.vardef);
  1478. if ([po_assembler,po_nostackframe] * current_procinfo.procdef.procoptions = [po_assembler,po_nostackframe]) and
  1479. (vo_is_funcret in vs.varoptions) then
  1480. begin
  1481. paramanager.create_funcretloc_info(pd,calleeside);
  1482. if assigned(pd.funcretloc[calleeside].location^.next) then
  1483. begin
  1484. { can't replace references to "result" with a complex
  1485. location expression inside assembler code }
  1486. location_reset(vs.initialloc,LOC_INVALID,OS_NO);
  1487. end
  1488. else
  1489. pd.funcretloc[calleeside].get_location(vs.initialloc);
  1490. end
  1491. else if (m_delphi in current_settings.modeswitches) and
  1492. (po_assembler in current_procinfo.procdef.procoptions) and
  1493. (vo_is_funcret in vs.varoptions) and
  1494. (vs.refs=0) then
  1495. begin
  1496. { not referenced, so don't allocate. Use dummy to }
  1497. { avoid ie's later on because of LOC_INVALID }
  1498. vs.initialloc.loc:=LOC_REGISTER;
  1499. vs.initialloc.size:=OS_INT;
  1500. vs.initialloc.register:=NR_FUNCTION_RESULT_REG;
  1501. end
  1502. else if vs.is_regvar(false) then
  1503. begin
  1504. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1505. gen_alloc_regvar(list,vs,true);
  1506. end
  1507. else
  1508. begin
  1509. vs.initialloc.loc:=LOC_REFERENCE;
  1510. tg.GetLocal(list,vs.getsize,vs.vardef,vs.initialloc.reference);
  1511. end;
  1512. setlocalloc(vs);
  1513. end;
  1514. end;
  1515. end;
  1516. end;
  1517. procedure add_regvars(var rv: tusedregvars; const location: tlocation);
  1518. begin
  1519. case location.loc of
  1520. LOC_CREGISTER:
  1521. {$ifdef cpu64bitalu}
  1522. if location.size in [OS_128,OS_S128] then
  1523. begin
  1524. rv.intregvars.addnodup(getsupreg(location.register128.reglo));
  1525. rv.intregvars.addnodup(getsupreg(location.register128.reghi));
  1526. end
  1527. else
  1528. {$else cpu64bitalu}
  1529. if location.size in [OS_64,OS_S64] then
  1530. begin
  1531. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1532. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1533. end
  1534. else
  1535. {$endif cpu64bitalu}
  1536. rv.intregvars.addnodup(getsupreg(location.register));
  1537. LOC_CFPUREGISTER:
  1538. rv.fpuregvars.addnodup(getsupreg(location.register));
  1539. LOC_CMMREGISTER:
  1540. rv.mmregvars.addnodup(getsupreg(location.register));
  1541. end;
  1542. end;
  1543. function do_get_used_regvars(var n: tnode; arg: pointer): foreachnoderesult;
  1544. var
  1545. rv: pusedregvars absolute arg;
  1546. begin
  1547. case (n.nodetype) of
  1548. temprefn:
  1549. { We only have to synchronise a tempnode before a loop if it is }
  1550. { not created inside the loop, and only synchronise after the }
  1551. { loop if it's not destroyed inside the loop. If it's created }
  1552. { before the loop and not yet destroyed, then before the loop }
  1553. { is secondpassed tempinfo^.valid will be true, and we get the }
  1554. { correct registers. If it's not destroyed inside the loop, }
  1555. { then after the loop has been secondpassed tempinfo^.valid }
  1556. { be true and we also get the right registers. In other cases, }
  1557. { tempinfo^.valid will be false and so we do not add }
  1558. { unnecessary registers. This way, we don't have to look at }
  1559. { tempcreate and tempdestroy nodes to get this info (JM) }
  1560. if (ti_valid in ttemprefnode(n).tempinfo^.flags) then
  1561. add_regvars(rv^,ttemprefnode(n).tempinfo^.location);
  1562. loadn:
  1563. if (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1564. add_regvars(rv^,tabstractnormalvarsym(tloadnode(n).symtableentry).localloc);
  1565. vecn:
  1566. { range checks sometimes need the high parameter }
  1567. if (cs_check_range in current_settings.localswitches) and
  1568. (is_open_array(tvecnode(n).left.resultdef) or
  1569. is_array_of_const(tvecnode(n).left.resultdef)) and
  1570. not(current_procinfo.procdef.proccalloption in cdecl_pocalls) then
  1571. add_regvars(rv^,tabstractnormalvarsym(get_high_value_sym(tparavarsym(tloadnode(tvecnode(n).left).symtableentry))).localloc)
  1572. end;
  1573. result := fen_true;
  1574. end;
  1575. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  1576. begin
  1577. foreachnodestatic(n,@do_get_used_regvars,@rv);
  1578. end;
  1579. (*
  1580. See comments at declaration of pusedregvarscommon
  1581. function do_get_used_regvars_common(var n: tnode; arg: pointer): foreachnoderesult;
  1582. var
  1583. rv: pusedregvarscommon absolute arg;
  1584. begin
  1585. if (n.nodetype = loadn) and
  1586. (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1587. with tabstractnormalvarsym(tloadnode(n).symtableentry).localloc do
  1588. case loc of
  1589. LOC_CREGISTER:
  1590. { if not yet encountered in this node tree }
  1591. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1592. { but nevertheless already encountered somewhere }
  1593. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1594. { then it's a regvar used in two or more node trees }
  1595. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1596. LOC_CFPUREGISTER:
  1597. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1598. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1599. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1600. LOC_CMMREGISTER:
  1601. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1602. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1603. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1604. end;
  1605. result := fen_true;
  1606. end;
  1607. procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  1608. begin
  1609. rv.myregvars.intregvars.clear;
  1610. rv.myregvars.fpuregvars.clear;
  1611. rv.myregvars.mmregvars.clear;
  1612. foreachnodestatic(n,@do_get_used_regvars_common,@rv);
  1613. end;
  1614. *)
  1615. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  1616. var
  1617. count: longint;
  1618. begin
  1619. for count := 1 to rv.intregvars.length do
  1620. cg.a_reg_sync(list,newreg(R_INTREGISTER,rv.intregvars.readidx(count-1),R_SUBWHOLE));
  1621. for count := 1 to rv.fpuregvars.length do
  1622. cg.a_reg_sync(list,newreg(R_FPUREGISTER,rv.fpuregvars.readidx(count-1),R_SUBWHOLE));
  1623. for count := 1 to rv.mmregvars.length do
  1624. cg.a_reg_sync(list,newreg(R_MMREGISTER,rv.mmregvars.readidx(count-1),R_SUBWHOLE));
  1625. end;
  1626. {*****************************************************************************
  1627. SSA support
  1628. *****************************************************************************}
  1629. type
  1630. preplaceregrec = ^treplaceregrec;
  1631. treplaceregrec = record
  1632. old, new: tregister;
  1633. oldhi, newhi: tregister;
  1634. ressym: tsym;
  1635. { moved sym }
  1636. sym : tabstractnormalvarsym;
  1637. end;
  1638. function doreplace(var n: tnode; para: pointer): foreachnoderesult;
  1639. var
  1640. rr: preplaceregrec absolute para;
  1641. begin
  1642. result := fen_false;
  1643. if (nf_is_funcret in n.flags) and (fc_exit in flowcontrol) then
  1644. exit;
  1645. case n.nodetype of
  1646. loadn:
  1647. begin
  1648. if (tloadnode(n).symtableentry.typ in [localvarsym,paravarsym,staticvarsym]) and
  1649. (tabstractvarsym(tloadnode(n).symtableentry).varoptions * [vo_is_dll_var, vo_is_thread_var] = []) and
  1650. not assigned(tloadnode(n).left) and
  1651. ((tloadnode(n).symtableentry <> rr^.ressym) or
  1652. not(fc_exit in flowcontrol)
  1653. ) and
  1654. (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMXREGISTER,LOC_CMMREGISTER]) and
  1655. (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register = rr^.old) then
  1656. begin
  1657. {$ifdef cpu64bitalu}
  1658. { it's possible a 128 bit location was shifted and/xor typecasted }
  1659. { in a 64 bit value, so only 1 register was left in the location }
  1660. if (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.size in [OS_128,OS_S128]) then
  1661. if (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register128.reghi = rr^.oldhi) then
  1662. tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register128.reghi := rr^.newhi
  1663. else
  1664. exit;
  1665. {$else cpu64bitalu}
  1666. { it's possible a 64 bit location was shifted and/xor typecasted }
  1667. { in a 32 bit value, so only 1 register was left in the location }
  1668. if (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.size in [OS_64,OS_S64]) then
  1669. if (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register64.reghi = rr^.oldhi) then
  1670. tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register64.reghi := rr^.newhi
  1671. else
  1672. exit;
  1673. {$endif cpu64bitalu}
  1674. tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register := rr^.new;
  1675. rr^.sym := tabstractnormalvarsym(tloadnode(n).symtableentry);
  1676. result := fen_norecurse_true;
  1677. end;
  1678. end;
  1679. temprefn:
  1680. begin
  1681. if (ti_valid in ttemprefnode(n).tempinfo^.flags) and
  1682. (ttemprefnode(n).tempinfo^.location.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMXREGISTER,LOC_CMMREGISTER]) and
  1683. (ttemprefnode(n).tempinfo^.location.register = rr^.old) then
  1684. begin
  1685. {$ifdef cpu64bitalu}
  1686. { it's possible a 128 bit location was shifted and/xor typecasted }
  1687. { in a 64 bit value, so only 1 register was left in the location }
  1688. if (ttemprefnode(n).tempinfo^.location.size in [OS_128,OS_S128]) then
  1689. if (ttemprefnode(n).tempinfo^.location.register128.reghi = rr^.oldhi) then
  1690. ttemprefnode(n).tempinfo^.location.register128.reghi := rr^.newhi
  1691. else
  1692. exit;
  1693. {$else cpu64bitalu}
  1694. { it's possible a 64 bit location was shifted and/xor typecasted }
  1695. { in a 32 bit value, so only 1 register was left in the location }
  1696. if (ttemprefnode(n).tempinfo^.location.size in [OS_64,OS_S64]) then
  1697. if (ttemprefnode(n).tempinfo^.location.register64.reghi = rr^.oldhi) then
  1698. ttemprefnode(n).tempinfo^.location.register64.reghi := rr^.newhi
  1699. else
  1700. exit;
  1701. {$endif cpu64bitalu}
  1702. ttemprefnode(n).tempinfo^.location.register := rr^.new;
  1703. result := fen_norecurse_true;
  1704. end;
  1705. end;
  1706. { optimize the searching a bit }
  1707. derefn,addrn,
  1708. calln,inlinen,casen,
  1709. addn,subn,muln,
  1710. andn,orn,xorn,
  1711. ltn,lten,gtn,gten,equaln,unequaln,
  1712. slashn,divn,shrn,shln,notn,
  1713. inn,
  1714. asn,isn:
  1715. result := fen_norecurse_false;
  1716. end;
  1717. end;
  1718. procedure maybechangeloadnodereg(list: TAsmList; var n: tnode; reload: boolean);
  1719. var
  1720. rr: treplaceregrec;
  1721. varloc : tai_varloc;
  1722. begin
  1723. {$ifdef jvm}
  1724. exit;
  1725. {$endif}
  1726. if not (n.location.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMXREGISTER,LOC_CMMREGISTER]) or
  1727. ([fc_inflowcontrol,fc_gotolabel,fc_lefthandled] * flowcontrol <> []) then
  1728. exit;
  1729. rr.old := n.location.register;
  1730. rr.ressym := nil;
  1731. rr.sym := nil;
  1732. rr.oldhi := NR_NO;
  1733. case n.location.loc of
  1734. LOC_CREGISTER:
  1735. begin
  1736. {$ifdef cpu64bitalu}
  1737. if (n.location.size in [OS_128,OS_S128]) then
  1738. begin
  1739. rr.oldhi := n.location.register128.reghi;
  1740. rr.new := cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  1741. rr.newhi := cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  1742. end
  1743. else
  1744. {$else cpu64bitalu}
  1745. if (n.location.size in [OS_64,OS_S64]) then
  1746. begin
  1747. rr.oldhi := n.location.register64.reghi;
  1748. rr.new := cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  1749. rr.newhi := cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  1750. end
  1751. else
  1752. {$endif cpu64bitalu}
  1753. rr.new := cg.getintregister(current_asmdata.CurrAsmList,n.location.size);
  1754. end;
  1755. LOC_CFPUREGISTER:
  1756. rr.new := cg.getfpuregister(current_asmdata.CurrAsmList,n.location.size);
  1757. {$ifdef SUPPORT_MMX}
  1758. LOC_CMMXREGISTER:
  1759. rr.new := tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  1760. {$endif SUPPORT_MMX}
  1761. LOC_CMMREGISTER:
  1762. rr.new := cg.getmmregister(current_asmdata.CurrAsmList,n.location.size);
  1763. else
  1764. exit;
  1765. end;
  1766. if not is_void(current_procinfo.procdef.returndef) and
  1767. assigned(current_procinfo.procdef.funcretsym) and
  1768. (tabstractvarsym(current_procinfo.procdef.funcretsym).refs <> 0) then
  1769. if (current_procinfo.procdef.proctypeoption=potype_constructor) then
  1770. rr.ressym:=tsym(current_procinfo.procdef.parast.Find('self'))
  1771. else
  1772. rr.ressym:=current_procinfo.procdef.funcretsym;
  1773. if not foreachnodestatic(n,@doreplace,@rr) then
  1774. exit;
  1775. if reload then
  1776. case n.location.loc of
  1777. LOC_CREGISTER:
  1778. begin
  1779. {$ifdef cpu64bitalu}
  1780. if (n.location.size in [OS_128,OS_S128]) then
  1781. cg128.a_load128_reg_reg(list,n.location.register128,joinreg128(rr.new,rr.newhi))
  1782. else
  1783. {$else cpu64bitalu}
  1784. if (n.location.size in [OS_64,OS_S64]) then
  1785. cg64.a_load64_reg_reg(list,n.location.register64,joinreg64(rr.new,rr.newhi))
  1786. else
  1787. {$endif cpu64bitalu}
  1788. cg.a_load_reg_reg(list,n.location.size,n.location.size,n.location.register,rr.new);
  1789. end;
  1790. LOC_CFPUREGISTER:
  1791. cg.a_loadfpu_reg_reg(list,n.location.size,n.location.size,n.location.register,rr.new);
  1792. {$ifdef SUPPORT_MMX}
  1793. LOC_CMMXREGISTER:
  1794. cg.a_loadmm_reg_reg(list,OS_M64,OS_M64,n.location.register,rr.new,nil);
  1795. {$endif SUPPORT_MMX}
  1796. LOC_CMMREGISTER:
  1797. cg.a_loadmm_reg_reg(list,n.location.size,n.location.size,n.location.register,rr.new,nil);
  1798. else
  1799. internalerror(2006090920);
  1800. end;
  1801. { now that we've change the loadn/temp, also change the node result location }
  1802. {$ifdef cpu64bitalu}
  1803. if (n.location.size in [OS_128,OS_S128]) then
  1804. begin
  1805. n.location.register128.reglo := rr.new;
  1806. n.location.register128.reghi := rr.newhi;
  1807. if assigned(rr.sym) and
  1808. ((rr.sym.currentregloc.register<>rr.new) or
  1809. (rr.sym.currentregloc.registerhi<>rr.newhi)) then
  1810. begin
  1811. varloc:=tai_varloc.create128(rr.sym,rr.new,rr.newhi);
  1812. varloc.oldlocation:=rr.sym.currentregloc.register;
  1813. varloc.oldlocationhi:=rr.sym.currentregloc.registerhi;
  1814. rr.sym.currentregloc.register:=rr.new;
  1815. rr.sym.currentregloc.registerHI:=rr.newhi;
  1816. list.concat(varloc);
  1817. end;
  1818. end
  1819. else
  1820. {$else cpu64bitalu}
  1821. if (n.location.size in [OS_64,OS_S64]) then
  1822. begin
  1823. n.location.register64.reglo := rr.new;
  1824. n.location.register64.reghi := rr.newhi;
  1825. if assigned(rr.sym) and
  1826. ((rr.sym.currentregloc.register<>rr.new) or
  1827. (rr.sym.currentregloc.registerhi<>rr.newhi)) then
  1828. begin
  1829. varloc:=tai_varloc.create64(rr.sym,rr.new,rr.newhi);
  1830. varloc.oldlocation:=rr.sym.currentregloc.register;
  1831. varloc.oldlocationhi:=rr.sym.currentregloc.registerhi;
  1832. rr.sym.currentregloc.register:=rr.new;
  1833. rr.sym.currentregloc.registerHI:=rr.newhi;
  1834. list.concat(varloc);
  1835. end;
  1836. end
  1837. else
  1838. {$endif cpu64bitalu}
  1839. begin
  1840. n.location.register := rr.new;
  1841. if assigned(rr.sym) and (rr.sym.currentregloc.register<>rr.new) then
  1842. begin
  1843. varloc:=tai_varloc.create(rr.sym,rr.new);
  1844. varloc.oldlocation:=rr.sym.currentregloc.register;
  1845. rr.sym.currentregloc.register:=rr.new;
  1846. list.concat(varloc);
  1847. end;
  1848. end;
  1849. end;
  1850. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  1851. var
  1852. i : longint;
  1853. sym : tsym;
  1854. begin
  1855. for i:=0 to st.SymList.Count-1 do
  1856. begin
  1857. sym:=tsym(st.SymList[i]);
  1858. if (sym.typ in [staticvarsym,localvarsym,paravarsym]) then
  1859. begin
  1860. with tabstractnormalvarsym(sym) do
  1861. begin
  1862. { Note: We need to keep the data available in memory
  1863. for the sub procedures that can access local data
  1864. in the parent procedures }
  1865. case localloc.loc of
  1866. LOC_CREGISTER :
  1867. if (pi_has_label in current_procinfo.flags) then
  1868. {$ifdef cpu64bitalu}
  1869. if def_cgsize(vardef) in [OS_128,OS_S128] then
  1870. begin
  1871. cg.a_reg_sync(list,localloc.register128.reglo);
  1872. cg.a_reg_sync(list,localloc.register128.reghi);
  1873. end
  1874. else
  1875. {$else cpu64bitalu}
  1876. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1877. begin
  1878. cg.a_reg_sync(list,localloc.register64.reglo);
  1879. cg.a_reg_sync(list,localloc.register64.reghi);
  1880. end
  1881. else
  1882. {$endif cpu64bitalu}
  1883. cg.a_reg_sync(list,localloc.register);
  1884. LOC_CFPUREGISTER,
  1885. LOC_CMMREGISTER:
  1886. if (pi_has_label in current_procinfo.flags) then
  1887. cg.a_reg_sync(list,localloc.register);
  1888. LOC_REFERENCE :
  1889. begin
  1890. if typ in [localvarsym,paravarsym] then
  1891. tg.Ungetlocal(list,localloc.reference);
  1892. end;
  1893. end;
  1894. end;
  1895. end;
  1896. end;
  1897. end;
  1898. procedure gen_intf_wrapper(list:TAsmList;_class:tobjectdef);
  1899. var
  1900. i,j : longint;
  1901. tmps : string;
  1902. pd : TProcdef;
  1903. ImplIntf : TImplementedInterface;
  1904. begin
  1905. for i:=0 to _class.ImplementedInterfaces.count-1 do
  1906. begin
  1907. ImplIntf:=TImplementedInterface(_class.ImplementedInterfaces[i]);
  1908. if (ImplIntf=ImplIntf.VtblImplIntf) and
  1909. assigned(ImplIntf.ProcDefs) then
  1910. begin
  1911. maybe_new_object_file(list);
  1912. for j:=0 to ImplIntf.ProcDefs.Count-1 do
  1913. begin
  1914. pd:=TProcdef(ImplIntf.ProcDefs[j]);
  1915. { we don't track method calls via interfaces yet ->
  1916. assume that every method called via an interface call
  1917. is reachable for now }
  1918. if (po_virtualmethod in pd.procoptions) and
  1919. not is_objectpascal_helper(tprocdef(pd).struct) then
  1920. tobjectdef(tprocdef(pd).struct).register_vmt_call(tprocdef(pd).extnumber);
  1921. tmps:=make_mangledname('WRPR',_class.owner,_class.objname^+'_$_'+
  1922. ImplIntf.IntfDef.objname^+'_$_'+tostr(j)+'_$_'+pd.mangledname);
  1923. { create wrapper code }
  1924. new_section(list,sec_code,tmps,0);
  1925. hlcg.init_register_allocators;
  1926. cg.g_intf_wrapper(list,pd,tmps,ImplIntf.ioffset);
  1927. hlcg.done_register_allocators;
  1928. end;
  1929. end;
  1930. end;
  1931. end;
  1932. procedure gen_intf_wrappers(list:TAsmList;st:TSymtable;nested:boolean);
  1933. var
  1934. i : longint;
  1935. def : tdef;
  1936. begin
  1937. if not nested then
  1938. create_hlcodegen;
  1939. for i:=0 to st.DefList.Count-1 do
  1940. begin
  1941. def:=tdef(st.DefList[i]);
  1942. { if def can contain nested types then handle it symtable }
  1943. if def.typ in [objectdef,recorddef] then
  1944. gen_intf_wrappers(list,tabstractrecorddef(def).symtable,true);
  1945. if is_class(def) then
  1946. gen_intf_wrapper(list,tobjectdef(def));
  1947. end;
  1948. if not nested then
  1949. destroy_hlcodegen;
  1950. end;
  1951. procedure gen_load_vmt_register(list:TAsmList;objdef:tobjectdef;selfloc:tlocation;var vmtreg:tregister);
  1952. var
  1953. href : treference;
  1954. selfdef: tdef;
  1955. begin
  1956. if is_object(objdef) then
  1957. begin
  1958. case selfloc.loc of
  1959. LOC_CREFERENCE,
  1960. LOC_REFERENCE:
  1961. begin
  1962. reference_reset_base(href,cg.getaddressregister(list),objdef.vmt_offset,sizeof(pint));
  1963. cg.a_loadaddr_ref_reg(list,selfloc.reference,href.base);
  1964. selfdef:=getpointerdef(objdef);
  1965. end;
  1966. else
  1967. internalerror(200305056);
  1968. end;
  1969. end
  1970. else
  1971. { This is also valid for Objective-C classes: vmt_offset is 0 there,
  1972. and the first "field" of an Objective-C class instance is a pointer
  1973. to its "meta-class". }
  1974. begin
  1975. selfdef:=objdef;
  1976. case selfloc.loc of
  1977. LOC_REGISTER:
  1978. begin
  1979. {$ifdef cpu_uses_separate_address_registers}
  1980. if getregtype(left.location.register)<>R_ADDRESSREGISTER then
  1981. begin
  1982. reference_reset_base(href,cg.getaddressregister(list),objdef.vmt_offset,sizeof(pint));
  1983. cg.a_load_reg_reg(list,OS_ADDR,OS_ADDR,selfloc.register,href.base);
  1984. end
  1985. else
  1986. {$endif cpu_uses_separate_address_registers}
  1987. reference_reset_base(href,selfloc.register,objdef.vmt_offset,sizeof(pint));
  1988. end;
  1989. LOC_CONSTANT,
  1990. LOC_CREGISTER,
  1991. LOC_CREFERENCE,
  1992. LOC_REFERENCE,
  1993. LOC_CSUBSETREG,
  1994. LOC_SUBSETREG,
  1995. LOC_CSUBSETREF,
  1996. LOC_SUBSETREF:
  1997. begin
  1998. reference_reset_base(href,cg.getaddressregister(list),objdef.vmt_offset,sizeof(pint));
  1999. { todo: pass actual vmt pointer type to hlcg }
  2000. hlcg.a_load_loc_reg(list,voidpointertype,voidpointertype,selfloc,href.base);
  2001. end;
  2002. else
  2003. internalerror(200305057);
  2004. end;
  2005. end;
  2006. vmtreg:=cg.getaddressregister(list);
  2007. hlcg.g_maybe_testself(list,selfdef,href.base);
  2008. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,vmtreg);
  2009. { test validity of VMT }
  2010. if not(is_interface(objdef)) and
  2011. not(is_cppclass(objdef)) and
  2012. not(is_objc_class_or_protocol(objdef)) then
  2013. cg.g_maybe_testvmt(list,vmtreg,objdef);
  2014. end;
  2015. function getprocalign : shortint;
  2016. begin
  2017. { gprof uses 16 byte granularity }
  2018. if (cs_profile in current_settings.moduleswitches) then
  2019. result:=16
  2020. else
  2021. result:=current_settings.alignment.procalign;
  2022. end;
  2023. procedure gen_fpc_dummy(list : TAsmList);
  2024. begin
  2025. {$ifdef i386}
  2026. { fix me! }
  2027. list.concat(Taicpu.Op_const_reg(A_MOV,S_L,1,NR_EAX));
  2028. list.concat(Taicpu.Op_const(A_RET,S_W,12));
  2029. {$endif i386}
  2030. end;
  2031. end.