cpuinfo.pas 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. {
  2. Copyright (c) 1998-2000 by Florian Klaempfl
  3. Basic Processor information
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. Unit cpuinfo;
  18. {$i fpcdefs.inc}
  19. Interface
  20. uses
  21. globtype;
  22. Type
  23. bestreal = extended;
  24. {$ifdef FPC_HAS_TYPE_EXTENDED}
  25. bestrealrec = TExtended80Rec;
  26. {$else}
  27. bestrealrec = TDoubleRec;
  28. {$endif}
  29. ts32real = single;
  30. ts64real = double;
  31. ts80real = extended;
  32. ts128real = type extended;
  33. ts64comp = type extended;
  34. pbestreal=^bestreal;
  35. tcputype =
  36. (cpu_none,
  37. cpu_athlon64,
  38. cpu_core_i,
  39. cpu_core_avx,
  40. cpu_core_avx2,
  41. cpu_zen
  42. );
  43. tfputype =
  44. (fpu_none,
  45. // fpu_soft, { generic }
  46. fpu_sse64,
  47. fpu_sse3,
  48. fpu_ssse3,
  49. fpu_sse41,
  50. fpu_sse42,
  51. fpu_avx,
  52. fpu_avx2,
  53. fpu_avx512f
  54. );
  55. tcontrollertype =
  56. (ct_none
  57. );
  58. tcontrollerdatatype = record
  59. controllertypestr, controllerunitstr: string[20];
  60. cputype: tcputype; fputype: tfputype;
  61. flashbase, flashsize, srambase, sramsize, eeprombase, eepromsize, bootbase, bootsize: dword;
  62. end;
  63. Const
  64. { Is there support for dealing with multiple microcontrollers available }
  65. { for this platform? }
  66. ControllerSupport = false;
  67. { Size of native extended type }
  68. extended_size = 10;
  69. { target cpu string (used by compiler options) }
  70. target_cpu_string = 'x86_64';
  71. { We know that there are fields after sramsize
  72. but we don't care about this warning }
  73. {$PUSH}
  74. {$WARN 3177 OFF}
  75. embedded_controllers : array [tcontrollertype] of tcontrollerdatatype =
  76. (
  77. (controllertypestr:''; controllerunitstr:''; cputype:cpu_none; fputype:fpu_none; flashbase:0; flashsize:0; srambase:0; sramsize:0));
  78. {$POP}
  79. { calling conventions supported by the code generator }
  80. supported_calling_conventions : tproccalloptions = [
  81. pocall_internproc,
  82. { pocall_compilerproc,
  83. pocall_inline,}
  84. pocall_register,
  85. pocall_safecall,
  86. pocall_stdcall,
  87. pocall_cdecl,
  88. pocall_cppdecl,
  89. pocall_mwpascal,
  90. pocall_sysv_abi_default,
  91. pocall_sysv_abi_cdecl,
  92. pocall_ms_abi_default,
  93. pocall_ms_abi_cdecl,
  94. pocall_vectorcall
  95. ];
  96. cputypestr : array[tcputype] of string[10] = ('',
  97. 'ATHLON64',
  98. 'COREI',
  99. 'COREAVX',
  100. 'COREAVX2',
  101. 'ZEN'
  102. );
  103. fputypestr : array[tfputype] of string[7] = (
  104. 'NONE',
  105. // 'SOFT',
  106. 'SSE64',
  107. 'SSE3',
  108. 'SSSE3',
  109. 'SSE41',
  110. 'SSE42',
  111. 'AVX',
  112. 'AVX2',
  113. 'AVX512F'
  114. );
  115. fputypestrllvm : array[tfputype] of string[7] = ('',
  116. // 'SOFT',
  117. '',
  118. 'sse3',
  119. 'ssse3',
  120. 'sse4.1',
  121. 'sse4.2',
  122. 'avx',
  123. 'avx2',
  124. 'avx512f'
  125. );
  126. sse_singlescalar = [fpu_sse64..fpu_avx512f];
  127. sse_doublescalar = [fpu_sse64..fpu_avx512f];
  128. fpu_avx_instructionsets = [fpu_avx,fpu_avx2,fpu_avx512f];
  129. { Supported optimizations, only used for information }
  130. supported_optimizerswitches = genericlevel1optimizerswitches+
  131. genericlevel2optimizerswitches+
  132. genericlevel3optimizerswitches-
  133. { no need to write info about those }
  134. [cs_opt_level1,cs_opt_level2,cs_opt_level3]+
  135. [{$ifndef llvm}cs_opt_regvar,{$endif}cs_opt_loopunroll,cs_opt_stackframe,cs_userbp,
  136. cs_opt_tailrecursion,cs_opt_nodecse,cs_opt_reorder_fields,cs_opt_fastmath];
  137. level1optimizerswitches = genericlevel1optimizerswitches;
  138. level2optimizerswitches = genericlevel2optimizerswitches + level1optimizerswitches +
  139. [{$ifndef llvm}cs_opt_regvar,{$endif}cs_opt_stackframe,cs_opt_tailrecursion,cs_opt_nodecse,cs_opt_consts];
  140. level3optimizerswitches = genericlevel3optimizerswitches + level2optimizerswitches;
  141. level4optimizerswitches = genericlevel4optimizerswitches + level3optimizerswitches + [cs_userbp];
  142. type
  143. tcpuflags =
  144. (CPUX86_HAS_BTX, { Bit-test instructions (BT, BTC, BTR and BTS) are available }
  145. CPUX86_HAS_CMOV, { CMOVcc instructions are available }
  146. CPUX86_HAS_SSEUNIT, { SSE instructions are available }
  147. CPUX86_HAS_SSE2, { SSE2 instructions are available }
  148. CPUX86_HAS_BMI1, { BMI1 instructions are available }
  149. CPUX86_HAS_BMI2, { BMI2 instructions are available }
  150. CPUX86_HAS_POPCNT, { POPCNT is available }
  151. CPUX86_HAS_LZCNT, { LZCNT is available }
  152. CPUX86_HAS_MOVBE { MOVBE is available }
  153. );
  154. tfpuflags =
  155. (FPUX86_HAS_AVXUNIT,
  156. FPUX86_HAS_FMA,
  157. FPUX86_HAS_FMA4,
  158. FPUX86_HAS_32MMREGS,
  159. FPUX86_HAS_AVX512F,
  160. FPUX86_HAS_AVX512VL,
  161. FPUX86_HAS_AVX512DQ
  162. );
  163. { Instruction optimisation hints }
  164. TCPUOptimizeFlags =
  165. (CPUX86_HINT_FAST_BT_REG_IMM, { BT instructions with register source and immediate indices are at least as fast as logical instructions }
  166. CPUX86_HINT_FAST_BT_REG_REG, { BT instructions with register source and register indices are at least as fast as equivalent logical instructions }
  167. CPUX86_HINT_FAST_BTX_REG_IMM, { BTC/R/S instructions with register source and immediate indices are at least as fast as logical instructions }
  168. CPUX86_HINT_FAST_BTX_REG_REG, { BTC/R/S instructions with register source and register indices are at least as fast as equivalent logical instructions }
  169. CPUX86_HINT_FAST_BT_MEM_IMM, { BT instructions with memory sources and inmediate indices are at least as fast as logical instructions }
  170. CPUX86_HINT_FAST_BT_MEM_REG, { BT instructions with memory sources and register indices and a register index are at least as fast as equivalent logical instructions }
  171. CPUX86_HINT_FAST_BTX_MEM_IMM, { BTC/R/S instructions with memory sources and immediate indices are at least as fast as logical instructions }
  172. CPUX86_HINT_FAST_BTX_MEM_REG, { BTC/R/S instructions with memory sources and register indices are at least as fast as equivalent logical instructions }
  173. CPUX86_HINT_FAST_XCHG { XCHG %reg,%reg executes in 2 cycles or less }
  174. );
  175. const
  176. cpu_capabilities : array[tcputype] of set of tcpuflags = (
  177. { cpu_none } [],
  178. { Athlon64 } [CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2],
  179. { cpu_core_i } [CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT],
  180. { cpu_core_avx } [CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT],
  181. { cpu_core_avx2 } [CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT,CPUX86_HAS_BMI1,CPUX86_HAS_BMI2,CPUX86_HAS_LZCNT,CPUX86_HAS_MOVBE],
  182. { cpu_zen } [CPUX86_HAS_BTX,CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2,CPUX86_HAS_POPCNT,CPUX86_HAS_BMI1,CPUX86_HAS_BMI2,CPUX86_HAS_LZCNT,CPUX86_HAS_MOVBE]
  183. );
  184. fpu_capabilities : array[tfputype] of set of tfpuflags = (
  185. { fpu_none } [],
  186. { fpu_sse64 } [],
  187. { fpu_sse3 } [],
  188. { fpu_ssse3 } [],
  189. { fpu_sse41 } [],
  190. { fpu_sse42 } [],
  191. { fpu_avx } [FPUX86_HAS_AVXUNIT],
  192. { fpu_avx2 } [FPUX86_HAS_AVXUNIT,FPUX86_HAS_FMA],
  193. { fpu_avx512 } [FPUX86_HAS_AVXUNIT,FPUX86_HAS_FMA,FPUX86_HAS_32MMREGS,FPUX86_HAS_AVX512F,FPUX86_HAS_AVX512VL,FPUX86_HAS_AVX512DQ]
  194. );
  195. cpu_optimization_hints : array[TCPUType] of set of TCPUOptimizeFlags = (
  196. { cpu_none } [],
  197. { cpu_Athlon64 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG],
  198. { cpu_core_i } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG],
  199. { cpu_core_avx } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG],
  200. { cpu_core_avx2 } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_XCHG],
  201. { cpu_zen } [CPUX86_HINT_FAST_BT_REG_IMM,CPUX86_HINT_FAST_BTX_REG_IMM,CPUX86_HINT_FAST_BT_MEM_IMM,CPUX86_HINT_FAST_XCHG]
  202. );
  203. Implementation
  204. end.